FEATURES
- Supply Current: 12μA at 100kHz
- <0.65% Frequency Accuracy (from 0°C to 70°C)
- Frequency Range: 10kHz to 1MHz
- One Resistor Sets the Oscillator Frequency
- Single Supply: 2.25V to 5.5V
- –40°C to 125°C Operating Temperature Range
- No Decoupling Capacitor Needed
- Start-Up Time Under 200μs at 1MHz
- First Cycle After Power-Up is Accurate
- 150Ω CMOS Output Driver
- Low Profile (1mm) SOT-23 (ThinSOT™) Package

APPLICATIONS
- Low Cost Precision Programmable Oscillator
- Rugged, Compact Micropower Replacement for Crystal and Ceramic Oscillators
- High Shock and Vibration Environments
- Portable and Battery-Powered Equipment
- PDAs and Cellular Phones

DESCRIPTION
The LTC®6906 is a precision programmable oscillator that is versatile, compact and easy to use. Micropower operation benefits portable and battery-powered equipment. At 100kHz, the LTC6906 consumes 12μA on a 3.3V supply.

A single resistor programs the oscillator frequency over a 10:1 range with better than 0.5% initial accuracy. The output frequency can be divided by 1, 3 or 10 to span a 100:1 total frequency range, 10kHz to 1MHz.

The LTC6906 is easily programmed according to this simple formula:

$$ f_{OUT} = \frac{1\text{MHz}}{N} \left( \frac{100k}{R_{SET}} \right)^N $$

$$ N = \begin{cases} 
10, & \text{DIV Pin} = V^+ \\
3, & \text{DIV Pin} = \text{Open} \\
1, & \text{DIV Pin} = \text{GND} 
\end{cases} $$

No decoupling capacitor is needed in most cases, yielding an extremely compact solution occupying less than 20mm². Contact LTC Marketing for a version of the part with a shutdown feature or lower frequency operation.

The LTC6906 is available in the 6-lead SOT-23 (ThinSOT™) package.
LTC6906

**ABSOLUTE MAXIMUM RATINGS** (Note 1)

V+ .......................................................... –0.3V to 6V
DIV to GND ........................................... –0.3V to (V+ + 0.3V)
SET to GND ........................................... –0.3V to (V+ + 0.3V)
GRD to GND ........................................... –0.3V to (V+ + 0.3V)

**Operating Temperature Range (Note 7)**

LTC6906C ............................................ –40°C to 85°C
LTC6906I ............................................. –40°C to 85°C
LTC6906H .......................................... –40°C to 125°C

**Specified Temperature Range (Note 7)**

LTC6906C ................................................ 0°C to 70°C
LTC6906I ............................................. –40°C to 85°C
LTC6906H .......................................... –40°C to 125°C

**Storage Temperature Range** .................. –65°C to 150°C

**Lead Temperature (Soldering, 10 sec)** ...................300°C

**PIN CONFIGURATION**

```
TOP VIEW

OUT 1 6 V+
GND 2 5 GRD
DIV 3 4 SET

6-LEAD PLASTIC TSOT-23
TJMAX = 150°C, θJA = 230°C/W
```

**ORDER INFORMATION**

<table>
<thead>
<tr>
<th>LEAD FREE FINISH</th>
<th>TAPE AND REEL</th>
<th>PART MARKING*</th>
<th>PACKAGE DESCRIPTION</th>
<th>TEMPERATURE RANGE</th>
</tr>
</thead>
<tbody>
<tr>
<td>LTC6906C#PBF</td>
<td>LTC6906CS6#TRPBFB</td>
<td>LTBJN</td>
<td>6-Lead Plastic TSOT-23</td>
<td>0°C to 70°C</td>
</tr>
<tr>
<td>LTC6906I#PBF</td>
<td>LTC6906IS6#TRPBFB</td>
<td>LTBJN</td>
<td>6-Lead Plastic TSOT-23</td>
<td>–40°C to 85°C</td>
</tr>
<tr>
<td>LTC6906H#PBF</td>
<td>LTC6906HS6#TRPBFB</td>
<td>LTBJN</td>
<td>6-Lead Plastic TSOT-23</td>
<td>–40°C to 125°C</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>LEAD BASED FINISH</th>
<th>TAPE AND REEL</th>
<th>PART MARKING*</th>
<th>PACKAGE DESCRIPTION</th>
<th>TEMPERATURE RANGE</th>
</tr>
</thead>
<tbody>
<tr>
<td>LTC6906C#TR</td>
<td>LTC6906CS6#TR</td>
<td>LTBJN</td>
<td>6-Lead Plastic TSOT-23</td>
<td>0°C to 70°C</td>
</tr>
<tr>
<td>LTC6906I#TR</td>
<td>LTC6906IS6#TR</td>
<td>LTBJN</td>
<td>6-Lead Plastic TSOT-23</td>
<td>–40°C to 85°C</td>
</tr>
<tr>
<td>LTC6906H#TR</td>
<td>LTC6906HS6#TR</td>
<td>LTBJN</td>
<td>6-Lead Plastic TSOT-23</td>
<td>–40°C to 125°C</td>
</tr>
</tbody>
</table>

Consult LTC Marketing for parts specified with wider operating temperature ranges. * The temperature grade is identified by a label on the shipping container.

For more information on lead free part marking, go to: [http://www.linear.com/leadfree/](http://www.linear.com/leadfree/)

For more information on tape and reel specifications, go to: [http://www.linear.com/tapeandreel/](http://www.linear.com/tapeandreel/)

**ELECTRICAL CHARACTERISTICS**

The ★ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C.

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Δf</td>
<td>Frequency Accuracy (Notes 2, 3, 9)</td>
<td>V+ = 2.7V to 3.6V 100kHz ≤ f ≤ 1MHz</td>
<td>±0.25</td>
<td>±0.5</td>
<td>%</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>100kHz ≤ f ≤ 1MHz, LTC6906C</td>
<td>±0.65</td>
<td>%</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>100kHz ≤ f ≤ 1MHz, LTC6906I</td>
<td>±1.3</td>
<td>%</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>f = 1MHz, LTC6906H</td>
<td>±1.3</td>
<td>%</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>f = 100kHz, LTC6906H</td>
<td>±2.2</td>
<td>%</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>V+ = 2.25V 100kHz ≤ f ≤ 1MHz</td>
<td>±0.25</td>
<td>±0.7</td>
<td>%</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>100kHz ≤ f ≤ 1MHz, LTC6906C</td>
<td>±0.85</td>
<td>%</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>100kHz ≤ f ≤ 1MHz, LTC6906I</td>
<td>±1.3</td>
<td>%</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>f = 1MHz, LTC6906H</td>
<td>±1.3</td>
<td>%</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>f = 100kHz, LTC6906H</td>
<td>±2.2</td>
<td>%</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
The ● denotes the specifications which apply over the full operating temperature range, otherwise specifications are at \( T_A = 25°C \). 

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>( R_{SET} )</td>
<td>Frequency-Setting Resistor Range</td>
<td>●</td>
<td>100</td>
<td>1000</td>
<td>kΩ</td>
<td></td>
</tr>
<tr>
<td>( \Delta f/\Delta T )</td>
<td>Frequency Drift Over Temp (Note 3)</td>
<td>( R_{SET} = 316k )</td>
<td>●</td>
<td>±0.005</td>
<td>%/°C</td>
<td></td>
</tr>
<tr>
<td>( \Delta f/\Delta V )</td>
<td>Frequency Drift Over Supply (Note 3)</td>
<td>( V^+ = 2.25V ) to 3.6V, ( 100k \leq R_{SET} \leq 1000k )</td>
<td>●</td>
<td>0.06</td>
<td>%/V</td>
<td></td>
</tr>
</tbody>
</table>

Timing Jitter (Note 4)  
- Pin 3 = \( V^+ \), \( 100k \leq R_{SET} \leq 1000k \)  
- Pin 3 = Open, \( 100k \leq R_{SET} \leq 1000k \)  
- Pin 3 = 0V, \( 100k \leq R_{SET} \leq 1000k \)  

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>( S_f )</td>
<td>Long-Term Stability of Output Frequency</td>
<td>Pin 3 = ( V^+ )</td>
<td>●</td>
<td>300</td>
<td>ppm/√kHz</td>
<td></td>
</tr>
<tr>
<td>DC</td>
<td>Duty Cycle</td>
<td></td>
<td></td>
<td>45</td>
<td>50</td>
<td>55</td>
</tr>
<tr>
<td>( V^+ )</td>
<td>Operating Supply Range (Note 8)</td>
<td></td>
<td>●</td>
<td>2.25</td>
<td>3.6</td>
<td>V</td>
</tr>
<tr>
<td>( I_S )</td>
<td>Power Supply Current</td>
<td>( R_{SET} = 1000k, ) Pin 3 = 0V, ( R_L = 10M ) (DIV = 1, ( f_{OUT} = 100kHz ) ( V^+ = 3.6V )</td>
<td>●</td>
<td>12.5</td>
<td>18</td>
<td>μA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( R_{SET} = 100k, ) Pin 3 = 0V, ( R_L = 10M ) (DIV = 1, ( f_{OUT} = 1MHz ) ( V^+ = 3.6V )</td>
<td>●</td>
<td>78</td>
<td>100</td>
<td>μA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( V^+ = 2.25V )</td>
<td>●</td>
<td>60</td>
<td>80</td>
<td>μA</td>
</tr>
<tr>
<td>( V_{IH} )</td>
<td>High Level DIV Input Voltage</td>
<td>( V^+ = 3.6V )</td>
<td>●</td>
<td>3.1</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>( V^+ = 2.25V )</td>
<td>●</td>
<td>2.05</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>( V_{IL} )</td>
<td>Low Level DIV Input Voltage</td>
<td>( V^+ = 3.6V )</td>
<td>●</td>
<td>0.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>( V^+ = 2.25V )</td>
<td>●</td>
<td>0.2</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>( I_{DIV} )</td>
<td>DIV Input Current (Note 5)</td>
<td>Pin 3 = ( V^+ )</td>
<td>●</td>
<td>–2</td>
<td>1</td>
<td>2</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Pin 3 = 0V</td>
<td>●</td>
<td>–1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{OH} )</td>
<td>High Level Output Voltage (Note 5)</td>
<td>( V^+ = 3.6V )</td>
<td>( I_{OH} = –100μA )</td>
<td>3.40</td>
<td>3.59</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( I_{OH} = –1mA )</td>
<td>3.80</td>
<td>3.30</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>( V^+ = 2.25V )</td>
<td>( I_{OH} = –100μA )</td>
<td>2.15</td>
<td>2.2</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( I_{OH} = –1mA )</td>
<td>1.75</td>
<td>2.0</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>( V_{OL} )</td>
<td>Low Level Output Voltage (Note 5)</td>
<td>( V^+ = 3.6V )</td>
<td>( I_{OL} = 100μA )</td>
<td>0.02</td>
<td>0.2</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( I_{OL} = 1mA )</td>
<td>0.15</td>
<td>0.8</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>( V^+ = 2.25V )</td>
<td>( I_{OL} = 100μA )</td>
<td>0.03</td>
<td>0.1</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( I_{OL} = 1mA )</td>
<td>0.30</td>
<td>0.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>( t_r )</td>
<td>OUT Rise Time (Note 6)</td>
<td>( V^+ = 3.6V )</td>
<td></td>
<td>10</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>( V^+ = 2.25V )</td>
<td></td>
<td>25</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>( t_f )</td>
<td>OUT Fall Time (Note 6)</td>
<td>( V^+ = 3.6V )</td>
<td></td>
<td>10</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>( V^+ = 2.25V )</td>
<td></td>
<td>25</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>VGS</td>
<td>GRD Pin Voltage Relative to SET Pin Voltage</td>
<td>( –10μA \leq I_{GRD} \leq 0.3μA )</td>
<td>●</td>
<td>–10</td>
<td>10</td>
<td>mV</td>
</tr>
</tbody>
</table>

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

Note 2: Some frequencies may be generated using two different values of \( R_{SET} \). For these frequencies, the error is specified assuming that the larger value of \( R_{SET} \) is used.

Note 3: Frequency accuracy is defined as the deviation from the \( f_{OUT} \) equation.

Note 4: Jitter is the ratio of the peak-to-peak deviation of the period to the mean of the period. This specification is based on characterization and is not 100% tested.

Note 5: Current into a pin is given as a positive value. Current out of a pin is given as a negative value.

Note 6: Output rise and fall times are measured between the 10% and 90% power supply levels.

Note 7: The LTC6906C is guaranteed to meet specified performance from 0°C to 70°C. The LTC6906C is designed, characterized and expected to meet specified performance from –40°C to 85°C but is not tested or QA sampled at these temperatures. The LTC6906I is guaranteed to meet specified performance from –40°C to 85°C.

Note 8: Consult the Applications Information section for operation with supplies higher than 3.6V.

Note 9: Test conditions reflect the master oscillator frequency. The output divider is functionally tested and divided frequency accuracy is guaranteed by design.
TYPICAL PERFORMANCE CHARACTERISTICS

Typical Frequency Error vs Power Supply

Typical Supply Current vs Frequency

Typical Supply Current vs Load Capacitance

VSET vs Temperature (VSET is the Voltage Measured at the RSET Pin)

Typical Supply Current vs Temperature, 1MHz

Typical Frequency Error vs Temperature

Typical Frequency Error vs RSET

Typical Supply Current vs Temperature, 100kHz
**PIN FUNCTIONS**

**OUT (Pin 1):** Oscillator Output. The OUT pin swings from GND to V+ with an output resistance of approximately 150Ω. For micropower operation, the load resistance must be kept as high as possible and the load capacitance as low as possible.

**GND (Pin 2):** Ground.

**DIV (Pin 3):** Divider Setting Input. This three-level input selects one of three internal digital divider settings, determining the value of N in the frequency equation. Tie to GND for ÷1, leave floating for ÷3 and tie to V+ for ÷10. When left floating, the LTC6906 pulls Pin 3 to mid-supply with a 2.5M resistor. When Pin 3 is floating, care should be taken to reduce coupling from the OUT pin and its trace to Pin 3. Coupling can be reduced by increasing the physical space between traces or by shielding the DIV pin with grounded metal.

**SET (Pin 4):** Frequency Setting Resistor Input. Connect a resistor, RSET, from this pin to GND to set the oscillator frequency. For best performance use a precision metal- or thin-film resistor of 0.5% or better tolerance and 50ppm/°C or better temperature coefficient. For lower accuracy applications, an inexpensive 1% thick-film resistor may be used. Limit the capacitance in parallel with RSET to less than 10pF to reduce jitter and to ensure stability. Capacitance greater than 10pF could cause the LTC6906 internal feedback circuits to oscillate. The voltage on the SET pin is approximately 650mV and decreases with temperature by about –2.2mV/°C.

**GRD (Pin 5):** Guard Signal. This pin can be used to reduce PC board leakage across the frequency setting resistor, RSET. The GRD pin is held within a few millivolts of the SET pin and shunts leakage current away from the SET pin. To control leakage, connect a bare copper trace (a trace with no solder mask) to GRD and loop it around the SET pin and all PC board metal connected to SET.

**V+ (Pin 6):** Voltage Supply (2.25V to 3.6V). This supply is internally decoupled with a 20Ω resistor in series with an 800pF capacitor. No external decoupling capacitor is required for OUT pin loads less than 50pF. V+ should be kept reasonably free of noise and ripple.

**BLOCK DIAGRAM**

[Diagram of the LTC6906 block diagram showing the connections and components as described in the text.]
**LTC6906**

**TEST CIRCUIT**

![Circuit Diagram]

EQIVALENT CIRCUIT OF OSCILLOSCOPE OR FREQUENCY COUNTER PROBE

\[ C_{TEST} = \frac{1}{1/5pF - 1/C_{PROBE}} \]

\[ = 7.5pF \text{ FOR A 15pF SCOPE PROBE} \]

Figure 1. Test Circuit with 5pF Effective Load

**EQUIVALENT INPUT AND OUTPUT CIRCUITS**

Figure 2. V+ Pin

Figure 3. SET Pin

Figure 4. GRD Pin

Figure 5. DIV Pin

Figure 6. OUT Pin

Downloaded from Arrow.com.
**THEORY OF OPERATION**

The LTC6906 is a precision, resistor programmable oscillator (see the Block Diagram). It generates a square wave at the OUT pin with a period directly proportional to the value of an external resistor, \( R_{SET} \). A feedback circuit measures and controls the oscillator frequency to achieve the highest possible accuracy. In equilibrium, this circuit ensures that the current in the SET pin, \( I_{SET} \), is balanced by \( I_{FB} \). \( I_{FB} \) is proportional to the master oscillator frequency, so we have the relationship:

\[
I_{SET} = I_{FB} = \frac{V_{SET}}{I_{SET}} \cdot f_{OSC} \cdot C_{OSC}
\]

where \( C_{OSC} \) is a precision internal capacitor:

\( C_{OSC} = 10\text{pF} \) for the LTC6906

Solving for the oscillator period:

\[
t_{OSC} = \frac{1}{f_{OSC}} = \frac{V_{SET}}{I_{SET}} \cdot C_{OSC}
\]

This is the fundamental equation for the LTC6906. It holds regardless of how the SET pin is driven. When a resistor, \( R_{SET} \), is connected from the SET pin to ground, we have the relationship:

\[
\frac{V_{SET}}{I_{SET}} = R_{SET}
\]

so:

\[
t_{OSC} = \frac{1}{f_{OSC} = R_{SET} \cdot C_{OSC}}
\]

The period and frequency are determined exclusively by \( R_{SET} \) and the precision internal capacitor. Importantly, the value of \( V_{SET} \) is immaterial, and the LTC6906 maintains its accuracy even though \( V_{SET} \) is not a precision reference voltage.

The digital dividers shown in the Block Diagram further divide the master oscillator frequency by 1, 3 or 10 producing:

\[
f_{OUT} = \frac{f_{OSC}}{N}
\]

and

\[
t_{OUT} = N \cdot t_{OSC}
\]

Table 1 gives specific frequency and period equations for the LTC6906. The Applications Information section gives further detail and discusses alternative ways of setting the LTC6906 output frequency.

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>FREQUENCY</th>
<th>PERIOD</th>
<th>DIVIDER RATIOS</th>
</tr>
</thead>
<tbody>
<tr>
<td>LTC6906</td>
<td>( f_{OUT} = \frac{1\text{MHz}}{N} \cdot \left( \frac{100k}{R_{SET}} \right) )</td>
<td>( t_{OUT} = N \cdot \frac{1\text{μs}}{R_{SET}} \cdot \left( \frac{100k}{R_{SET}} \right) )</td>
<td>( N = \begin{cases} 10, &amp; \text{DIV Pin = V}^+ \ 3, &amp; \text{DIV Pin = Open} \ 1, &amp; \text{DIV Pin = GND} \end{cases} )</td>
</tr>
</tbody>
</table>
APPLICATIONS INFORMATION

Selecting $R_{SET}$ and the Divider Ratio

The LTC6906 contains a master oscillator followed by a digital divider (see the Block Diagram). $R_{SET}$ determines the master oscillator frequency and the DIV pin sets the divider ratio, $N$. The range of frequencies accessible in each divider ratio overlap, as shown in Figure 7. This figure is derived from the equations in Table 1. For any given frequency, power can be minimized by minimizing the master oscillator frequency. This implies maximizing $R_{SET}$ and using the lowest possible divider ratio, $N$. The relationship between $R_{SET}$, $N$ and the unloaded power consumption is shown in Figure 8, where we can clearly see that supply current decreases for large values of $R_{SET}$.

For a discussion of jitter and divide ratio, refer to page 11.

Minimizing Power Consumption

The supply current of the LTC6906 has four current components:

- Constant (Independent $V^+$, $f_{OUT}$ and $C_{LOAD}$)
- Proportional to $I_{SET}$ (which is the current in $R_{SET}$)
- Proportional to $V^+$, $f_{OUT}$ and $C_{LOAD}$
- Proportional to $V^+$ and $R_{LOAD}$

An approximate expression for the total supply current is:

$$I^+ \approx 5 \mu A + 6 \cdot I_{SET} + V^+ \cdot f_{OUT} \cdot (C_{LOAD} + 5 \text{pF}) + \frac{V^+}{2 \cdot R_{LOAD}}$$

$$\approx 5 \mu A + 6 \cdot \frac{V_{SET}}{R_{SET}} + V^+ \cdot f_{OUT} \cdot (C_{LOAD} + 5 \text{pF}) + \frac{V^+}{2 \cdot R_{LOAD}}$$

$V_{SET}$ is approximately 650mV at 25°C, but varies with temperature. This behavior is shown in the Typical Performance Characteristics section.

Power can be minimized by maximizing $R_{SET}$, minimizing the load on the OUT pin and operating at lower frequencies. Figure 9 shows total supply current vs frequency under typical conditions. Below 100kHz the load current is negligible for the 5pF load shown.
APPLICATIONS INFORMATION

Guarding Against PC Board Leakage

The LTC6906 uses relatively large resistance values for R_SET to minimize power consumption. For R_SET = 1M, the SET pin current is typically only 0.65μA. Thus, only 0.65nA leaking into the SET pin causes a 0.1% frequency error. Similarly, 1G of leakage resistance across R_SET (1000 • R_SET) causes the same 0.1% error.

Achieving the highest accuracy requires controlling potential leakage paths. PC board leakage is aggravated by both dirt and moisture. Effective cleaning is a good first step to minimizing leakage, and some PC board manufacturers offer high impedance or low leakage processing options.

Another effective method for controlling leakage is to shunt the leakage current away from the sensitive node through a low impedance path. The LTC6906 provides a signal on the GRD pin for this purpose. Figure 10 shows a PC board layout that uses the GRD pin and a “guard ring” to absorb leakage currents. The guard ring surrounds the SET pin and the end of R_SET to which it is connected. The guard ring must have no solder mask covering it to be effective. The GRD pin voltage is held within a few millivolts of the SET pin voltage, so any leakage path between the SET pin and the guard ring generates no leakage current.

Bypassing the Power Supply

The LTC6906 has on-chip power supply decoupling that eliminates the need for an external decoupling capacitor in most cases. Figure 11 shows a simplified equivalent circuit of the output driver and on-chip decoupling network. When the output driver switches from low to high, the 800pF capacitor delivers the current needed to charge the off-chip capacitive load. Within nanoseconds the system power supply recharges the 800pF capacitor.

Figure 12 shows a test circuit for evaluating performance of the LTC6906 with a highly inductive, 330nH power supply. Figure 13 shows the effectiveness of the on-chip decoupling network. For C_LOAD = 5pF to 50pF, the output waveforms remain well formed.

The extremely low supply current of the LTC6906 allows operation with substantial resistance in the power supply. Figure 14 shows a test circuit for evaluating performance of the LTC6906 with a highly resistive, 100Ω power supply. Figure 15 shows the effectiveness of the on-chip decoupling network. For C_LOAD = 5pF to 50pF, the output waveforms remain well formed. With a 50pF load, a very small (2.5%) slow tail can be seen on the rising edge. The output waveform is still well formed even in this case. The ability of the LTC6906 to operate with a resistive supply permits supplying power via a CMOS logic gate or microcontroller pin. Since the LTC6906 has a turn-on time of less than 200μs, this technique can be used to enable the device only when needed and further reduce power consumption.
APPLICATIONS INFORMATION

Start-Up Time
When the LTC6906 is powered up, it holds the OUT pin low. After the master oscillator has settled, the OUT pin is enabled and the first output cycle is guaranteed to be within specification. The time from power-up to the first output transition is given approximately by:

\[ t_{\text{START}} \approx 64 \cdot t_{\text{OSC}} + 100\mu\text{s} \]

The digital divider ratio, N, does not affect the start-up time.

Power Supply Rejection
The LTC6906 has a very low supply voltage coefficient, meaning that the output frequency is nearly insensitive to the DC power supply voltage. In most cases, this error term can be neglected.

High frequency noise on the power supply (V+) pin has the potential to interfere with the LTC6906’s master oscillator. Periodic noise, such as that generated by a switching power supply, can shift the output frequency or increase jitter. The risk increases when the fundamental frequency or harmonics of the noise fall near the master oscillator frequency. It is relatively easy to filter the LTC6906 power supply because of the very low supply current. For example, an RC filter with \( R = 160\Omega \) and \( C = 10\mu\text{F} \) provides a 100Hz lowpass filter while dropping the supply voltage only about 10mV.

Operating the LTC6906 with Supplies Higher Than 3.6V
The LTC6906 may also be used with supply voltages between 3.6V and 5.5V under very specific conditions. To ensure proper functioning above 3.6V, a filter circuit must be attached to the power supply and located within 1cm of the device. A simple RC filter consisting of a 100Ω resistor and 1μF capacitor (Figure 16) will ensure that supply resonance at higher supply voltages does not induce unpredictable oscillator behavior. Accuracy under higher supplies may be estimated from the typical Frequency vs Supply Voltage curves in the Typical Performance Characteristics section of this data sheet.
APPLICATIONS INFORMATION

Alternative Methods for Setting the Output Frequency

Any means of sinking current from the SET pin will control the output frequency of the LTC6906. Equation 2 (repeated below) gives the fundamental relationship between frequency and the SET pin voltage and current:

$$ t_{\text{OSC}} = \frac{1}{f_{\text{OSC}}} = \frac{V_{\text{SET}}}{I_{\text{SET}}} \cdot 10\,\text{pF} $$

This equation shows that the LTC6906 converts conductance ($I_{\text{SET}}/V_{\text{SET}}$) to frequency or, equivalently, converts resistance ($R_{\text{SET}} = V_{\text{SET}}/I_{\text{SET}}$) to period.

$V_{\text{SET}}$ is the voltage across an internal diode, and as such it is given approximately by:

$$ V_{\text{SET}} = V_T \cdot \log \frac{I_{\text{SET}}}{I_S} $$

$$ \cong 25.9\,\text{mV} \cdot \log \left( \frac{I_{\text{SET}}}{82 \cdot 10^{-18}\,\text{A}} \right) - 2.3\,\text{mV/°C} $$

where

- $V_T = kT/q = 25.9\,\text{mV}$ at $T = 300\,\text{°K}$ ($27\,\text{°C}$)
- $I_S = 82 \cdot 10^{-18}\,\text{Amps}$
  ($I_S$ is also temperature dependent)

$V_{\text{SET}}$ varies with temperature and the SET pin current. The response of $V_{\text{SET}}$ to temperature is shown in the Typical Performance graphs. $V_{\text{SET}}$ changes approximately $-2.3\,\text{mV/°C}$. At room temperature $V_{\text{SET}}$ increases 18mV/octave or 60mV/decade of increase in $I_{\text{SET}}$.

If the SET pin is driven with a current source generating $I_{\text{SET}}$, the oscillator output frequency will be:

$$ f_{\text{OSC}} \cong \frac{I_{\text{SET}}}{10\,\text{pF}} \cdot \frac{25.9\,\text{mV}}{\ln \left( \frac{I_{\text{SET}}}{82 \cdot 10^{-18}\,\text{A}} \right)} - 2.3\,\text{mV/°C} $$

Figure 17 and Figure 18 show a current controlled oscillator and a voltage controlled oscillator. These circuits are not highly accurate if used alone, but can be very useful if they are enclosed in an overall feedback circuit such as a phase-locked loop.

Jitter and Divide Ratio

At a given output frequency, a higher master oscillator frequency and a higher divide ratio will result in lower jitter and higher power supply dissipation. Indeterminate jitter percentage will decrease by a factor of slightly less than the square root of the divider ratio, while determinate jitter will not be similarly attenuated. Please consult the specification tables for typical jitter at various divider ratios.
**TYPICAL APPLICATIONS**

**Setting Frequency to 0.1% Resolution with Standard Resistors**

- 2.25V TO 3.6V
- 10kHz TO 1MHz
- \( R_A < R_b / 10 \)
- 1% THIN FILM
- \( R_b = 100k \) TO 1M
- 0.1% THIN FILM

**Trimming the Frequency**

- 2.25V TO 3.6V
- 1MHz WITH 2.5% RANGE
- \( R_A = 97.6k \)
- \( R_b = 5k \)

**Sine Wave Oscillator**

- 2.25V TO 3.6V
- \( V^+ \)
- \( GND \)
- \( DIV \)
- \( OUT \)
- \( SET \)
- 1MHz WITH 2.5% RANGE

---

**PACKAGE DESCRIPTION**


**S6 Package**

6-Lead Plastic TSOT-23

(Reference LTC DWG # 05-08-1636 Rev B)

**Recommended Solder Pad Layout**

- 0.62 MAX
- 0.95 REF
- 3.85 MAX
- 2.62 REF
- 1.22 REF
- 1.4 MIN

**RECOMMENDED SOLDER PAD LAYOUT PER IPC CALCULATOR**

- 0.20 BSC
- DATUM ‘A’
- 0.30 – 0.50 REF
- 0.09 – 0.20 (NOTE 3)

**NOTE:**

1. DIMENSIONS ARE IN MILLIMETERS
2. DRAWING NOT TO SCALE
3. DIMENSIONS ARE INCLUSIVE OF PLATING
4. DIMENSIONS ARE EXCLUSIVE OF MOLD FLASH AND METAL BURR
5. MOLD FLASH SHALL NOT EXCEED 0.254mm
6. JEDEC PACKAGE REFERENCE IS MO-193

---

Downloaded from Arrow.com.
## REVISION HISTORY

(Revision history begins at Rev B)

<table>
<thead>
<tr>
<th>REV</th>
<th>DATE</th>
<th>DESCRIPTION</th>
<th>PAGE NUMBER</th>
</tr>
</thead>
<tbody>
<tr>
<td>B</td>
<td>12/10</td>
<td>Added Note 9.</td>
<td>2-3</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Revised values in the Guarding Against PC Board Leakage section.</td>
<td>9</td>
</tr>
<tr>
<td>C</td>
<td>11/11</td>
<td>Reinsert symbols missing from Rev B</td>
<td>1, 4, 5, 6, 8, 9, 10, 11, 12</td>
</tr>
</tbody>
</table>
# LTC6906

## RELATED PARTS

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>DESCRIPTION</th>
<th>COMMENTS</th>
</tr>
</thead>
<tbody>
<tr>
<td>LTC1799</td>
<td>1kHz to 33MHz ThinSOT Oscillator</td>
<td>Single Output, Greater Frequency Range</td>
</tr>
<tr>
<td>LTC6900</td>
<td>1kHz to 20MHz ThinSOT Oscillator</td>
<td>Single Output, Greater Frequency Range</td>
</tr>
<tr>
<td>LTC6902</td>
<td>Multiphase Oscillator with Spread Spectrum Frequency Modulation</td>
<td>2-, 3- or 4-Phase Outputs</td>
</tr>
<tr>
<td>LTC6903/LTC6904</td>
<td>1kHz to 68MHz Serial Port Programmable Oscillator</td>
<td>Very Wide Frequency Range with Digital Programmability</td>
</tr>
<tr>
<td>LTC6905</td>
<td>17MHz to 170MHz ThinSOT Oscillator</td>
<td>Single Output, Higher Frequency</td>
</tr>
</tbody>
</table>