LTC7821
Hybrid Step-Down Synchronous Controller

FEATURES
- Wide \( V_{IN} \) Range: 10V to 72V (80V ABS Max)
- Soft Switching for Low Noise Operation
- Phase-Lockable Fixed Frequency 200kHz to 1.5MHz
- \( \pm 1\% \) Output Voltage Accuracy
- \( R_{SENSE} \) or DCR Current Sensing
- Programmable CCM, DCM, or Burst Mode® Operation
- CLKOUT Pin for Multiphase Operation
- Short Circuit Protected
- EXT\( V_{CC} \) Input for Improved Efficiency
- Monotonic Output Voltage Start-Up
- Optional External Reference
- 32-Pin (5mm × 5mm) QFN

APPLICATIONS
- Intermediate Bus Converters
- High Current Distributed Power Systems
- Telecom, Datacom, and Storage Systems
- Automotive Applications

DESCRIPTION
The LTC7821 uses a proprietary architecture that merges a soft switching charge pump topology with a synchronous step-down converter to provide superior efficiency and EMI performance compared to traditional switching architectures.

In a typical 48V to 12V application, efficiency of greater than 97% is attainable with the LTC7821 switching at 500kHz. The same efficiency can only be achieved with a traditional controller switching at one-third the frequency. Higher switching frequencies allow the use of smaller inductances that yield faster transient response and smaller solution size.

The LTC7821 can be easily paralleled to provide higher output currents with its accurate current sharing capability and frequency synchronization function.

All registered trademarks and trademarks are the property of their respective owners. Protected by U.S. patents, including 9484799.
ABSOLUTE MAXIMUM RATINGS
(Note 1)

Input Supply Voltage (V\text{IN}, V_{\text{IN\_SENSE}}) .......... –0.3V to 80V

Top Side Driver Voltages

- BOOST1 ................................................. –0.3V to 86V
- BOOST2, BOOST3 .................................. –0.3V to 46V

Switch Voltages

- SW1 ............................................................ 0V to 80V
- SW3 ....................................................... –0.3V to 40V
- MID, MID\_SENSE ....................................... –0.3V to 40V
- (BOOST1-SW1), (BOOST2-MID), (BOOST3-SW3) .................. –0.3V to 6V
- I_{\text{SNS+}}, I_{\text{SNS–}} .................................. –0.3V to 40V
- (I_{\text{SNS+}} – I_{\text{SNS–}}) ........................................ –0.6V

EXTV\text{CC} ...................................................... –0.3V to 40V

TEMP, FREQ, EXT\_REF, V_{\text{FB}} .......... –0.3V to INT\text{VCC}

HYS\_PRGM, I_{\text{TH}}, RUN, TRACK/SS .......... –0.3V to INT\text{VCC}

FAULT, PGOOD ........................................... –0.3V to 80V

TIMER, MODE/PLL\text{IN} ......................... –0.3V to INT\text{VCC}

INT\text{VCC} Peak Output Current .................. 100mA

Operating Junction Temperature Range

(Notes 2, 3, 9) ........................................ –40°C to 125°C

Storage Temperature Range ...................... –65°C to 150°C

ORDER INFORMATION

http://www.linear.com/product/LTC7821#orderinfo

<table>
<thead>
<tr>
<th>LEAD FREE FINISH</th>
<th>TAPE AND REEL</th>
<th>PART MARKING*</th>
<th>PACKAGE DESCRIPTION</th>
<th>TEMPERATURE RANGE</th>
</tr>
</thead>
<tbody>
<tr>
<td>LTC7821EUH#PBF</td>
<td>LTC7821EUH#TRPBF</td>
<td>7821</td>
<td>32-Lead (5mm × 5mm) Plastic QFN</td>
<td>–40°C to 125°C</td>
</tr>
<tr>
<td>LTC7821IUH#PBF</td>
<td>LTC7821IUH#TRPBF</td>
<td>7821</td>
<td>32-Lead (5mm × 5mm) Plastic QFN</td>
<td>–40°C to 125°C</td>
</tr>
</tbody>
</table>

*The temperature grade is identified by a label on the shipping container.

Consult LTC Marketing for parts specified with wider operating temperature ranges. For more information on lead free part marking, go to: http://www.linear.com/leadfree/

For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel. Some packages are available in 500 unit reels through designated sales channels with #TRMPBF suffix.
## Electrical Characteristics

The ● denotes the specifications which apply over the specified operating junction temperature range, otherwise specifications are at $T_A = 25^\circ C$ (Note 2). $V_{IN} = V_{IN\_SENSE} = 48V$, $V_{RUN} = 5V$, $EXT_{VCC} = 9V$, $EXT\_REF = 5.6V$ unless otherwise noted.

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{IN}$</td>
<td>Input Voltage Range</td>
<td></td>
<td>10</td>
<td>72</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$V_{FB}$</td>
<td>Regulated Feedback Voltage</td>
<td>$I_{TH}$ Voltage (Note 5)</td>
<td>●</td>
<td>0.792</td>
<td>0.8</td>
<td>0.808</td>
</tr>
<tr>
<td>$I_{FB}$</td>
<td>Feedback Current</td>
<td></td>
<td>±10</td>
<td>±50</td>
<td>nA</td>
<td></td>
</tr>
<tr>
<td>$V_{REFL_REG}$</td>
<td>Reference Voltage Line Regulation</td>
<td>$V_{IN} = 36V$ to $72V$ (Note 5)</td>
<td>0.003</td>
<td>0.02</td>
<td>%/V</td>
<td></td>
</tr>
<tr>
<td>$V_{LOAD_REG}$</td>
<td>Output Voltage Load Regulation</td>
<td>$\Delta I_{TH}$ Voltage = 1.2V to 0.7V</td>
<td>●</td>
<td>0.016</td>
<td>0.1</td>
<td></td>
</tr>
<tr>
<td>$g_m$</td>
<td>Transconductance Amplifier $g_m$</td>
<td>$I_{TH}$ = 1.2V; Sink/Source 5μA (Note 5)</td>
<td>2</td>
<td></td>
<td>mmho</td>
<td></td>
</tr>
<tr>
<td>$I_{VIN}$</td>
<td>Input DC Supply Current</td>
<td>Normal Mode</td>
<td>0.5</td>
<td></td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>$I_{VIN_SENSE}$</td>
<td>Input DC Supply Current</td>
<td>Shutdown</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$I_{EXT_VCC}$</td>
<td>Input DC Supply Current</td>
<td>Precharging Phase</td>
<td>40</td>
<td></td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>$I_{MID}$</td>
<td>MID Pin Current</td>
<td></td>
<td>45</td>
<td></td>
<td>μA</td>
<td></td>
</tr>
<tr>
<td>$I_{MID_SENSE}$</td>
<td>MID_SENSE Pin Current</td>
<td></td>
<td>4</td>
<td></td>
<td>μA</td>
<td></td>
</tr>
<tr>
<td>$V_{UVLO}$</td>
<td>VIN Undervoltage Lockout</td>
<td></td>
<td>1.1</td>
<td></td>
<td>1 μA</td>
<td></td>
</tr>
<tr>
<td>$V_{UVLO_HYST}$</td>
<td>UVLO Hysteresis</td>
<td></td>
<td>8.8</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$V_{SENSE}$</td>
<td>Current Sense Threshold</td>
<td>$V_{ISNS^-} = 0V$</td>
<td>●</td>
<td>45</td>
<td>50</td>
<td>55</td>
</tr>
<tr>
<td>$I_{ISNS^+/^-}$</td>
<td>ISNS$^+$ and ISNS$^-$ Pin Current</td>
<td>$V_{ISNS^+} = V_{ISNS^-} = 12V$</td>
<td>●</td>
<td>1.2</td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>$I_{TRACK/SS}$</td>
<td>Soft-Start Charge Current</td>
<td>$V_{TRACK/SS} = 0V$</td>
<td></td>
<td>-9</td>
<td>-10</td>
<td>-11</td>
</tr>
<tr>
<td>$V_{RUN_ON}$</td>
<td>RUN Pin On Threshold</td>
<td>$V_{RUN} = 5V$</td>
<td>●</td>
<td>1.1</td>
<td>1.3</td>
<td>1.6</td>
</tr>
<tr>
<td>$I_{RUN}$</td>
<td>RUN Pin Current</td>
<td>$V_{RUN} = 0V$</td>
<td></td>
<td>1</td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>$V_{RUN_HYST}$</td>
<td>RUN Pin Hysteresis</td>
<td></td>
<td>0.1</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$V_{EXT_REF_UC}$</td>
<td>EXT_REF Upper Clamp Limit</td>
<td></td>
<td>0.85</td>
<td>0.9</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$V_{EXT_REF_LC}$</td>
<td>EXT_REF Lower Clamp Limit</td>
<td></td>
<td>0.40</td>
<td>0.45</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$I_{EXT_REF_D_SELECT_TH}$</td>
<td>EXT_REF De-Select Threshold (Ramping Up)</td>
<td></td>
<td>1.3</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$V_{EXT_REF}$</td>
<td>EXT_REF Pin Current</td>
<td>$V_{EXT_REF} = 0.6V$</td>
<td></td>
<td>-150</td>
<td></td>
<td>nA</td>
</tr>
<tr>
<td>$V_{TEMP_TRIP}$</td>
<td>TEMP Pin Trip Point, Rising</td>
<td>$V_{TEMP} = 1V$</td>
<td>●</td>
<td>1.22</td>
<td>1.25</td>
<td>V</td>
</tr>
<tr>
<td>$V_{TEMP_HYST}$</td>
<td>TEMP Pin Trip Point Hysteresis</td>
<td></td>
<td>100</td>
<td></td>
<td>mV</td>
<td></td>
</tr>
<tr>
<td>$I_{TEMP}$</td>
<td>TEMP Pin Current</td>
<td>$V_{TEMP} = 1V$</td>
<td></td>
<td></td>
<td>nA</td>
<td></td>
</tr>
<tr>
<td>$V_{BST_UVLO}$</td>
<td>Undervoltage Lockout of (BOOST1-SW1), (BOOST2- V_MID) and (BOOST3-SW3)</td>
<td>Difference Voltage, Rising</td>
<td>8.8</td>
<td>9.4</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$V_{BST_UVLO_HYST}$</td>
<td>Bootstrap Undervoltage Lockout Hysteresis</td>
<td></td>
<td>1.1</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$T_{OUT}$</td>
<td>TEMP Trip Timeout</td>
<td></td>
<td>100</td>
<td></td>
<td>ms</td>
<td></td>
</tr>
</tbody>
</table>
### ELECTRICAL CHARACTERISTICS

The ● denotes the specifications which apply over the specified operating junction temperature range, otherwise specifications are at $T_A = 25°C$ (Note 2). $V_{IN} = V_{IN\_SENSE} = 48V$, $V_{RUN} = 5V$, $EXT\_VCC = 9V$, $EXT\_REF = 5.6V$ unless otherwise noted.

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{INT_VCC}$</td>
<td>Internal $V_{CC}$ Regulator</td>
<td>$10V &lt; V_{IN} &lt; 72V$, $V_{EXT_VCC} = 0V$</td>
<td>5.65</td>
<td>5.8</td>
<td>5.95</td>
<td>V</td>
</tr>
<tr>
<td>$V_{LD_INT}$</td>
<td>$INT_VCC$ Load Regulation</td>
<td>$I_{CC} = 1mA$ to $50mA$, $V_{IN} = 12V$, $V_{EXT_VCC} = 0V$</td>
<td>–0.6</td>
<td>–2</td>
<td>%</td>
<td></td>
</tr>
<tr>
<td>$V_{EXT_VCC}$</td>
<td>$EXT_VCC$ Switchover Voltage</td>
<td>$EXT_VCC$ Ramping Positive, $I_{CC} = 1mA$</td>
<td>7</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$V_{EXT_VCC_HYS}$</td>
<td>$EXT_VCC$ Switchover Voltage Hysteresis</td>
<td></td>
<td>200</td>
<td></td>
<td>mV</td>
<td></td>
</tr>
<tr>
<td>$V_{LD_DEXT}$</td>
<td>$EXT_VCC$ Load Regulation</td>
<td>$V_{EXT_VCC} = 12V$, $I_{CC} = 1mA$ to $50mA$</td>
<td>–0.6</td>
<td>–2</td>
<td>%</td>
<td></td>
</tr>
</tbody>
</table>

#### Oscillator and Phase Lock Loop

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>$I_{NOM}$</td>
<td>Nominal Frequency</td>
<td>$R_{FREQ} = 68k\Omega$</td>
<td>440</td>
<td>490</td>
<td>550</td>
<td>kHz</td>
</tr>
<tr>
<td>$I_{LOW}$</td>
<td>Lowest Frequency</td>
<td>$V_{FREQ} = 0V$</td>
<td>20</td>
<td>50</td>
<td>100</td>
<td>kHz</td>
</tr>
<tr>
<td>$I_{HIGH}$</td>
<td>Highest Frequency</td>
<td>$V_{FREQ} = INT_VCC$</td>
<td>1400</td>
<td>1700</td>
<td>2000</td>
<td>kHz</td>
</tr>
<tr>
<td>$I_{SYNC_LOW}$</td>
<td>Lowest Synchronizing Frequency</td>
<td></td>
<td>200</td>
<td></td>
<td>kHz</td>
<td></td>
</tr>
<tr>
<td>$I_{SYNC_HIGH}$</td>
<td>Highest Synchronizing Frequency</td>
<td></td>
<td>1500</td>
<td></td>
<td>KHz</td>
<td></td>
</tr>
<tr>
<td>$I_{FREQ}$</td>
<td>Frequency Setting Current</td>
<td>$V_{FREQ} = 0V$</td>
<td>●</td>
<td>–9</td>
<td>–10</td>
<td>–11</td>
</tr>
<tr>
<td>$R_{MODE_PLL_IN}$</td>
<td>MODE_PLL_IN Resistance</td>
<td></td>
<td>250</td>
<td></td>
<td>kΩ</td>
<td></td>
</tr>
<tr>
<td>$CLK_OUT_HIGH$</td>
<td>CLKOUT High Amplitude</td>
<td></td>
<td>2.4</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$CLK_OUT_LOW$</td>
<td>CLKOUT Low Amplitude</td>
<td></td>
<td>0</td>
<td></td>
<td>V</td>
<td></td>
</tr>
</tbody>
</table>

#### PGGOOD Output

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{PG1}$</td>
<td>PGGOOD 1st Trip Level (with Delay)</td>
<td>$V_{FB}$ with Respect to Regulated Voltage $V_{FB}$ Ramping Up (Overvoltage 1st Level) $V_{FB}$ Ramping Down (Undervoltage 1st Level)</td>
<td>6</td>
<td>8.5</td>
<td>11</td>
<td>%</td>
</tr>
<tr>
<td>$V_{PG1_HYST}$</td>
<td>PGGOOD 1st Trip Level Hysteresis (with Delay)</td>
<td></td>
<td>15</td>
<td></td>
<td>mV</td>
<td></td>
</tr>
<tr>
<td>$V_{PG2}$</td>
<td>PGGOOD 2nd Trip Level</td>
<td>$V_{FB}$ with Respect to Regulated Voltage $V_{FB}$ Ramping Up (Overvoltage 2nd Level) $V_{FB}$ Ramping Down (Undervoltage 2nd Level)</td>
<td>15</td>
<td></td>
<td>%</td>
<td></td>
</tr>
<tr>
<td>$V_{PG2_HYST}$</td>
<td>PGGOOD 2nd Trip Level Hysteresis</td>
<td></td>
<td>15</td>
<td></td>
<td>mV</td>
<td></td>
</tr>
<tr>
<td>$V_{PGL}$</td>
<td>PGGOOD Voltage Low</td>
<td>$I_{PGOOD} = 0.6mA$</td>
<td>0.4</td>
<td>0.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$I_{PGOOD}$</td>
<td>PGGOOD Leakage Current</td>
<td>$V_{PGOOD} = 80V$</td>
<td>1</td>
<td></td>
<td>µA</td>
<td></td>
</tr>
</tbody>
</table>

#### Capacitor Balancing

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{TIMER_LOW}$</td>
<td>Voltage At TIMER Pin To Start Capacitor Balancing</td>
<td></td>
<td>0.5</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$V_{TIMER_HIGH}$</td>
<td>Voltage At TIMER Pin To Stop Capacitor Balancing</td>
<td></td>
<td>1.25</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$I_{TIMER}$</td>
<td>TIMER Pin Charge Current</td>
<td>$V_{TIMER} = 0.9V$ $V_{TIMER} = 2.8V$</td>
<td>●</td>
<td>–6</td>
<td>–7</td>
<td>–8</td>
</tr>
<tr>
<td>$I_{HYS_PRGM}$</td>
<td>Capacitor Balancing Window Comparator Threshold</td>
<td>$V_{HYS_PRGM} = 0V$ $V_{HYS_PRGM} = 1.2V$ $V_{HYS_PRGM} = INT_VCC$</td>
<td>±0.3</td>
<td>±1.2</td>
<td>±0.8</td>
<td>V</td>
</tr>
<tr>
<td>$I_{HYS_PRGM}$</td>
<td>HYS_PRGM Pin Current</td>
<td>$V_{HYS_PRGM} = 0V$</td>
<td>●</td>
<td>–9</td>
<td>–10</td>
<td>–11</td>
</tr>
<tr>
<td>$I_{FAULT}$</td>
<td>FAULT Pin Voltage Low</td>
<td>$I_{FAULT} = 0.6mA$</td>
<td>0.2</td>
<td>0.4</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$I_{FAULT}$</td>
<td>FAULT Leakage Current</td>
<td>$V_{FAULT} = 80V$</td>
<td>1</td>
<td></td>
<td>µA</td>
<td></td>
</tr>
</tbody>
</table>

For more information [www.analog.com](http://www.analog.com)
ELECTRICAL CHARACTERISTICS

The ● denotes the specifications which apply over the specified operating junction temperature range, otherwise specifications are at \( T_A = 25^\circ C \) (Note 2). \( V_{\text{IN}} = V_{\text{IN.SENSE}} = 48V \), \( V_{\text{RUN}} = 5V \), \( \text{EXTVCC} = 9V \), \( \text{EXT_REF} = 5.6V \) unless otherwise noted.

**SYMBOL** | **PARAMETER** | **CONDITIONS** | **MIN** | **TYP** | **MAX** | **UNITS**
---|---|---|---|---|---|---
\( I_{\text{FLYSRC1}} \) | Current Out of SW1 During Capacitor Balancing | \((V_{\text{SW1}} - V_{\text{SW3}}) < \frac{V_{\text{IN}}}{2}, V_{\text{SW3}} = 12V\) | 40 | mA |
\( I_{\text{FLYSNK1}} \) | Current into SW1 During Capacitor Balancing | \((V_{\text{SW1}} - V_{\text{SW3}}) > \frac{V_{\text{IN}}}{2}, V_{\text{SW3}} = 12V\) | 6 | mA |
\( I_{\text{FLYSNK3}} \) | Current into SW3 During Capacitor Balancing | \((V_{\text{SW1}} - V_{\text{SW3}}) < \frac{V_{\text{IN}}}{2}, V_{\text{SW3}} = 12V\) | 6 | mA |
\( I_{\text{FLYSRC3}} \) | Current Out of SW3 During Capacitor Balancing | \((V_{\text{SW1}} - V_{\text{SW3}}) < \frac{V_{\text{IN}}}{2}, V_{\text{SW3}} = 12V\) | 6 | mA |
\( I_{\text{MID.SRC}} \) | Current Out of MID During Capacitor Balancing | \( V_{\text{MID}} < \frac{V_{\text{IN}}}{2}, V_{\text{MID}} = V_{\text{MID.SENSE}} = 20V\) | 60 | mA |
\( I_{\text{MID.SNK}} \) | Current into MID During Capacitor Balancing | \( V_{\text{MID}} > \frac{V_{\text{IN}}}{2}, V_{\text{MID}} = V_{\text{MID.SENSE}} = 28V\) | 40 | mA |

**Gate Driver**

| | | | | | | |
---|---|---|---|---|---|---|
TG1,2 | Pull-Up ON Resistance | 2 | Ω |
| | Pull-Down ON Resistance | 1 | Ω |
BG1, 2 | Pull-Up ON Resistance | 2 | Ω |
| | Pull-Down ON Resistance | 1 | Ω |
TG1,2 | Transition Time: | | | | | |
| | Rise Time | 4 | ns |
| | Fall Time | 4 | ns |
BG1,2 | Transition Time: | | | | | |
| | Rise Time | 4 | ns |
| | Fall Time | 4 | ns |
T1D | TG1 Off to BG1 On | 45 | ns |
T2D | TG2 Off to BG2 On | 20 | ns |
T3D | TG1 Off to TG2 Off | 25 | ns |
T4D | BG1 Off to TG1 On | 40 | ns |
T5D | BG2 Off to TG2 On | 20 | ns |
T6D | BG1 Off to BG2 Off | 20 | ns |
\( t_{\text{ON(MIN)}} \) | Minimum On-Time | 210 | ns |

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The LTC7821E is guaranteed to meet performance specifications from 0°C to 85°C. Specifications over the –40°C to 125°C operating junction temperature range are assured by design, characterization and correlation with statistical process controls. The LTC7821U is guaranteed to meet performance specifications over the full –40°C to 125°C operating junction temperature range. Note that the maximum ambient temperature consistent with these specifications is determined by specific operating conditions in conjunction with board layout, the rated package thermal impedance and other environmental factors.

**Note 3:** \( I_J \) is calculated from the ambient temperature \( T_A \) and power dissipation \( P_D \) according to the following formulas:

\[
\text{LTC7821UH: } I_J = 1 + (P_D \cdot 44^\circ \text{C/W})
\]

**Note 4:** Output voltage range is guaranteed by design. For output voltage setting, read “Output Voltage Setting” and “Minimum VOUT” in the “Applications Information” section.

**Note 5:** The LTC7821 is tested in a feedback loop that serves \( V_{\text{IH}} \) to a specified voltage and measures the resultant \( V_{\text{FB}} \).

**Note 6:** Dynamic supply current is higher due to the gate charge being delivered at the switching frequency. See Applications Information.

**Note 7:** Rise and fall times are measured using 10% and 90% levels. Delay times are measured using 50% levels.

**Note 8:** The minimum on-time condition is specified for an inductor peak-to-peak ripple current \( \geq 40\% \) of \( I_{\text{MAX}} \) (see Minimum On-Time Considerations in the Applications Information section).

**Note 9:** This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed 125°C when overtemperature protection is active. Continuous operation above the specified maximum junction temperature may impair device reliability or permanently damage the device.
TYPICAL PERFORMANCE CHARACTERISTICS  \( T_A = 25°C \), unless otherwise noted.

**TIMER Pin Current vs Temperature**

**TEMP Pin Current vs Temperature**

**Regulated Feedback Voltage vs Temperature**

**Oscillator Frequency vs Input Voltage**

**Oscillator Frequency vs Temperature**

**Switching Frequency vs Voltage at FREQ Pin**

**INTVCC Line Regulation (Supply from EXTVCC)**

**Current Sense Threshold vs \( I_{TH} \) Voltage**

---

For more information [www.analog.com](http://www.analog.com)
**PIN FUNCTIONS**

**MODE/PLLIN (Pin 1):** Mode Selection or External Synchronization Input to Phase Detector. When external synchronization is not used, this pin selects the operating modes and can be tied to SGND, to INTVCC or left floating. If the pin is connected to SGND, it enables forced continuous mode while a connection to INTVCC enables pulse-skipping mode. Floating the pin enables Burst Mode operation.

For external sync, apply a clock signal to this pin. The integrated PLL along with its internal compensation network will synchronize the internal oscillator to this clock. Forced continuous mode will be enabled.

**CLKOUT (Pin 2):** Clock Output Pin. This pin outputs a clock 180° out of phase with the main operating clock of the LTC7821.

**RUN (Pin 3):** Run Control Input. A voltage above 1.3V turns the controller ON. There is a 1μA pull-up current on this pin when its voltage is below 1.3V.

**FAULT (Pin 4):** Open Drain Output pin. When the signal goes low, it indicates one of the following conditions:

(a) In the capacitor balancing phase, capacitors C_{FLY} or C_{MID} (see Typical Application) are not charged to \( \frac{V_{IN}}{2} \). A low FAULT indicates an abnormal condition that is preventing C_{FLY} or C_{MID} from being charged up to \( \frac{V_{IN}}{2} \).

(b) During normal operation, the voltage deviates from \( \frac{V_{IN}}{2} \) by a window amount set by the voltage on the HYS_PRGM pin.

(c) The die temperature exceeds its internally set limit or the PTC resistor connected as the lower leg of a resistor divider trips the TEMP pin threshold.

During any of these condition, the TRACK/SS pin will also be pulled low.

**PGOOD (Pin 5):** Power Good Pin. This is an open drain output. PGOOD is pulled to ground when the voltage of the \( V_{FB} \) pin is not within \( \pm 7.5\% \) of its set point after an internal 50μs mask timer expires. It will also be pulled low when FAULT is tripped.

**TIMER (Pin 6):** Charge Balancing Timer Input. A capacitor connected from this pin to ground sets the amount of time allocated to charge C_{FLY} and C_{MID} to \( \frac{V_{IN}}{2} \) during the capacitor balancing phase. It also sets the auto-retry timeout, should the capacitors fail to reach this voltage within the set time. Capacitors C_{FLY} and C_{MID} begin and end charging when the TIMER voltage is between 0.5V and 1.2V, respectively. If the capacitor is balanced before the TIMER voltage reaches 1.2V, this voltage is reset to ground and normal operation begins. However, if the balance is not reached when the voltage reaches 1.2V, then the charging of the capacitors stops and the auto-retry timeout period begins. The TIMER capacitor will now slew at half the rate until it reaches 4V and then resets to zero and begins to slew at 1x rate. Once it reaches 0.5V, the C_{FLY} and C_{MID} begin to charge again and the process repeats.

**TRACK/SS (Pin 7):** Output Voltage Tracking and Soft-Start Input. The LTC7821 regulates the \( V_{FB} \) voltage to the lowest of three voltages: 0.8V, the voltage on the EXT_REF pin or the voltage on the TRACK/SS pin. An internal 10μA pull-up current source is connected to this pin. A capacitor to ground at this pin sets the ramp time to the final regulated output voltage. Alternatively, a resistor divider from another voltage supply connected to this pin allows the LTC7821 output voltage to track the other supply during start-up.

**EXT_REF (Pin 8):** External Reference Input. A voltage applied to this pin forces the \( V_{FB} \) to regulate to this voltage. Internal clamps set at 0.4V and 0.93V limit the lower and upper bounds of \( V_{FB} \) regulation. Connecting this pin to INTVCC will cause the internal reference to be used for output voltage regulation.

**HYS_PRGM (Pin 9):** There is a 10μA current flowing out of this pin. A voltage created by connecting a resistor from this pin to ground sets an equal amount of window threshold around \( \frac{V_{IN}}{2} \). When the voltage at MIDSENSE is not within this window threshold, FAULT will be pulled low and switching will stop. C_{FLY} and C_{MID} will be rebalanced to half of \( V_{IN} \) before resuming normal operation.

**ITH (Pin 10):** Current Control Threshold and Error Amplifier Compensation Point. The current comparator threshold increases with its I_TH control voltage.

**FREQ (Pin 11):** Frequency Set Pin. There is a 10μA current flowing out of this pin. A voltage created by connecting a resistor from this pin to ground sets an equal amount of window threshold around \( V_{IN}/2 \) to a window comparator. When the voltage at MIDSENSE is not within this window threshold, FAULT will be pulled low and switching will stop. C_{FLY} and C_{MID} will be rebalanced to half of \( V_{IN} \) before resuming normal operation.
**PIN FUNCTIONS**

**TEMP (Pin 12):** Temperature Sensing Input. Using a PTC resistor as the lower leg of a resistor divider, connect the TEMP pin to the common point of the divider. The PTC resistor is used to monitor a hot spot on the PCB. Once it reaches the TEMP threshold of 1.22V, the LTC7821 stops switching for 100ms before retrying. Ground this pin if not used.

**VFB (Pin 13):** Error Amplifier Feedback Input. This pin receives the remotely sensed feedback voltage from an external resistive divider across the output.

**I\textsubscript{SNS–} (Pin 14):** Current Sense Comparator Input. The (–) input to the current comparator is Kelvin connected to the output voltage of the controller.

**I\textsubscript{SNS+} (Pin 15):** Current Sense Comparator Input. The (+) input to the current comparator is normally Kelvin connected to the DCR sensing networks or current sensing resistor.

**EXT\textsubscript{VCC} (Pin 16):** External Power Input to an Internal LDO Connected to INT\textsubscript{VCC}. This LDO supplies INT\textsubscript{VCC} power, bypassing the internal LDO powered from \textsubscript{VIN} whenever EXT\textsubscript{VCC} is higher than 6.4V. Do not float or exceed 40V on this pin.

**PGND (Pin 17):** Driver Power Ground. Connect this pin closely to the source of bottom (synchronous) N-channel MOSFET M4, the (–) terminal of C\textsubscript{IN} and the (–) terminal of C\textsubscript{VCCE}.

**BG2 (Pin 18):** Gate Drive for the Bottom (synchronous) N-Channel MOSFET. The voltage swings from slightly below ground to INT\textsubscript{VCC}.

**INT\textsubscript{VCC} (Pin 19):** Internal Regulator Output. The bottom synchronous gate driver and control circuits are powered from this regulator. Bypass this pin to PGND with a minimum of 4.7µF low ESR tantalum or ceramic capacitor. Do not use the INT\textsubscript{VCC} pin for any purpose other than described in this data sheet.

**SW3 (Pin 20):** Switch Node Connection to Inductor and One Terminal of Flying Capacitor. Voltage swing at this pin is from slightly below ground to \textsubscript{VIN}/2.

**TG2 (Pin 21):** Floating Gate Drive for Second Lowermost N-Channel MOSFET. The voltage swing is equal to INT\textsubscript{VCC} superimposed on the switch node voltage SW3.

**BOOST1, BOOST2, BOOST3 (Pin 31, 23, 22):** Bootstrapped Supplies to Floating Drivers. Capacitors are connected between the BOOSTx and SWx (MID) pin. Voltage swing at the BOOST1 pin is from (\textsubscript{VIN}/2 + INT\textsubscript{VCC}) to (\textsubscript{VIN} + INT\textsubscript{VCC}). Voltage at the BOOST2 pin is at (\textsubscript{VIN}/2 + INT\textsubscript{VCC}). Voltage swing at the BOOST3 pin is from INT\textsubscript{VCC} to (\textsubscript{VIN}/2 + INT\textsubscript{VCC}).

**BG1 (Pin 24):** Floating Gate Drive for Second Uppermost N-Channel MOSFET. The voltage swings between (\textsubscript{VIN}/2 + INT\textsubscript{VCC}) and \textsubscript{VIN}/2.

**MID (Pin 25):** Half Supply from \textsubscript{VIN}. Do not use this to source current. Connect a bypass capacitor from this node to PGND.

**MID\textsubscript{SENSE} (Pin 26):** Half Supply Monitor. Provides Kelvin sensing input for the comparator that monitors the voltage between MID\textsubscript{SENSE} and ground. An RC filter can be added from MID to this pin to filter out noise.

**\textsubscript{VIN} SENSE (Pin 27):** \textsubscript{VIN} Kelvin Sensing Input. Allows an internal \textsubscript{VIN}/2 to be generated for LTC7821 control circuit usage. For a cleaner supply, an RC filter can be added from \textsubscript{VIN} to this pin.

**\textsubscript{VIN} (Pin 28):** Main Input Supply. Bypass this pin to PGND with a capacitor.

**SW1 (Pin 29):** Switch Node Connection to One Terminal of Flying Capacitor. Voltage swing at this pin is from \textsubscript{VIN}/2 voltage to \textsubscript{VIN}.

**TG1 (Pin 30):** Floating Gate Drive for Uppermost N-Channel MOSFET. The voltage swing is equal to INT\textsubscript{VCC} superimposed on the switch node voltage SW1.

**SGND (Exposed Pad, Pin 33):** Signal Ground. All Small-signal components and compensation components should connect to this ground, which in turn connects to PGND at one point. Exposed pad must be soldered to the PCB, providing a local ground for the control components of the IC, and be tied to the PGND pin under the IC.
OPERATION

Capacitor Balancing Phase
During initial power up, the voltage across the flying capacitor (C_FLY) and C_MID are measured. If either of these voltages are not at V_IN/2, the TIMER’s capacitor will be allowed to charge up. When the TIMER capacitor’s voltage reaches 0.5V, internal current sources to bring C_FLY voltage to V_IN/2 are turned ON. After the C_FLY voltage has reached V_IN/2, C_MID will then be charged to V_IN/2. The TRACK/SS pin is pulled low during this duration and all external MOSFETs are shut off. The FAULT pin will not be pulled low during this initial power up. If the voltages across C_FLY and C_MID reach V_IN/2 before the TIMER capacitor’s voltage reaches 1.2V, the TRACK/SS will be released and allowed to charge up. The TIMER pin will reset to ground and remain there. Normal operation will begin (see Figure 1A).

If, however, the C_FLY or C_MID voltage is not at V_IN/2 when V_TIMER reaches 1.2V, the internal current sources will be turned OFF and the TIMER capacitor will be charged at half the initial rate until it reaches 4V. Timer will then be reset to zero, and the LTC7821 will repeat the above process again until C_FLY and C_MID are at V_IN/2 (See Figure 1B).

During normal operation, only C_MID is monitored for deviation away from V_IN/2 by a window amount set by a resistor connected from HYS_PRGM to ground. The voltage across this resistor sets the same amount of window threshold above and below V_IN/2. If V_MID leaves this voltage window, all switching will stop and the TRACK/SS pin will be pulled low. Corresponding internal current sources will be turned on to bring C_FLY and C_MID voltages back to V_IN/2. FAULT will be pulled low and released once the balancing is complete. During this balancing period, PGOOD will also be pulled low. The TRACK/SS pin is also allowed to charge up upon the completion of balancing. Connecting HYS_PRGM to INTVCC sets the window threshold to ±0.8V around V_IN/2. (see Figure 2)

Main Control Loop
Once the capacitor balancing phase is completed, normal operation begins. MOSFETs M1 and M3 are turned ON when the clock sets the RS latch, and turned off when the main current comparator, I_CMP, resets the RS latch. MOSFETs M2 and M4 are then turned on. The peak inductor

Figure 1. Charge Balancing During Power Up with (A) Balancing Completed within One Timer Period and (B) More Than One Timer Period

Figure 2. Charge Balancing During Normal Operation with (A) Balancing Completed within One Timer Period and (B) More Than One Timer Period
**OPERATION**

Current at which $I_{CMP}$ resets the RS latch is controlled by the voltage on the $I_{TH}$ pin, which is the output of the error amplifier EA. The $V_{FB}$ pin receives the voltage feedback signal, which is compared to the internal reference voltage by the EA. When the load current increases, it causes a slight decrease in $V_{FB}$ relative to the 0.8V reference, which in turn causes the $I_{TH}$ voltage to increase until the average inductor current matches the new load current. After MOSFETs M1 and M3 have turned OFF, MOSFETs M2 and M4 are turned ON until either the inductor current starts to reverse, as indicated by the reverse current comparator $I_{REV}$, or the beginning of the next cycle.

During the switching of M1/M3 and M2/M4, capacitor $C_{FLY}$ is alternately connected in series with or parallel to $C_{MID}$. The voltage at MID will be approximately at $V_{IN}/2$.

**INTVCC/EXTVCC Power**

Power for the bootstrap drivers and bottom MOSFET and most internal circuitry is derived from the INTVCC pin. When the EXTVCC pin is grounded or tied to a voltage less than 7V, an internal 5.8V linear regulator supplies INTVCC power from $V_{IN}$. If EXTVCC is taken above 7V, this linear regulator is turned OFF and another 5.8V linear regulator turns ON to provide the INTVCC power from EXTVCC. Using the EXTVCC pin allows the INTVCC power to be derived from a high efficiency external source, resulting in an overall increase in system efficiency.

**Bootstrap Capacitor Refresh**

Each of the three uppermost MOSFET drivers is biased from its respective floating bootstrap capacitor, CB1 to CB3, which are refreshed during switching through a charge pump configuration consisting of diodes D1 to D3 and the external MOSFETs.

During the charge balancing phase or light load condition when switching may stop for extended amount of time, the voltage across the bootstrap capacitor may decrease sufficiently that the gate drive voltage is not optimal. Undervoltage detectors monitor the voltage across each of the bootstrap capacitors. When any of them goes below 3V, an internal current source of 1mA will be turned ON to charge that bootstrap capacitor through the upper plate of the capacitor. A 1mA sinking source that is connected to the bottom plate of the bootstrap capacitor will also be turned ON to sink away this current. This ensures a net zero residual current at the bottom plate capacitor node, hence avoiding any impact on the bias condition of that node. When CB1 and CB2/CB3 reach 4.3V and 4.47V respectively, the refreshing stops. When CB2 and CB3 need to be refreshed, all switching stops.

**Shutdown and Start-Up (RUN and TRACK/SS Pins)**

When the RUN pin is below 1.3V, the INTVCC linear regulator along with all the internal circuitry that is powered from this supply, is disabled. The main control loop will also be disabled. Releasing the RUN pin will allow the internal 1μA current source to pull this pin up, thus enabling the part. The RUN pin can also be driven directly by logic but ensure that this voltage does not exceed the Absolute Maximum Rating of 6V.

The slew rate of the output voltage $V_{OUT}$ can be controlled by the voltage on the TRACK/SS pin. When the voltage on the TRACK/SS is less than the internal reference of 0.8V (or EXT_REF if this feature is invoked), the LTC7821 regulates the $V_{FB}$ voltage to the TRACK/SS voltage instead of to the reference. This allows the TRACK/SS pin to be used to program the soft-start period by connecting an external capacitor to the TRACK/SS pin to SGND. An internal 10μA pull-up current charges this capacitor, creating a voltage ramp on the TRACK/SS pin. As the TRACK/SS voltage rises linearly from 0V to the reference voltage (and beyond), the output voltage $V_{OUT}$ rises smoothly from zero to the final value. Alternatively, the TRACK/SS pin can be used to cause the start-up of $V_{OUT}$ to track that of another supply. Typically this requires connecting to the TRACK/SS pin an external resistor divider from the other supply to ground (see Application Information section).

**Light Load Current Operation (Burst Mode Operation, Pulse-Skipping Mode, or Continuous Conduction)**

The LTC7821 can be enabled to enter high efficiency Burst Mode operation, constant-frequency pulse-skipping mode, or forced continuous conduction mode. To select forced continuous operation, tie the MODE/PLLIN pin to a DC voltage below 0.6V (e.g., SGND). To select pulse-skipping mode of operation, tie the MODE/PLLIN pin to INTVCC. To select Burst Mode operation, float the MODE/PLLIN pin.
When the controller is enabled for Burst Mode operation, the peak current in the inductor is set to approximately one-third of the maximum sense voltage even though the voltage on the ITH pin indicates a lower value. If the average inductor current is higher than the load current, the error amplifier output, EA, will decrease the voltage on the ITH pin. When the ITH voltage drops below 0.5V, the internal sleep signal goes high (enabling sleep mode) and all external MOSFETs are turned off. In sleep mode, the load current is supplied by the output capacitor. As the output voltage decreases, the EA’s output begins to rise. When the output voltage drops enough, the sleep signal goes low, and the controller resumes normal operation by turning on the external MOSFETs on the next cycle of the internal oscillator. When a controller is enabled for Burst Mode operation, the inductor current is not allowed to reverse. The reverse current comparator (IREV) turns off the bottom external MOSFET M4 and M2 just before the inductor current reaches zero, preventing it from reversing and going negative. Thus, the controller operates in discontinuous operation.

In forced continuous operation, the inductor current is allowed to reverse at light loads or under large transient conditions. The peak inductor current is determined by the voltage on the ITH pin. In this mode, the efficiency at light loads is lower than in Burst Mode operation. However, continuous mode has the advantages of lower output ripple and less interference with audio circuitry.

When the MODE/PLLIN pin is connected to INTVCC, the LTC7821 operates in PWM pulse-skipping mode at light loads. At very light loads, the current comparator I_CMP may remain tripped for several cycles and force the external MOSFETs M1 and M3 to stay off for the same number of cycles (i.e., skipping pulses). The inductor current is not allowed to reverse (discontinuous operation). This mode, like forced continuous operation, exhibits low output ripple as well as low audio noise and reduced RF interference as compared to Burst Mode operation. It provides higher low current efficiency than forced continuous mode, but not nearly as high as Burst Mode operation.

Frequency Selection and Phase-Locked Loop (FREQ and MODE/PLLIN Pins)

The selection of switching frequency is a trade-off between efficiency and component size. Low frequency operation increases efficiency by reducing MOSFET switching losses, but requires larger inductance and/or output capacitance to maintain low output ripple voltage. In addition, it will also require larger BOOST capacitance and balancing capacitance (C_FLY and C_MID) since the refresh rate is lower. The switching frequency of the LTC7821’s controller can be selected using the FREQ pin. If the MODE/PLLIN pin is not being driven by an external clock source, the FREQ pin can be used to program the controller’s operating frequency from 50kHz to 1.7MHz.

There is a 10µA current flowing out of the FREQ pin, so the user can program the controller’s switching frequency with a single resistor to SGND.

A phase-locked loop (PLL) is integrated on the LTC7821 to synchronize the internal oscillator to an external clock source that is connected to the MODE/PLLIN pin. The controller operates in forced continuous mode when it is synchronized. The PLL loop filter network is integrated inside the LTC7821. The phase-locked loop is capable of locking any frequency within the range of 200kHz to 1.5MHz. The frequency setting resistor should always be present to set the controller’s initial switching frequency before locking to the external clock.

Temperature Monitoring

When the LTC7821 die temperature reaches 150°C, switching stops and TRACK/SS pin is pulled low. Charge balancing is also disabled.

The LTC7821 can provide hotspot monitoring via the TEMP pin. By using a PTC thermistor as the lower leg of a resistor divider and connecting the common point of this divider to the TEMP pin, the voltage increases drastically when the temperature reaches beyond the Curie point of the PTC thermistor as shown in Figure 3. The characteristic of the PTC thermistor is shown in Figure 4. When the TEMP pin reaches 1.22V, all switching stops for 100ms.
The voltage on the TRACK/SS pin and fault is pulled low and is released after 100ms (Figure 5) if the voltage on the TEMP pin goes below 1.1V during this 100ms timeout. If the TEMP pin voltage remains above 1.1V, the timeout period will be extended until the voltage drops below 1.1V.

The temperature that is used to trigger the hotspot protection will determine the thermistor selection. This temperature will be the Curie point of the thermistor, which is often defined as having two times its resistance at 25°C. With the Curie point resistance of the thermistor known, \( R_{2\text{CURIE}} \), the upper resistance, \( R_1 \), can be selected by the following equation:

\[
R_1 = \frac{R_{2\text{CURIE}} (V_{\text{EXT}} - 1.22)}{1.22}
\]

Power Good (PGOOD Pin)

When \( V_{\text{FB}} \) pin voltage is not within ±10% of the internal 0.8V reference or the reference set by EXT REF, the PGOOD pin is pulled low. The PGOOD pin is also pulled low when the RUN pin is below 1.3V or when the LTC7821 is in the soft-start or tracking phase. The PGOOD pin will flag power good immediately when the \( V_{\text{FB}} \) pin is within the ±10% of the reference window. However, there is an internal 50µs power bad mask when \( V_{\text{FB}} \) goes out the ±10% window. The PGOOD pin is allowed to be pulled up by an external resistor to sources of up to 80V.

Fault (FAULT Pin)

During initial power up of the LTC7821 or when enabling the part via the RUN pin, the fault pin will not be pulled low even when \( C_{\text{FLY}} \) and/or \( C_{\text{MID}} \) needed to be rebalanced to \( V_{\text{IN}}/2 \). But during normal operation, when rebalancing is needed, the fault will be pulled low. Another condition that causes the fault to go low is thermal shutdown, either caused by the internal die temperature reaching 150°C or the voltage at TEMP pin reaching 1.22V. The fault pin is allowed to be pulled up by an external resistor to sources of up to 80V.

Figure 3. Temperature Monitoring Setup

Figure 4. Characteristic of a Thermistor

Figure 5. Temperature Trip Characteristic
APPLICATIONS INFORMATION

The “Typical Application” on the first page is a basic LTC7821 application circuit. The LTC7821 can be configured to use either DCR (inductor resistance) sensing or resistor sensing. The choice between the two current sensing schemes is largely a design trade-off between cost, power consumption, and accuracy. DCR sensing is popular because it saves an expensive current sensing resistor and is more power efficient, especially in high current applications. However, a current sensing resistor provides the most accurate current limit for the application. Other external component selection is driven by the load requirement, and begins with the selection of $R_{SENSE}$ (if $R_{SENSE}$ is used). Next $C_{FLY}$, $C_{MID}$, and the power MOSFETs are selected, followed by the input and output capacitors. In addition to the power level, switching frequency plays a role in selecting the balancing capacitance ($C_{FLY}$ and $C_{MID}$) and the inductance of the inductor.

ISNS+ and ISNS- Pins

The ISNS+ and ISNS- pins are the inputs to the current comparators. The common mode input voltage range of the current comparators is 0V to 36V. Both ISNS pins are high impedance inputs with small leakage currents of less than 1.2µA. When the ISNS pins ramp up from 0V to 2.4V, small base currents flow out of the ISNS pins. When the ISNS pins ramp down from 36V to 2V, the small base currents flow into the ISNS pins. The high impedance inputs to the current comparators allow accurate DCR sensing. However, care must be taken not to float these pins during normal operation.

Filter components mutual to the sense lines should be placed close to the LTC7821, and the sense lines should run close together to a Kelvin connection underneath the current sense element (shown in Figure 6). Sensing current elsewhere can effectively add parasitic inductance and capacitance to the current sense element, degrading the information at the sense terminals and making the programmed current limit unpredictable. If DCR sensing is used (Figure 7b), sense resistor $R_1$ should be placed close to the switching node, to prevent noise from coupling into sensitive small-signal nodes. The capacitor $C_1$ should be placed close to the IC pins.

Resistor Current Sensing

The hybrid architecture of the LTC7821 generates a voltage rail of half the $V_{IN}$ supply to the step-down control loop. Therefore the current ripple calculation and its operating duty cycle is referred to the voltage at the MID pin which is approximately at $V_{IN}/2$.

A typical sensing circuit using a discrete resistor is shown in Figure 7a. $R_{SENSE}$ is chosen based on the required output current.

The current comparator has a maximum threshold of 50mV and its inputs have a common mode range of 0V to 36V. The current comparator threshold sets the peak of the inductor current, yielding a maximum average output current $I_{MAX}$ equal to the peak value less half the peak-to-peak ripple current, $\Delta I_L$. To calculate the sense resistor value, use the equation:

$$R_{SENSE} = \frac{50mV}{I_{(MAX)} + \frac{\Delta I_L}{2}}$$

Because of possible PCB noise in the current sensing loop, the AC current sensing ripple of $\Delta V_{SENSE} = \Delta I_L \cdot R_{SENSE}$ also needs to be verified in the design to get a good signal-to-noise ratio.

In general, for a reasonably good PCB layout, a 10mV $\Delta V_{SENSE}$ voltage is recommended as a conservative number to start with, either for $R_{SENSE}$ or DCR sensing applications, for duty cycles less than 40%. For applications where the inductor’s ripple current could be greater than 50% and operating at 750kHz and above, the sense resistor’s parasitic inductance has to be taken into consideration since its contribution is no longer negligible.
In an application where the sense resistor’s parasitic inductance contribution is negligible, a small RC filter placed near the IC is enough to reduce the effects of capacitive and inductive noise coupled in the sense traces on the PCB. A typical filter consists of two series 10Ω resistors connected to a parallel 1000pF capacitor, resulting in a time constant of 20ns. However, the same RC filter with minor modifications can be used to extract the resistive component of the current sense signal in the presence of significant parasitic inductance in the sense resistor. For example, Figure 8 illustrates the voltage waveform across a 1mΩ sense resistor with a 2010 footprint for the 12V/20A converter operating at 100% load. The waveform is the superposition of a purely resistive component and a purely inductive component. It was measured using two scope probes and waveform math to obtain a differential measurement. Based on additional measurements of the inductor ripple current and the on-time and off-time of the top switch, the value of the parasitic inductance was determined to be 0.3nH using the equation:

$$ ESL = \frac{V_{ESL(\text{STEP})}}{\Delta I_L} \cdot \frac{t_{\text{ON}} \cdot t_{\text{OFF}}}{t_{\text{ON}} + t_{\text{OFF}}} $$

If the RC time constant is chosen to be close to the parasitic inductance divided by the sense resistor \((L/R)\), the resulting waveform looks resistive again, as shown in Figure 9.

Check the sense resistor manufacturer’s data sheet for information about parasitic inductance. In the absence of data, measure the voltage drop directly across the sense resistor to extract the magnitude of the ESL step and use

**Figure 7. Two Different Methods of Sensing Current**

**Figure 8. Voltage Waveform Measured Directly Across the Sense Resistor**

**Figure 9. Voltage Waveform Measured After the Sense Resistor Filter, \(C_F = 1nF, R_F = 100\Omega\)**
the equation to determine the ESL. However, do not over filter. Keep the RC time constant less than or equal to the inductor time constant to maintain a high enough ripple voltage on \( V_{\text{RSENSE}} \). The filter components need to be placed close to the IC. The positive and negative sense traces need to be routed as a differential pair and Kelvin connected to the sense resistor.

**Inductor DCR Sensing**

For applications requiring the highest possible efficiency at high load currents, the LTC7821 is capable of sensing the voltage drop across the inductor DCR, as shown in Figure 7b. The DCR of the inductor represents the small amount of DC winding resistance of the copper, which can be less than 1mΩ for today’s low value, high current inductors. In a high current application requiring such an inductor, conduction loss through a sense resistor would cost several points of efficiency compared to DCR sensing.

If the external \( R_1 \parallel R_2 \cdot C_1 \) time constant is chosen to be exactly equal to the \( L/\text{DCR} \) time constant, the voltage drop across the external capacitor is equal to the drop across the inductor DCR multiplied by \( R_2/(R_1 + R_2) \). \( R_2 \) scales the voltage across the sense terminals for applications where the DCR is greater than the target sense resistor value. To properly dimension the external filter components, the DCR of the inductor must be known. It can be measured using a good RLC meter, but the DCR tolerance is not always the same and varies with temperature; consult the manufacturers’ data sheets for detailed information.

Using the inductor ripple current value from the Inductor Value Calculation section, the target sense resistor value is:

\[
R_{\text{SENSE(EQUIV)}} = \frac{50\text{mV}}{I_{(\text{MAX})} + \frac{\Delta I_L}{2}}
\]

To ensure that the application will deliver full load current over the full operating temperature range, choose the minimum value for the Maximum Current Sense Threshold \( (V_{\text{SENSE(MAX)}}) \) in the Electrical Characteristics table.

Next, determine the DCR of the inductor. Where provided, use the manufacturer’s maximum value, usually given at 20°C. Increase this value to account for the temperature coefficient of resistance, which is approximately 0.4%/°C. A conservative value for \( T_{L(\text{MAX})} \) is 100°C. To scale the maximum inductor DCR to the desired sense resistor value, use the divider ratio:

\[
R_D = \frac{R_{\text{SENSE(EQUIV)}}}{\text{DCR}(\text{MAX}) \cdot AT \ T_{L(\text{MAX})}}
\]

\( C_1 \) is usually selected to be in the range of 0.047µF to 0.47µF. This forces \( R_1 \parallel R_2 \) to around 2kΩ, reducing error that might have been caused by the SENSE pins’ 1.2µA current. \( T_{L(\text{MAX})} \) is the maximum inductor temperature.

The equivalent resistance \( R_1 \parallel R_2 \) is scaled to the room temperature inductance and maximum DCR:

\[
R_1 \parallel R_2 = \frac{L}{(\text{DCR AT 20°C}) \cdot C_1}
\]

The sense resistor values are:

\[
R_1 = \frac{R_1 \parallel R_2}{R_D}; \quad R_2 = \frac{R_1 \cdot R_D}{1 - R_D}
\]

The maximum power loss in \( R_1 \) is related to duty cycle, and will occur in continuous mode at the maximum input voltage:

\[
P_{\text{LOSS,R1}} = \frac{(V_{\text{MID}} - V_{\text{OUT}}) \cdot V_{\text{OUT}}}{R_1}
\]

where \( V_{\text{MID}} \) is half the voltage of \( V_{\text{IN}} \).

Ensure that \( R_1 \) has a power rating higher than this value. If high efficiency is necessary at light loads, consider this power loss when deciding whether to use DCR sensing or sense resistors. Light load power loss can be modestly higher with a DCR network than with a sense resistor, due to the extra switching losses incurred through \( R_1 \). However, DCR sensing eliminates a sense resistor, reduces conduction losses and provides higher efficiency at heavy loads. Peak efficiency is about the same with either method.

To maintain a good signal to noise ratio for the current sense signal, use a minimum \( \Delta V_{\text{SENSE}} \) of 10mV for duty
APPLICATIONS INFORMATION

cycles less than 40%. For a DCR sensing application, the actual ripple voltage will be determined by the equation:

\[ \Delta V_{\text{SENSE}} = \frac{V_{\text{MID}} - V_{\text{OUT}}}{R_1 \cdot C_1} \cdot \frac{V_{\text{OUT}}}{V_{\text{MID}} \cdot f_{\text{OSC}}} \]

Slope Compensation and Inductor Peak Current

Slope compensation provides stability in constant frequency architectures by preventing subharmonic oscillations at high duty cycles. It is accomplished internally by adding a compensating ramp to the inductor current signal at duty cycles in excess of 40%. Normally, this results in a reduction of maximum inductor peak current for duty cycles >40%. However, the LTC7821 uses a scheme that counteracts this compensating ramp, which allows the maximum inductor peak current to remain unaffected throughout all duty cycles.

Inductor Value Calculation

Given the desired input and output voltages, the inductor value and operating frequency \( f_{\text{OSC}} \) directly determine the inductor’s peak-to-peak ripple current:

\[ I_{\text{RIPPLE}} = \frac{V_{\text{OUT}} \cdot (V_{\text{MID}} - V_{\text{OUT}})}{V_{\text{MID}} \cdot f_{\text{OSC}} \cdot L} \]

Lower ripple current reduces core losses in the inductor, ESR losses in the output capacitors, and output voltage ripple. Thus, highest efficiency operation is obtained at low frequency with a small ripple current. Achieving this, however, requires a large inductor.

A reasonable starting point is to choose a ripple current that is about 40% of \( I_{\text{OUT(MAX)}} \) for a duty cycle less than 40%. Note that the largest ripple current occurs at the highest input voltage. To guarantee that ripple current does not exceed a specified maximum, the inductor should be chosen according to:

\[ L \geq \frac{V_{\text{MID}} - V_{\text{OUT}}}{f_{\text{OSC}} \cdot I_{\text{RIPPLE}}} \cdot \frac{V_{\text{OUT}}}{V_{\text{MID}}} \]

For duty cycles greater than 40%, the 10mV current sense ripple voltage requirement is relaxed because the slope compensation signal aids the signal-to-noise ratio and because a lower limit is placed on the inductor value to avoid subharmonic oscillations. To ensure stability for duty cycles up to the maximum of 95%, use the following equation to find the minimum inductance:

\[ L_{\text{MIN}} > \frac{V_{\text{OUT}}}{f_{\text{SW}} \cdot I_{\text{LOAD(MAX)}}} \cdot 1.4 \]

where

- \( L_{\text{MIN}} \) is in units of \( \mu \text{H} \)
- \( f_{\text{SW}} \) is in units of MHz

Inductor Core Selection

Once the inductance value is determined, the type of inductor must be selected. Core loss is independent of core size for a fixed inductor value, but it is very dependent on inductance selected. As inductance increases, core losses go down. Unfortunately, increased inductance requires more turns of wire and therefore copper losses will increase.

Ferrite designs have very low core loss and are preferred at high switching frequencies, so design goals can concentrate on copper loss and preventing saturation. Ferrite core material saturates hard, which means that inductance collapses abruptly when the peak design current is exceeded. This results in an abrupt increase in inductor ripple current and consequent output voltage ripple. Do not allow the core to saturate!

Power MOSFET Selection

Four external power MOSFETs must be selected for the LTC7821. The gate drive voltages to these MOSFETs are derived from the \( \text{INTVCC} \) voltage, which is typically 5.8V. Hence logic-level threshold MOSFETs must be selected. Only the upper-most MOSFET requires a \( \text{BV}_{\text{DSS}} \) greater than \( V_{\text{IN}} \), because this MOSFET sees the full \( V_{\text{IN}} \) voltage during start-up. The other MOSFETs, M2 to M4, need only have a \( \text{BV}_{\text{DSS}} \) greater than \( V_{\text{IN}}/2 \).

During operation, the type of switching also impacts how each power MOSFET is selected. M1 and M2 operate in soft switching mode, so they should have low \( \text{Qoss} \) •
APPLICATIONS INFORMATION

RdsON product. M3 and M4 operate in a manner similar to traditional buck converter, with M3 hard switching while M4 operates in zero voltage switching (ZVS). Therefore M3 and M4 should be chosen with the lowest (Qgd • RdsON) and (Qg • RdsON) product, respectively.

MOSFET input capacitance is a combination of several components but can be taken from the typical gate charge curve included on most data sheets (see Figure 10). The curve is generated by forcing a constant input current into the gate of a common source, current source loaded stage and then plotting the gate voltage versus time.

The initial slope is the effect of the gate-to-source and the gate-to-drain capacitance. The flat portion of the curve is the result of the Miller multiplication effect of the gate-to-drain capacitance as the drain drops the voltage across the current source load. The upper sloping line is due to the drain-to-gate accumulation capacitance and the gate-to-source capacitance. The Miller charge (the increase in coulombs on the horizontal axis from a-to-b while the curve is flat) is specified for a given VDS drain voltage, but can be adjusted for different VDS voltage by multiplying the ratio of the application VDS to the curve specified VDS value. A way to estimate the Cmiller term is to take the change in gate charge from point a-and-b on a manufacturer’s data sheet and divide by the specified VDS voltage. Cmiller is the most important selection criteria for determining the transition loss term in the MOSFET M3 but is not directly specified on MOSFET data sheets. CRSS and COSS are specified sometimes but definitions of these parameters are not included.

In a traditional synchronous buck converter, the current flowing through the upper and lower MOSFET is the same as the inductor current (see Figure 11). In the hybrid topology of the LTC7821, the MOSFET and inductor currents do not match, because the capacitors play a role in energy transfer to the output.

In the first phase (see Figure 12a), M1 and M3 are ON and the capacitor CMID provides part of the inductor current via M3. The rest of the inductor’s current is provided through CFLY via M1. If the capacitance of CFLY is the same as CMID, then the inductor’s current is equally supplied by both capacitors as shown in Figure 12b. Therefore compared to the traditional buck converter with the same amount of inductor current, less current flowing through M3 means lower switching loss and conduction loss. Since M3 switches hard, this reduction in current reduces the switching loss significantly.

In the 2nd phase, M2 and M4 are ON (see Figure 13a). In this phase, M4 not only has to supply the full inductor

![Figure 10. Gate Change Characteristic](image-url)

![Figure 11. MOSFET’s Current of Traditional Synchronous Buck Converter](image-url)
APPLICATIONS INFORMATION

Figure 12. First Phase M1 and M3 Current Flow

Figure 13. Second Phase M2 and M4 Current Flow
APPLICAtIONS INFORMATION

Current, but also carries the balancing current that flows between \(C_{FLY}\) and \(C_{MID}\) due to an imbalance of voltage between the two capacitors at the end of phase 1. Therefore M4 has an increase in conduction losses compared to its counterpart in a traditional buck converter. The current flowing through M2 is dependent on the voltage differential between the capacitors, their ESR, \(R_{DS(ON)}\) of M2 and M4, and inductance of the MOSFETs, capacitors, and board traces (see Figure 13b).

When the controller is operating in continuous mode the duty cycles for M1, M3, M2 and M4 are given by:

\[
M1, M3 \text{ Switch Duty Cycle} = \frac{2 \cdot V_{OUT}}{V_{IN}}
\]

\[
M2, M4 \text{ Switch Duty Cycle} = \frac{V_{IN} - 2 \cdot V_{OUT}}{V_{IN}}
\]

The power dissipation of M1 and M3 is given by:

\[
P_{M1} = \left( \frac{I_{MAX} \cdot C_{FLY}}{C_{FLY} + C_{MID}} \right)^2 \left( \frac{2 \cdot V_{OUT}}{V_{IN}} \right) (1 + \delta) R_{DS(ON)}
\]

\[
P_{M3} = \left( \frac{I_{MAX} \cdot C_{MID}}{C_{FLY} + C_{MID}} \right)^2 \left( \frac{2 \cdot V_{OUT}}{V_{IN}} \right) (1 + \delta) R_{DS(ON)} + \left( \frac{V_{IN}}{2} \right)^2 \left( \frac{I_{MAX} \cdot C_{MID}}{2 \cdot (C_{FLY} + C_{MID})} \right) (R_{DR})(C_{MILLER}) \cdot \left[ \frac{1}{V_{INTVCC} - V_{TH(MIN)}} + \frac{1}{V_{TH(MIN)}} \right] \cdot f
\]

where \(\delta\) is the temperature dependency of \(R_{DS(ON)}\), \(R_{DR}\) is the effective top driver resistance (approximately \(2\Omega\) at \(V_{GS} = V_{MILLER}\)), and \(V_{IN}\) is the input supply. \(V_{TH(MIN)}\) is the data sheet specified typical gate threshold voltage specified in the power MOSFET data sheet at the specified drain current. \(C_{MILLER}\) is the calculated capacitance using the gate charge curve from the MOSFET data sheet and the technique described above.

If the switching loss contribution of \(P_{M3}\) is relatively small compared to its conduction loss, then the overall power dissipation \((P_{M1} + P_{M3})\) will be the lowest when \(C_{FLY} = C_{MID}\).

The power dissipation of M2 and M4 is harder to calculate, because the current flowing through these MOSFETs exhibits a 2nd order system response due to the presence of parasitic package inductance of the MOSFETs and capacitors, ESR of the capacitors, \(R_{DS(ON)}\) of the MOSFETs and the capacitance of \(C_{MID}\) and \(C_{FLY}\). Complicating the matter is that the current could exhibit overdamped, critically damped or underdamped characteristics, depending on the RLC values mentioned above; this would impact the RMS current significantly. Use ADI/LTC power tool to help select M2 and M4.

With the RMS current flowing through M2 and M4 determined, the power dissipation is given by:

\[
P_{M2} = I_{rms2}^2 \cdot (1 + \delta) R_{DS(ON)}
\]

\[
P_{M4} = I_{rms4}^2 \cdot (1 + \delta) R_{DS(ON)}
\]

\(C_{FLY}\) and \(C_{MID}\) Selection

In this hybrid topology, capacitors \(C_{FLY}\) and \(C_{MID}\) are part of the energy transfer elements. Therefore ceramic capacitors are attractive since they have the lowest ESR. However, care should be taken when choosing this type of capacitor. During operation the DC voltage across the \(C_{FLY}\) and \(C_{MID}\) is approximately half the \(V_{IN}\) supply, therefore the voltage rating of the capacitors should be greater than that. As a general rule, select the voltage rating of the capacitor to be twice the operating voltage of the capacitor. For the same voltage rating and capacitance, a larger case size will have a lower failure rate.

In addition, the operating temperature of the capacitors needs to be considered. For operating temperature above \(85^\circ C\), capacitors with the X7R dielectric need to be used while X5R dielectric is adequate for operation below \(85^\circ C\). For long term reliability of the capacitor, keep the temperature rise of the capacitor to be below \(20^\circ C\), preferably \(10^\circ C\). The temperature rise of the capacitor is dependent on the amount of RMS current through the capacitor and the operating frequency. Consult the manufacturer’s data sheet for this data.
Ceramic capacitors also have a large voltage coefficient, losing close to half their capacitance when the DC bias across a given capacitor is half its rated voltage. The DC bias effect on a capacitor is greater when the case size is smaller. Factor in these effects when deciding on the capacitance.

The ripple voltage of $C_{FLY}$ and $C_{MID}$ is given by:

$$V_{CFLY\_RIPPLE} = \frac{I_{OUT} \cdot t_{ON}}{2 \cdot C_{FLY}}$$

$$V_{CMID\_RIPPLE} = \frac{I_{OUT} \cdot t_{ON}}{2 \cdot C_{MID}}$$

where $I_{OUT}$ is the output current and $t_{ON}$ is the on-time of M1 and M3.

The ripple voltage on $C_{FLY}$ and $C_{MID}$ ($V_{CFLY\_RIPPLE}$, $V_{CMID\_RIPPLE}$), contributes significantly to the power dissipated in M2 and M4 (see Power MOSFET Selection section).

As a good starting point, select enough capacitance such that the ripple on each capacitor is less than 1% of the DC bias voltage of the capacitor. For example, if the DC bias voltage of the capacitor is 24V, keep the ripple to be less than 240mV. For the lowest conduction loss of MOSFETs M1 and M3 (see Power MOSFET Selection section), select the capacitance of $C_{MID}$ to be the same as that of $C_{FLY}$.

**Schottky Diode and Bootstrap Capacitors Selection**

Three diodes are used to form a charge pump circuit to provide the drive voltages for MOSFETs M1 to M3. Figure 14 shows the diodes configuration. The voltages across the following bootstrap capacitors are approximately:

$$V_{BST1\_SW1} = V_{INTVCC} - V_{F\_D1} - V_{F\_D2} - V_{F\_D3}$$

$$V_{BST2\_MID} = V_{INTVCC} - V_{F\_D2} - V_{F\_D3}$$

$$V_{BST2\_SW3} = V_{INTVCC} - V_{F\_D3}$$

where $V_{F\_DX}$ is the forward voltage of diode $X$.

![Figure 14. External Charge Pump](image-url)
APPLICATIONS INFORMATION

To obtain the most translation in voltage from \( V_{\text{INTVCC}} \) to drive M1, Schottky diodes are recommended.

The reverse voltage seen by each of the Schottky diodes is approximately:

\[
V_{\text{R\_DIODE}} = \frac{V_{\text{IN}}}{2}
\]

Pay attention to the leakage current when selecting the forward drop of the diodes. In general, the lower the forward drop for the same amount of current flowing through the diode, the higher the leakage current. As these diodes will be operating with large reverse bias for high \( V_{\text{IN}} \) applications, the leakages are higher, especially at higher operating temperatures.

The charge pump diodes operate as conduits for transferring charge from one capacitor to another and as such are subjected to transient current rather than a DC current. Hence peak forward surge rating is more important than the average current rating. A surge rating of 750mA is a good starting point.

Since the bootstrap capacitor acts as a supply for the MOSFET’s driver, select large enough capacitance so that the voltage does not droop considerably when the MOSFETs are being turned ON. As with the \( C_{\text{MILLER}} \) estimation described in the Power Selection section, the user can use the same graph to obtain the total gate charge for a given gate drive voltage. This can then easily be converted to its equivalent gate capacitance by:

\[
C_G = \frac{Q_G}{V_{\text{GS}}}
\]

If the bootstrap capacitor voltage is not allowed to droop by more than 1%, then:

\[
C_{\text{BST}} \geq 99C_G
\]

Besides acting as a supply for their respective MOSFET drivers, \( C_{\text{BST2}} \) and \( C_{\text{BST3}} \) also serve as charge pump capacitors. As a good starting point, size \( C_{\text{BST2}} \) and \( C_{\text{BST3}} \) as follows:

\[
C_{\text{BST3}} \geq 2C_{\text{BST2}} \geq 2C_{\text{BST1}}
\]

Soft-Start and Tracking

The LTC7821 has the ability to either soft-start by itself with a capacitor or track the output of another channel or external supply. When configured to soft-start by itself, a capacitor should be connected to its TRACK/SS pin and ground. When RUN pin voltage is below 1.22V, the TRACK/SS is actively pulled to ground in this shutdown state. Once the RUN pin voltage is above 1.22V, the controller powers up and a soft-start current of 10\( \mu \)A begins to flow out of the TRACK/SS pin. However, the TRACK/SS will start charging its soft-start capacitor only after charge balance is completed and the associated active pull-down of the TRACK/SS is released. Note that soft-start or tracking is achieved not by limiting the maximum output current of the controller but by controlling the output ramp voltage according to the ramp rate on the TRACK/SS pin. Current fold-back is disabled during this phase to ensure smooth soft-start or tracking. Depending on whether the \( \text{EXT\_REF} \) feature has been invoked or not, the soft-start or tracking range is defined to be either the voltage range from 0V to 0.8V or 0V to \( V_{\text{EXT\_REF}} \) on the TRACK/SS pin. The total soft-start time can be calculated as:

\[
t_{\text{SOFT\_START}} = (0.8 \text{ or } V_{\text{EXT\_REF}}) \cdot \frac{C_{\text{SS}}}{10\mu\text{A}}
\]

Regardless of the mode selected by the MODE/PLLIN pin, the regulator will always start in pulse-skipping mode up to TRACK/SS = 82.5% of 0.8V or \( V_{\text{EXT\_REF}} \).

Output Voltage Tracking

The LTC7821 allows the user to program how its output ramps up and down by means of the TRACK/SS pins. Through this pin, the output can be set up to either coincidentally or ratio-metrically track another supply’s output, as shown in Figure 15. In the following discussions, \( V_{\text{OUT1}} \) refers to another supply’s output (master channel) while \( V_{\text{OUT2}} \) refers to the LTC7821 output (slave channel) that tracks \( V_{\text{OUT1}} \). To implement the coincident tracking in Figure 15a, connect an additional resistive divider to \( V_{\text{OUT1}} \) and connect its midpoint to the TRACK/SS pin of the LTC7821. The ratio of this divider should be the same as that of the slave channel’s feedback divider shown in Figure 16a. In this tracking mode, \( V_{\text{OUT1}} \) must be set higher than \( V_{\text{OUT2}} \).
To implement the ratiometric tracking in Figure 15b, the ratio of the VOUT2 divider should be exactly the same as the master channel’s feedback divider ratio shown in Figure 16b.

In order to track down another channel or supply after the soft-start has successfully reached 82.5% of 0.8V or VEXT_REF, it is recommended to set the LTC7821 into force continuous mode operation by setting the MODE/PLLIN = 0V. For no load condition, the LTC7821 should be in force continuous mode to ensure good tracking of the master supply.

By selecting different resistors, the LTC7821 can achieve different modes of tracking including the two in Figure 15. The ratio-metric mode uses one less pair of resistors compared to the coincident mode but has lesser output accuracy on VOUT2 and is also fully coupled to any variations in VOUT1. In both modes, there is an error in output voltage setting cause by the pin current of TRACK/SS. To minimize this error, use smaller resistor values in the divider.

### Output Voltage Setting

The LTC7821 uses its internal reference of 0.8V when the VEXT_REF ≥ 1.3V. The output voltage is given by:

\[
V_{OUT} = 0.8 \cdot \left( 1 + \frac{R2}{R1} \right)
\]

If the applied voltage to the EXT_REF is less than 1.3V, then VOUT will track EXT_REF voltages between 0.4V and 0.9V, as indicated by the characteristic in Figure 17.

![Figure 17. Output Voltage Set By EXT_REF Pin](image_url)
Due to its unique architecture, the optimal efficiency for the LTC7821 is when \( V_{OUT} = V_{IN}/4 \). For applications that demand optimal efficiency within a range of \( V_{IN} \), \( EXT\_REF \) could be used to track this \( V_{IN} \) variation while maintaining a 4:1 step down ratio at the output. In this type of setup the output voltage will also change with the input. Figure 18 shows a 48V to 12V setup that accounts for \( V_{IN} \) variation between 36V to 72V.

**Figure 18. Output Voltage to Track \( V_{IN} \) in 4:1 Ratio**

The minimum output voltage that can be set for the LTC7821 is limited by the charge balancing circuit and its minimum on-time. The charge balancing circuitry requires at least 2V on the output and is independent of \( V_{IN} \). The minimum on time determines the minimum \( V_{OUT} \) by:

\[
V_{OUT(MIN)} = \frac{V_{MID} \cdot t_{ON(MIN)}}{T_S}
\]

Where \( T_S \) is the switching period.

Hence,

\[
V_{OUT(MIN)} = MAX\left(2.5V, \frac{V_{MID} \cdot t_{ON(MIN)}}{T_S}\right)
\]

The internal charge balancing circuitry requires a minimum differential voltage between \( V_{IN}/2 \) and \( V_{OUT} \) of 2.5V to operate. This limits the maximum output voltage setting to:

\[
V_{OUT(MAX)} = \frac{V_{IN}}{2} - 2.5
\]

For applications where the load is resistive and acts like a discharging path, the minimum \( V_{OUT} \) can be lowered to 0.8V.

**Minimum \( V_{OUT} \)**

During the \( C_{FLY} \) capacitor balancing phase, a current of approximately 40mA \( (I_{SRC}) \) flows out of SW1 node to charge the flying capacitor \( C_{FLY} \) to \( V_{IN}/2 \). To prevent this current from charging \( C_{OUT} \), an identical amount is sunk \( (I_{SNK}) \) away at SW3 node. Figure 21 shows the current path. A minimum output voltage of 2V is needed to ensure the complete sinking of the sourcing current.

In applications that need the output to be regulated below 2V, a resistive load can be added across \( V_{OUT} \) to ensure that the voltage will not exceed the regulated value during the capacitor balancing phase. The resistive load value is given by:

\[
R_{LOAD} < \frac{V_{OUT}}{0.04}
\]

Select \( R_{LOAD} \) to be about 70% of the calculated value.

**HYS_PRGM Voltage**

The voltage on the HYS_PRGM pin sets a window (threshold) centered on \( V_{IN}/2 \) for fault protection purpose. During operation, if the voltage across MID_SNS and ground deviates beyond this window, a fault is indicated and capacitor balancing begins. Therefore setting the correct window is important as it adds another layer of protection to the power system. In continuous switching, the first order approximate impedance at MID is given by:

\[
Z_{MID} = \frac{1}{8 \cdot C_{FLY} \cdot f_{SW}} \left( \frac{D1 \cdot T_S}{e^{2 \cdot \tau 1} - e^{-2 \cdot \tau 1}} + \frac{-D1 \cdot T_S}{e^{2 \cdot \tau 1} + e^{-2 \cdot \tau 1}} + \frac{D2 \cdot T_S}{e^{2 \cdot \tau 2} - e^{2 \cdot \tau 2}} + \frac{-D2 \cdot T_S}{e^{2 \cdot \tau 2} + e^{2 \cdot \tau 2}} \right)
\]

where:

- \( T_S \) = Switching period
- \( f_{SW} \) = Switching frequency
- \( D1 \) = Duty cycle of MOSFET 1 and 3
- \( D2 \) = Duty cycle of MOSFET 2 and 4
- \( \tau 1 = (R_{ON1} + R_{ON3} + R_{ESR\_FLY}) \cdot C_{FLY} \)
- \( \tau 2 = (R_{ON2} + R_{ON4} + R_{ESR\_FLY}) \cdot C_{FLY} \)
- \( R_{ONX} \) = Resistance of MOSFET X in \( \Omega \)
APPLICATIONS INFORMATION

Figure 19a shows a typical LTC7821 output stage setup while 19b shows the equivalent circuit. Note that M3 and M4 form the buck converter switches, taking its power from MID, with its voltage given by:

\[
V_{\text{MID}} = \frac{V_{\text{IN}}}{2} \left( I_{\text{OUT}} \cdot \frac{V_{\text{OUT}}}{V_{\text{IN}}} \cdot \frac{1}{\eta} \right) \cdot Z_{\text{MID}}
\]

where \( \eta \) = efficiency of the buck converter.

A good conservative number to use for \( \eta \) is 0.9.

The above equation gives us the average MID voltage and does not include the AC ripple on it. The \( C_{\text{MID}} \) ripple voltage is given by (see \( C_{\text{FLY}} \) and \( C_{\text{MID}} \) Selection section):

\[
V_{\text{CMID \_ RIPPLE}} = \frac{I_{\text{OUT}} \cdot t_{\text{ON}}}{2 C_{\text{MID}}}
\]

Therefore the maximum deviation of MID voltage from \( V_{\text{IN}}/2 \) is given by:

\[
\Delta V_{\text{MID \_ IDEAL}} = \frac{V_{\text{IN}}}{2} - V_{\text{MID}} - \frac{I_{\text{OUT}} \cdot t_{\text{ON}}}{2 C_{\text{MID}}}
\]

Use the above equation as a guideline to set the HYS_PRGM voltage.

Design Example

A 48V to 5V, 25A operating at 500kHz application is used as an example. Since the output current is high, DCR sensing is used to regulate the current loop. For 500kHz operation, a 68k resistor is connected from FREQ to ground.

Since \( V_{\text{IN}} = 48V \), Infineon BSC027N06LS5 is chosen for M1. This is an 60V MOSFET. For M2 to M4, 30V MOSFETs are sufficient for this application. For M2 and M3, Infineon BSC032N04LS are selected and an Infineon BSC014N04LSI is selected for M4.

\[
\frac{5}{24} = 0.208
\]

\[
T_{\text{OFF}} = (1 - 0.208) \cdot 2\mu s = 1.58\mu s
\]

With inductor current ripple initially scaled to 40% of output current, \( \Delta I_L = 0.4 \cdot 25 = 10A \),

\[
\frac{V_{\text{OUT}} \cdot T_{\text{OFF}}}{\Delta I_L} = \frac{5 \cdot 1.58 \cdot 10^{-6}}{10} = 0.79\mu H
\]

An inductance of 0.9\( \mu \)H is selected (Coilcraft SER2011-901L) instead and this give \( \Delta I_L = 8.8A \). The RMS current through the inductor is:

\[
I_{\text{RMS \_ L}} = \sqrt{\left( I_{\text{OUT}}^2 + \frac{\Delta I_{\text{L}}^2}{12} \right)}
\]

\[
= \sqrt{25^2 + 0.4^2} = 25.2A
\]

From the manufacturer data sheet, the rise in temperature of the inductor is 15°C. However, this rise does not account for the conduction of heat from the MOSFETs through the PCB that increases the overall inductor’s temperature. Depending on how the board is being laid out and how much air flow is applied, the net increase in temperature could be higher. For this design example, assume the net temperature rise to be 50°C.

The typical DCR of the inductor is typically 1.2mΩ with a maximum of 1.34 mΩ and with a 50°C rise in temperature and assuming the temperature coefficient of the DCR at 0.4%/°C, the maximum DCR is:

\[
R_{\text{DCR \_ 15°C}} = 1.34 \cdot (1 + \frac{0.4 \cdot 50}{100}) \cdot 10^{-3}
\]

\[
= 1.61m \Omega
\]
APPLICATIONS INFORMATION

Figure 19. LTC7821 Output Setup

(19a) LTC7821 OUTPUT SETUP

(19b) LTC7821 THEVEVIN OUTPUT EQUIVALENT
APPLICATIONS INFORMATION

With a VSENSE = 50mV, the DCR will set the peak inductor current to be 31A. With a ripple ΔIL of 8.8A, the application will provide 25A of output current.

For the sensing network, select C1 = 0.22μF, then:
\[ R8 = \frac{L}{C1 \cdot DCR} = 3.4kΩ \]

For the design, a 3.32k resistor is used.

The next components to select are the C_MID and C_FLY. In this example,
\[ C_{MID} = C_{FLY} \]
To maintain ripple at C_MID and C_FLY to be 1% of its DC bias:
\[ \Delta V_{C_{MID}} \text{ and } \Delta V_{C_{FLY}} = 0.01 \times 24 \]
\[ = 240mV \]

Hence,
\[ C_{FLY} = \frac{I_{OUT} \cdot t_{ON}}{2 \times \Delta V_{C_{MID}}} = \frac{25 \times 0.42 \times 10^{-6}}{2 \times 0.24} \]
\[ = 21.88μF \]
\[ = C_{MID} \]

The voltage rating chosen for these capacitors is 50V and even with this rating, the actual capacitance is lower due to its voltage coefficient. 6 x 10μF is chosen for each C_MID and C_FLY. With this value of C_MID, the voltage ripple at MID is now:
\[ V_{C_{MID \_ripple}} = \frac{I_{OUT} \cdot t_{ON}}{2 \times 60 \times 10^{-6}} \]
\[ = 87.5mV \]

The next components to select are the bootstrap capacitors. For M1, the gate charge needed to charge its gate from VGS = 0V to 6V is:
\[ Q_G = 9nC \]

Therefore, it's equivalent gate capacitance is:
\[ C_G = \frac{Q_G}{V_{GS}} = 1.5nF \]

Hence, C_{BST1} = 99 \times C_G
\[ = 0.15μF \]

Use, C_{BST1} = 0.22μF
C_{BST2} = 0.47μF
C_{BST3} = 1μF

For the Schottky diodes, Central’s CMDSH-4 are used.

From the manufacturer data sheet, the R_{DSON} of M1 to M4 are 3.1mΩ, 3.2mΩ, 3.2mΩ, and 1.4mΩ respectively. The equivalent impedance at MID node, Z_MID, can be calculated to be:
\[ Z_{MID} = \frac{1}{8 \times C_{FLY} \cdot f_{SW} \cdot \left( \coth \left( \frac{D1 \cdot T_S}{2 \cdot \tau_1} \right) + \coth \left( \frac{D2 \cdot T_S}{2 \cdot \tau_2} \right) \right)} \]
\[ = 18.15mΩ \]

This will result in an average MID voltage of:
\[ V_{MID} = \frac{V_{IN}}{2} - (31A \times 18.15mΩ) \]
\[ = 23.437V \]

Factoring in the ripple voltage on C_MID, the minimum \( V_{MID} \) is:
\[ V_{MID \_MIN} = 23.437 - 0.0875 \]
\[ = 23.35V \]

This is 650mV lower than the ideal voltage of 24V at MID point. Therefore set the voltage at HYST_PRGM pin to be 1V with a resistor of 100k.

The completed circuit for this design example is shown in Figure 20.
APPLICATIONS INFORMATION

Minimum On-Time Considerations

Minimum on-time $t_{ON(MIN)}$ is the smallest time duration that the LTC7821 is capable of turning on the top MOSFET. It is determined by internal timing delays and the gate charge required to turn on the top MOSFET. Low duty cycle applications may approach this minimum on-time limit and care should be taken to ensure that:

$$t_{ON(MIN)} < \frac{2 \cdot V_{OUT}}{V_{IN}(f)}$$

If the duty cycle falls below what can be accommodated by the minimum on-time, the controller will begin to skip cycles. The output voltage will continue to be regulated, but the ripple voltage and current will increase.

The minimum on-time for the LTC7821 is approximately 210ns, with reasonably good PCB layout, minimum 30% inductor current ripple and at least 10mV – 15mV ripple on the current sense signal. The minimum on-time can be affected by PCB switching noise in the voltage and current loop. As the peak sense voltage decreases the minimum on-time increases. This is of particular concern in forced continuous applications with low ripple current at light loads. If the duty cycle drops below the minimum on-time limit in this situation, a significant amount of cycle skipping can occur with correspondingly larger current and voltage ripple.

Multiphase Operation

For high output power applications, two LTC7821’s can be paralleled to create a dual phase single output configuration. Figure 22 shows the key signal connections between the two LTC7821s.
Figure 20. A 48V to 5V, 500kHz, 25A Application

For more information www.analog.com
Figure 21. C_FLY Prebias Current Path

Figure 22. Connection of Key Signals of LTC7821 for Dual Phase Operation
Efficiency and Power Loss for 48V to 9V vs Load Current

Figure 23. 500kHz 48V to 9V, 20A Step-Down Converter

M1: INFINEON BSC057N08NS3
M2, M3: INFINEON BSC032N04LS
M4: INFINEON BSC014N04LSI

CFLY, C2: MURATA GRM32ER71H106KA12
D1 TO D3: CENTRAL SEMICONDUCTOR CMDSH-4

L1: COILCRAFT SER2011-202ML
PIN NOT USED IN THIS CIRCUIT: CLKOUT

For more information www.analog.com
PACKAGE DESCRIPTION

Please refer to http://www.linear.com/product/LTC7821#packaging for the most recent package drawings.

UH Package
32-Lead Plastic QFN (5mm × 5mm)
(Reference LTC DWG # 05-08-1693 Rev D)

NOTE:
1. DRAWING PROPOSED TO BE A JEDEC PACKAGE OUTLINE M0-220 VARIATION VH0D-(X) (TO BE APPROVED)
2. DRAWING NOT TO SCALE
3. ALL DIMENSIONS ARE IN MILLIMETERS
4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.20mm ON ANY SIDE
5. EXPOSED PAD SHALL BE SOLDER PLATED
6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE
## REVISION HISTORY

<table>
<thead>
<tr>
<th>REV</th>
<th>DATE</th>
<th>DESCRIPTION</th>
<th>PAGE NUMBER</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>04/18</td>
<td>Corrected Note 4 to Note 5 on EC table</td>
<td>3</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Corrected conditions for $i_{\text{VIN}}, \text{VIN_SENSE}$ and $g_m$</td>
<td>3</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Remove references to Timing Diagram</td>
<td>5</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Update RUN pin description</td>
<td>9</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Corrected current source on RUN pin from 10µA to 1µA</td>
<td>11</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Fixed text formatting on “RD” symbol</td>
<td>18</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Soft-Start time formula for clarity</td>
<td>24</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Corrected $C_{11}$ to $C_1$</td>
<td>28</td>
</tr>
</tbody>
</table>
## TYPICAL APPLICATION

High Efficiency 500kHz 2-Phase 48V to 12V at 40A Step-Down Converter

![Circuit Diagram](image)

### RELATED PARTS

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>DESCRIPTION</th>
<th>COMMENTS</th>
</tr>
</thead>
<tbody>
<tr>
<td>LTC7820</td>
<td>Fixed Ratio High Power Inductorless (Charge Pump) DC/DC Controller</td>
<td>6V &lt; V &lt; 72V, Fixed 50% Duty Cycle, 100kHz to 1MHz Switching Frequency (4mm x 5mm) UF Package</td>
</tr>
<tr>
<td>LTC3895</td>
<td>150V Low I&lt;sub&gt;d&lt;/sub&gt;, Synchronous Step-Down DC/DC Controller</td>
<td>4V ≤ V&lt;sub&gt;IN&lt;/sub&gt; ≤ 140V, 150V&lt;sub&gt;PK&lt;/sub&gt;, 0.8V ≤ V&lt;sub&gt;OUT&lt;/sub&gt; ≤ 24V, &lt;i&gt;I&lt;/i&gt;&lt;sub&gt;d&lt;/sub&gt; = 50µA, PLL Fixed Frequency 50kHz to 900kHz</td>
</tr>
<tr>
<td>LTC3810</td>
<td>100V Synchronous Step-Down DC/DC Controller</td>
<td>Constant On-Time Valley Current Mode 6.2V ≤ V&lt;sub&gt;IN&lt;/sub&gt; ≤ 100V, 0.8V ≤ V&lt;sub&gt;OUT&lt;/sub&gt; ≤ 0.93V&lt;sub&gt;IN&lt;/sub&gt;, SSOP-28</td>
</tr>
<tr>
<td>LTC3891</td>
<td>60V, Low I&lt;sub&gt;d&lt;/sub&gt;, Synchronous Step-Down DC/DC Controller with 99% Duty Cycle</td>
<td>4V ≤ V&lt;sub&gt;IN&lt;/sub&gt; ≤ 60V, 0.8V ≤ V&lt;sub&gt;OUT&lt;/sub&gt; ≤ 24V, &lt;i&gt;I&lt;/i&gt;&lt;sub&gt;d&lt;/sub&gt; = 50µA, PLL Fixed Frequency 50kHz to 900kHz</td>
</tr>
<tr>
<td>LT3840</td>
<td>60V, Low I&lt;sub&gt;d&lt;/sub&gt;, Synchronous Step-Down Controller with Integrated Buck-Boost Bias Voltage Regulator</td>
<td>2.5V ≤ V&lt;sub&gt;IN&lt;/sub&gt; ≤ 60V, 1.23V ≤ V&lt;sub&gt;OUT&lt;/sub&gt; ≤ 60V, &lt;i&gt;I&lt;/i&gt;&lt;sub&gt;d&lt;/sub&gt; = 75µA, Synchronizable Fixed Frequency 100kHz to 600kHz</td>
</tr>
<tr>
<td>LTC3892/</td>
<td>60V Low I&lt;sub&gt;d&lt;/sub&gt;, Dual, 2-Phase Synchronous Step-Down DC/DC Controller with 99% Duty Cycle</td>
<td>4V ≤ V&lt;sub&gt;IN&lt;/sub&gt; ≤ 60V, 0.8V ≤ V&lt;sub&gt;OUT&lt;/sub&gt; ≤ 0.99V&lt;sub&gt;IN&lt;/sub&gt;, PLL Fixed Frequency 50kHz to 900kHz, Adjustable 5V to 10V Gate Drive, &lt;i&gt;I&lt;/i&gt;&lt;sub&gt;d&lt;/sub&gt; = 29µA</td>
</tr>
<tr>
<td>LTC3892-1</td>
<td>Low I&lt;sub&gt;d&lt;/sub&gt;, Synchronous Boost + Buck DC/DC Controller</td>
<td>4.5V (Down to 2.2V After Start-Up) ≤ V&lt;sub&gt;IN&lt;/sub&gt; ≤ 60V, 0.8V ≤ V&lt;sub&gt;OUT&lt;/sub&gt; ≤ 60V, Adjustable 5V to 10V Gate Drive, &lt;i&gt;I&lt;/i&gt;&lt;sub&gt;d&lt;/sub&gt; = 33µA</td>
</tr>
<tr>
<td>LT8705A</td>
<td>80V V&lt;sub&gt;IN&lt;/sub&gt; and V&lt;sub&gt;OUT&lt;/sub&gt; Synchronous 4-Switch Buck-Boost DC/DC Controller</td>
<td>2.8V ≤ V&lt;sub&gt;IN&lt;/sub&gt; ≤ 80V, 100kHz to 400kHz Programmable Operating Frequency (5mm x 7mm) QFN-38 and TSSOP-38</td>
</tr>
<tr>
<td>LTC3886</td>
<td>60V Dual Output Step-Down Controller with PSM</td>
<td>4.5V ≤ V&lt;sub&gt;IN&lt;/sub&gt; ≤ 60V, 0.5V ≤ V&lt;sub&gt;OUT&lt;/sub&gt; (±0.5%) ≤ 13.8V, Input Current Sense, &lt;i&gt;I&lt;/i&gt;&lt;sup&gt;2&lt;/sup&gt;C/PMBus Interface with EEPROM and 16-Bit ADC</td>
</tr>
<tr>
<td>LTC3871</td>
<td>Bidirectional Multiphase Synchronous Buck or Boost Controller</td>
<td>Regulation of Input Voltage, Output Voltage or Current V&lt;sub&gt;High&lt;/sub&gt; Up to 100V, V&lt;sub&gt;Low&lt;/sub&gt; Voltages Up to 30V</td>
</tr>
</tbody>
</table>