HV98100/HV98101

Non-Dimmable, Off-Line, LED Driver with Low Total Harmonic Distortions

Features

• Good LED Current Regulation
  - Better than 5% accuracy
• Valley Switching Buck-Boost Converter with Power Factor Correction (PFC)
  - 0.97 Power Factor (typical)
  - 5% Total Harmonic Distortion (THD) (typical)
• Uses a Standard Off-the-Shelf Inductor
  - No auxiliary winding required
• Single Input Voltage Range
  - HV98100: 110 VAC ±15%
  - HV98101: 230 VAC ±15%
• Supports 5W-15W Output Power
• Space-saving SOT-23-6L Package

Applications

• LED Lamps
• LED Lighting Fixtures

Description

The HV98100/HV98101 LED driver integrated circuit (IC) is an off-line, high-power factor, buck-boost controller targeted at general LED lighting products, such as LED lamps and LED lighting fixtures with a maximum power rating of about 15W.

Valley-switching buck-boost converters are preferred in off-line applications since they reduce switching losses. A typical solution is to pair a constant on-time control scheme with valley switching to achieve both a high-power factor and good efficiency. However, this control scheme results in a higher total harmonic distortion, and the actual value is dependent on the input and output voltages. The HV98100/HV98101 uses a unique control scheme to achieve a high-power factor and low THD simultaneously under all line and load conditions, while maximizing efficiency utilizing valley switching. The average LED current is also controlled in a closed-loop manner to achieve high LED accuracy.

Other unique features of the ICs are the bootstrap of the IC supply voltage from the output, as well as the unique valley-sensing scheme that allows the use of a standard off-the-shelf inductor to minimize the overall system cost.

Applications with low-output voltage can be accommodated using a coupled inductor.

Package Types

HV98100/HV98101
6-Lead SOT-23

IND 1 6 GATE
GND 2 5 PVDD
COMP 3 4 CS

See Table 3-1 for pin description.
# 1.0 ELECTRICAL CHARACTERISTICS

## Absolute Maximum Ratings†

Supply Voltage $PV_{DD}$ to GND .....................................................................................................................-0.3V to +20V

GATE to GND..................................................................................................................................................-0.3V to $(PV_{DD} + 0.5V)$

CS, COMP, IND to GND................................................................................................................................... -0.3V to 4.5V

Operating Junction Temperature ...................................................................................................................... -40°C to +125°C

Storage Temperature ......................................................................................................................................... -65°C to +150°C

Power Dissipation at +25°C for 6L-SOT-23 ........................................................................................................... 800 mW

ESD Protection on all pins (HBM)...................................................................................................................... 2 kV

ESD Protection on all pins (MM)........................................................................................................................... 175V

* Based on JEDEC JESD51 testing and reporting standards

† Notice: Stresses above those listed under “Maximum Ratings” may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not intended. Exposure to maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

### Electrical Specifications:

Unless otherwise specified, all specifications are for $T_A = T_J = +25°C$, $PV_{DD} = 12V$. Boldface specifications apply over the full temperature range $T_A = T_J = -40°C$ to $+125°C$.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power Supply ($PV_{DD}$)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$PV_{DD}$ Clamp Voltage</td>
<td>$PV_{DD,\text{clamp}}$</td>
<td>15.5</td>
<td>17</td>
<td>18.5</td>
<td>V</td>
<td>Current into $PV_{DD} = 4.0$ mA; $C_{GATE} = 500$ pF; $f_{sw} = 100$ kHz;</td>
</tr>
<tr>
<td>$V_{DD}$ Start Voltage</td>
<td>$V_{DD,\text{ON}}$</td>
<td>14.5</td>
<td>16</td>
<td>17.5</td>
<td>V</td>
<td>GATE starts switching</td>
</tr>
<tr>
<td>$V_{DD}$ Stop Voltage</td>
<td>$V_{DD,\text{OFF}}$</td>
<td>6.5</td>
<td>8</td>
<td>9.5</td>
<td>V</td>
<td>GATE stops switching</td>
</tr>
<tr>
<td>Current into clamp</td>
<td>$I_{DD,\text{max}}$</td>
<td>—</td>
<td>—</td>
<td>5</td>
<td>mA</td>
<td>Note 1</td>
</tr>
<tr>
<td>Current drawn by IC before start</td>
<td>$I_{DD,\text{Q}}$</td>
<td>—</td>
<td>—</td>
<td>200</td>
<td>μA</td>
<td>Measured at $PV_{DD} = 12V$ after $PV_{DD}$ rises from 0V to 12V</td>
</tr>
<tr>
<td>Current drawn by IC during operation</td>
<td>$I_{DD,\text{OP}}$</td>
<td>—</td>
<td>—</td>
<td>4.3</td>
<td>mA</td>
<td>$C_{GATE} = 500$ pF; $f_{sw} = 100$ kHz; COMP = 3V; $I_{\text{IND,SINK}} = 200$ μA; $I_{\text{IND,SOURCE}} = 250$ μA</td>
</tr>
</tbody>
</table>

### Gate Driver

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>GATE Driver Sourcing Current</td>
<td>$I_{\text{SOURCE}}$</td>
<td>0.3</td>
<td>—</td>
<td>—</td>
<td>A</td>
<td>Note 2</td>
</tr>
<tr>
<td>GATE Driver Sinking Current</td>
<td>$I_{\text{SINK}}$</td>
<td>0.6</td>
<td>—</td>
<td>—</td>
<td>A</td>
<td>Note 2</td>
</tr>
<tr>
<td>Gate Rise Time (10%-90%)</td>
<td>$T_{\text{RISE}}$</td>
<td>—</td>
<td>—</td>
<td>45</td>
<td>ns</td>
<td>$C_{GATE} = 500$ pF</td>
</tr>
<tr>
<td>Gate Fall Time (10%-90%)</td>
<td>$T_{\text{FALL}}$</td>
<td>—</td>
<td>—</td>
<td>23</td>
<td>ns</td>
<td>$C_{GATE} = 500$ pF</td>
</tr>
</tbody>
</table>

### Output Current Control

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Internal Reference Voltage</td>
<td>$C_{\text{REF}}$</td>
<td>194</td>
<td>204</td>
<td>214</td>
<td>mV</td>
<td>Note 2</td>
</tr>
<tr>
<td>OTA Offset Voltage</td>
<td>$V_{\text{OFFSET}}$</td>
<td>-7.5</td>
<td>—</td>
<td>7.5</td>
<td>mV</td>
<td>Note 2</td>
</tr>
<tr>
<td>Open Loop DC Gain</td>
<td>$A_V$</td>
<td>55</td>
<td>—</td>
<td>—</td>
<td>dB</td>
<td>1V $\leq$ COMP $\leq$ 4V; Output open</td>
</tr>
<tr>
<td>Small Signal Transconductance</td>
<td>$g_m$</td>
<td>160</td>
<td>230</td>
<td>300</td>
<td>μA/V</td>
<td>1V $\leq$ COMP $\leq$ 4V; Note 1</td>
</tr>
<tr>
<td>Gain Bandwidth Product</td>
<td>$GBW$</td>
<td>0.16</td>
<td>0.24</td>
<td>—</td>
<td>MHz</td>
<td>$C_{\text{COMP}} = 150$ pF (Note 2)</td>
</tr>
</tbody>
</table>
### ELECTRICAL CHARACTERISTICS (CONTINUED)

**Electrical Specifications:** Unless otherwise specified, all specifications are for $T_A = T_J = +25^\circ C$, $PV_{DD} = 12$V. Boldface specifications apply over the full temperature range $T_A = T_J = -40^\circ C$ to $+125^\circ C$.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>RON of COMP Reset FET</td>
<td>$R_{COMP}$</td>
<td>300</td>
<td>400</td>
<td>500</td>
<td>$\Omega$</td>
<td></td>
</tr>
<tr>
<td>Internal Clocks</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Start-up Clock</td>
<td>$F_{start}$</td>
<td>6.25</td>
<td>10</td>
<td>15</td>
<td>kHz</td>
<td></td>
</tr>
<tr>
<td>Maximum Frequency Limit</td>
<td>$F_{max}$</td>
<td>217</td>
<td>320</td>
<td>480</td>
<td>kHz</td>
<td><strong>Note 1</strong></td>
</tr>
<tr>
<td>Valley Detect</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Current into IND pin</td>
<td>$I_{IND}$</td>
<td>—</td>
<td>—</td>
<td>600</td>
<td>$\mu A$</td>
<td><strong>Note 2</strong></td>
</tr>
<tr>
<td>Voltage at IND pin</td>
<td>$V_{IND}$</td>
<td>3.87</td>
<td>4.3</td>
<td>4.73</td>
<td>V</td>
<td>$I_{IND} = 250$ $\mu A$</td>
</tr>
<tr>
<td>Comparator Delay Time</td>
<td>$T_{delay}$</td>
<td>—</td>
<td>—</td>
<td>50</td>
<td>ns</td>
<td><strong>Note 2</strong></td>
</tr>
<tr>
<td>Control Circuit</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Internal Timing Constant</td>
<td>$K_T$</td>
<td>—</td>
<td>1.25</td>
<td>—</td>
<td>$\mu s$</td>
<td></td>
</tr>
<tr>
<td>Internal Voltage for Timing</td>
<td>$V_{Tref}$</td>
<td>—</td>
<td>2</td>
<td>—</td>
<td>V</td>
<td>HV98100</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>2.5</td>
<td>—</td>
<td>V</td>
<td>HV98101</td>
</tr>
<tr>
<td>GATE On-time</td>
<td>$T_{ON}$</td>
<td>6.83</td>
<td>7.35</td>
<td>7.89</td>
<td>$\mu s$</td>
<td>HV98100</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>6.11</td>
<td>6.7</td>
<td>7.05</td>
<td>HV98101</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Ext Clk = 50 kHz</td>
<td>COMP = 2V</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Ext CSclk = 50 kHz</td>
<td>COMP = 2V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Protection</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Over Voltage Protection Current Threshold</td>
<td>$I_{OVP}$</td>
<td>350</td>
<td>450</td>
<td>550</td>
<td>$\mu A$</td>
<td>GATE = LOW</td>
</tr>
<tr>
<td>Over Current Protection Reference</td>
<td>$OCP_{REF}$</td>
<td>2.2</td>
<td>2.35</td>
<td>2.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Over Current Protection Blanking Time</td>
<td>$T_{BLNKOCPP}$</td>
<td>150</td>
<td>—</td>
<td>250</td>
<td>ns</td>
<td><strong>Note 2</strong></td>
</tr>
<tr>
<td>Detect time for Over Current Protection</td>
<td>$T_{DETOCP}$</td>
<td>150</td>
<td>—</td>
<td>250</td>
<td>ns</td>
<td>After TBLNKOCPP (<strong>Note 2</strong>)</td>
</tr>
<tr>
<td>Over Current Comparator Delay</td>
<td>$OCP_{DLY}$</td>
<td>—</td>
<td>50</td>
<td>100</td>
<td>ns</td>
<td>100 mV overdrive (<strong>Note 2</strong>)</td>
</tr>
</tbody>
</table>

**Note 1:** Obtained by Design and Characterization; not 100% tested in production.

**Note 2:** Design Guidance only.

### TABLE 1-1: TEMPERATURE SPECIFICATIONS

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Temperature Ranges</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Storage Temperature</td>
<td>$T_A$</td>
<td>-65</td>
<td>—</td>
<td>+150</td>
<td>$^\circ C$</td>
<td></td>
</tr>
<tr>
<td>Operating Junction Temperature</td>
<td>$T_J$</td>
<td>-40</td>
<td>—</td>
<td>+125</td>
<td>$^\circ C$</td>
<td></td>
</tr>
<tr>
<td>Thermal Package Resistance</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Thermal Resistance, 6L-SOT-23</td>
<td>$\theta_{JA}$</td>
<td>—</td>
<td>124</td>
<td>—</td>
<td>$^\circ C/W$</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$\theta_{JC}$</td>
<td>—</td>
<td>74</td>
<td>—</td>
<td>$^\circ C/W$</td>
<td></td>
</tr>
</tbody>
</table>
2.0 TYPICAL OPERATING CURVES

Note: The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

Note: Unless otherwise indicated, TA = TJ = +25°C, PVDD = 12V. Boldface specifications apply over the full temperature range TA = TJ = -40°C to +125°C.

FIGURE 2-1: VDD Start Voltage vs. Junction Temperature.

FIGURE 2-2: VDD Stop Voltage vs. Junction Temperature.

FIGURE 2-3: Internal Reference Voltage vs. Junction Temperature.

FIGURE 2-4: Over Voltage Protection Current Threshold vs. Junction Temperature.


FIGURE 2-6: Startup Clock Frequency Histogram.
FIGURE 2-7: Quiescent Current Histogram.

FIGURE 2-8: Output Current Accuracy in Application.
3.0 PIN DESCRIPTION

The description of the pins are listed in Table 3-1.

<table>
<thead>
<tr>
<th>HV98100/HV98101</th>
<th>Symbol</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>SOT-23</td>
<td>1</td>
<td>IND</td>
</tr>
<tr>
<td></td>
<td>2</td>
<td>GND</td>
</tr>
<tr>
<td></td>
<td>3</td>
<td>COMP</td>
</tr>
<tr>
<td></td>
<td>4</td>
<td>CS</td>
</tr>
<tr>
<td></td>
<td>5</td>
<td>PVDD</td>
</tr>
<tr>
<td></td>
<td>6</td>
<td>GATE</td>
</tr>
</tbody>
</table>

3.1 IND

This pin is used for detecting the valley, as well as for over-voltage protection. The voltage at pin is maintained at approximately 4.3V. When the switching FET is off, current is sourced out of this pin. If this current exceeds 450 μA, then over voltage is detected and the IC shuts down. This current sourced out of the pin is also used to detect the valley, using a patented method.

For proper operation, the IND pin should be shielded to prevent mis-triggering due to the large voltage slew rates present in application. A recommended layout is shown in Figure 3-1.

3.2 Power Ground Pin (GND)

This is the ground pin of the IC. The V_DD capacitor and COMP network should be connected to this pin and the GND pin should be connected to the sense resistor, as shown in the Typical Application Circuit for proper functioning of the IC. Figure 3-2 shows a recommended layout. Red traces in the layout are on the top layer, whereas blue traces on the layout are on the bottom layer.
3.3 COMP
This pin is the output of the internal transconductance amplifier. A compensation network connected between COMP and GND pins is used to stabilize the closed loop control of the LED current.

3.4 CS
This pin is used to sense the inductor current. The inductor current information is used to derive the output LED current, as well as to protect the inductor from saturation.

3.5 PV_{DD}
This pin is the power supply pin for the IC. A minimum of 4.7 μF capacitor needs to be connected between PV_{DD} and GND for stability of the internal shunt regulator. The C_{PVDD} capacitor needs to be placed physically close to the IC to minimize the trace length between the PV_{DD} pin and the capacitor.

3.6 GATE
This pin is the gate drive output of the IC and is used to control the switching of the external FET.
4.0 FUNCTIONAL DESCRIPTION

4.1 Introduction

The HV98100/HV98101 control ICs provide constant average LED current for LED lamps and fixtures with a single-stage, valley-switching, buck-boost power-supply topology.

The IC is targeted at designs at a single-line voltage, such as 110 VAC (HV98100) or 230 VAC (HV98101) and does not support designs for universal input voltage range.

4.2 Principle of Operation

The IC adopts a novel control mechanism to vary both on-time and switching period at the same instant over the line cycle in a way that forces the average input current to be proportional to the input voltage, realizing high-power factor and low THD which is independent of the load voltage ($V_O$) (unlike a constant on-time control where the THD is dependent on the LED string voltage).

In order to determine the LED current regulation, power balancing is used to maintain the mean programmable LED current ($I_O$) in a closed-loop manner by means of the adaptive $V_{COMP}$ swing upon the defined input/output voltage variation, as shown in Equation 4-1.

**EQUATION 4-1:**

$$I_O = \frac{V_{in,rms}^2 \cdot K_T \cdot V_{COMP}}{V_O}$$

Assume a $V_{COMP}$ variation from 1.2V to 3.8V, an input voltage ($V_{IN,rms}$) variation of ±15% and the internal timing constant ($K_T$) variation of ±12%. With these assumptions, the maximum variation in the LED string voltage (to maintain constant LED current) cannot exceed ±18% approximately.
5.0 APPLICATION INFORMATION

5.1 Introduction
This section describes the operation of the various blocks in the IC. Detailed design information, along with a design example, is provided in Section 6.0 “Design Example”.

5.2 PVDD Regulator
The supply current is initially fed from the rectified AC input directly via an external start-up resistor (RHV) to peak charge a hold-up capacitor (CPVDD) connected at this pin. Note that a switching diode (DHV) is required in series to prevent the capacitor from discharging when the buck-boost converter FET (MBBT) turns on. As the voltage on the VDD capacitor increases, the IC is held in a Stand-by mode and draws minimum current (200 µA max.). Once the voltage at VDD reaches VDD,ON, the IC turns on and starts switching at an internally fixed switching frequency of 10 kHz, until the valley can be detected. Once the valley is detected, the converter starts working in the normal Valley-Switching mode and tries to regulate the LED current. In this mode, the current drawn by the IC from VDD increases causing the voltage across the VDD capacitor to start dropping (since the current supplied by the external start-up resistor is not sufficient).

If the VDD voltage drops below VDD,OFF, the IC enters into Stand-by mode and the process starts again. If the bootstrap from the output capacitor (CO) is available to prevent the VDD voltage from going below VDD,OFF, then the LED driver operates normally. In this way, as shown in Figure 5-1, the PVDD voltage bounces between VDD,ON and VDD,OFF within a hysteresis band for the IC to start GATE switching, until the energy stored in the output capacitor can be partially delivered to PVDD through the bootstrapping resistor-diode network (RPVDD*DPVDD).

The IC includes an internal VDD clamp circuit. The clamp limits the voltage on the VDD supply pin to the maximum value (PVDD,clamp). If the maximum current supplied through the external resistors minus the current consumption of the IC is lower than the maximum value that the Zener clamp can sustain (IDD,MAX), no external Zener clamp is required.

5.3 LED Current Regulator
The LED current (IO) is sensed directly using an external sense resistor (RCS) and compared to an internal fixed reference (CSREF). An internal transconductance amplifier is used to close the loop on the LED current with an external compensation capacitor. The LED current can be programmed as in Equation 5-1.

\[
I_{LED} = \frac{CS_{REF}}{R_{CS}}
\]

5.4 Valley Switching
The driver incorporates valley switching (quasi-resonant switching), a technique for reducing switching loss at the turn-on event of the buck-boost converter FET. Valley detect is accomplished by sensing the current sunk into the IND pin when the GATE is low. The operation is illustrated in Figure 5-2. When the inductor current IL has decreased to zero at t1, the positive LED voltage VL starts to oscillate around the 0V level (with respect to the IC GND), with an amplitude VO. The GATE turns on again when the first lowest level (valley) is detected.

However, in case the valley is not detected (during startup, output short circuit and input voltage zero crossings), a 10 kHz internal clock is used to start the next cycle.

FIGURE 5-2: Valley Detect Waveforms.
5.5 Over-Voltage and Short-Circuit Protection

5.5.1 OVER-VOLTAGE PROTECTION

Apart from the valley detect, measuring the current sunk into the IND pin when the GATE is low can be used to sense an output over voltage or open circuit. The IND triggering level is I_{OVP}.

When the current into the IND pin exceeds I_{OVP}, the gate driver shuts down. The PVDD capacitor starts discharging (since there is no bootstrap and the current through the input start-up resistor is insufficient to charge the capacitor). Once the voltage at PVDD drops to V_{DD,OFF}, the IC goes into a low-current mode and the start-up procedure starts. This process keeps repeating until the over-voltage condition disappears.

5.5.2 SHORT-CIRCUIT PROTECTION

Output short circuit (or input under voltage) causes the converter to go into Continuous Conduction mode (CCM) by sensing the inductor current when MBBT is on.

When the GATE turns on, a leading edge blanking circuit is activated within the IC. The blanking circuit has two functions:

1. Blank the first T_{BLNKCP} of the GATE on-time. During this time, R_{CS} will detect the leading edge spike, and the edge spike is not allowed to propagate to the comparator since it might cause false triggering of the OCP comparator.

2. Allow the OCP comparator to see the next T_{DETOCP} of the inductor current. Since the converter is assumed to be in Boundary Conduction mode during normal operation, when the GATE turns on, the inductor current will start at zero and start ramping up. The IC compares the second voltage across R_{CS} in the detect window after the GATE turns on and determines if the converter is operating in CCM.

If the IC detects four consecutive cycles of CCM, the GATE is turned off and the IC goes through a POR.

Typical waveforms are shown in Figures 5-3 and 5-4.

![Figure 5-3: Waveforms During Normal Operation.](image)

![Figure 5-4: Waveforms During Short Circuit.](image)
6.0 DESIGN EXAMPLE

This section describes the procedure to design an HV98100/HV98101 LED driver. The specifications used for this example are:

- **Input**: 230 VAC r.m.s ±15%, 50 Hz
- **Output Current**: 150 mA
- **LED String Voltage**: 88V - 122V

6.1 Power stage design

6.1.1 CALCULATING INPUT CURRENT

The maximum output power \( P_{O,max} \) can be computed as:

\[
P_{O,max} = V_{O,max} \cdot I_O = 122V \cdot 150mA = 18.3W
\]

Assuming a sinusoidal input current wave-shape, the peak input current at the minimum input voltage and maximum output power can be computed to be:

\[
I_{IN, max, pk} = \frac{\sqrt{2} \cdot P_{O,max}}{V_{IN, min, rms} \cdot \eta} = \frac{\sqrt{2} \cdot 18.3W}{195.5V \cdot 0.85} = 156 mA
\]

where:

\( \eta \) = the assumed efficiency of the converter

6.1.2 SELECTING THE INDUCTOR

The typical inductor current waveform for a Boundary Conduction mode buck-boost converter is shown in Figure 5-2. Ignoring the dead-time, the peak input current can be expressed as a function of the peak inductor current.

\[
I_{IN, max, peak} = \frac{1}{2} \cdot I_{L, max, pk} \cdot \frac{T_{ON, max}}{T_{S, max}}
\]

Since a Boundary Conduction mode converter has the same DC transfer function as a Continuous Conduction mode (CCM) converter, the ratio of the on-time to the switching frequency can be expressed as:

\[
T_{ON,max} = \frac{1}{1 + \frac{\sqrt{2} \cdot V_{IN, min, rms}}{V_{O,max}}} = \frac{1}{1 + \frac{\sqrt{2} \cdot 195.5V}{122V}} = 0.31
\]

Combining Equations 6-2, 6-3 and 6-4:

\[
I_{L, max, pk} = 2 \cdot I_{IN, max, peak} \cdot \frac{T_{S, max}}{T_{ON, max}}
\]

\[
= 2 \cdot 156 mA \cdot \frac{1}{0.31} = 1A
\]

Assuming a minimum switching frequency of 30 kHz, the inductor value can be computed as:

\[
T_{ON,max} = \frac{T_{S, max}}{1 + \frac{\sqrt{2} \cdot V_{IN, min, rms}}{V_{O,max}}} = \frac{33.33 \mu s}{1 + \frac{\sqrt{2} \cdot 195.5V}{122V}} = 10.2 \mu s
\]

\[
L_{BBT} = \frac{\sqrt{2} \cdot V_{IN, min, rms} \cdot T_{ON, max}}{I_{L, max, pk}}
\]

\[
= \frac{\sqrt{2} \cdot 195.5V \cdot 10.2 \mu s}{1A} = 2.79 mH
\]

The inductor peak current has already been computed in Equation 6-5. The r.m.s current can be computed using:

\[
K_{IL} = \sqrt{\left(\frac{\sqrt{2} \cdot V_{IN, min, rms}}{8 \cdot V_{O,max}}\right)^2 + \frac{8 \cdot \sqrt{2} \cdot V_{IN, min, rms}}{9 \cdot \pi \cdot V_{O,max}} + \frac{1}{6}}
\]

\[
= \sqrt{\left(\frac{\sqrt{2} \cdot 195.5V}{8 \cdot 122V}\right)^2 + \frac{8 \cdot \sqrt{2} \cdot 195.5V}{9 \cdot \pi \cdot 122V} + \frac{1}{6}}
\]

\[= 1.204\]
6.1.3 SELECTING THE SWITCHING FET

The voltage rating of the switching FET should be:

**EQUATION 6-10:**

\[
BV_{DSS,\text{min}} = 1.3 \cdot (\sqrt{2} \cdot V_{IN,\text{min,rms}} + V_{O,\text{max}}) \\
= 1.3 \cdot (\sqrt{2} \cdot 264.5V + 122V) = 645V
\]

A 650V rated switching FET should be chosen for this application.

The r.m.s current through the FET is:

**EQUATION 6-11:**

\[
I_{Q,\text{rms,max}} = \frac{4 \cdot V_{O,\text{max}} \cdot I_O}{n \cdot (\sqrt{2} \cdot V_{IN,\text{min,rms}})} \cdot \frac{1}{\sqrt{3}} \left( \frac{4 \cdot (\sqrt{2} \cdot V_{IN,\text{min,rms}}) + 1}{3 \cdot \pi \cdot V_{O,\text{max}}} \right) \\
= \frac{4 \cdot 122V \cdot 0.15A}{0.85 \cdot (\sqrt{2} \cdot 195.5V)} \cdot \frac{1}{\sqrt{3}} \left( \frac{4 \cdot (\sqrt{2} \cdot 195.5V) + 1}{3 \cdot \pi \cdot 122V} \right) \\
= 217.48 \text{ mA}
\]

The \(R_{ds\_on}\) of the FET can be computed assuming a 3% power loss at maximum output power and minimum input voltage.

**EQUATION 6-12:**

\[
R_{ds\_on, 25C} = \frac{0.03 \cdot P_{O,\text{max}}}{1.5 \cdot I_{Q,\text{rms}}^2} = \frac{0.03 \cdot 18.3W}{1.5 \cdot (0.217)^2} = 7.77\Omega
\]

The 1.5 factor in the denominator is used to account for the higher FET resistance in actual operation due to higher junction temperature.

6.1.4 SELECTING THE SWITCHING DIODE

The voltage rating of the switching diode should match or exceed the voltage rating of the switching FET. A high-speed diode with reverse recovery time in the order of 50 ns should be chosen for this application. The peak, r.m.s and average current through the diode can be computed using the following equations:

**EQUATION 6-13:**

\[
I_{DBBT,\text{avg}} = I_O = 0.15A
\]

**EQUATION 6-14:**

\[
k_{ID} = \frac{\sqrt[3]{3 \cdot V_{IN,\text{min,rms}}}}{3 \cdot V_{O,\text{max}} \cdot \frac{4}{3 \cdot \pi}} \left( \frac{3 \cdot \sqrt{2} \cdot V_{IN,\text{min,rms}} + 4}{8 \cdot V_{O,\text{max}}} \right) \\
= \frac{\sqrt[3]{2} \cdot 195.5V}{3 \cdot 122V} \left( \frac{3 \cdot (\sqrt{2} \cdot 195.5V) + 4}{8 \cdot 122V} \right) \\
= 0.981
\]

**EQUATION 6-15:**

\[
I_{DBBT,\text{max,rms}} = \frac{4 \cdot V_{O,\text{max}} \cdot I_O}{n \cdot (\sqrt{2} \cdot V_{IN,\text{min,rms}})} \cdot k_{ID} \\
= \frac{4 \cdot 122V \cdot 0.15A}{0.85 \cdot (\sqrt{2} \cdot 195.5V)} \cdot 0.981 = 0.306A
\]

**EQUATION 6-16:**

\[
I_{DBBT,\text{peak}} = I_{L,\text{max,pk}} = 1.0A
\]

6.1.5 CHOOSING THE OUTPUT CAPACITOR

The output capacitor is chosen based on the maximum allowable line frequency ripple in the LED current. This can be computed if the desired flicker index is known.

**FIGURE 6-1:** Flicker Index.

For a given instantaneous light output waveform (shown in Figure 6-1), the flicker index can be computed to be:
EQUATION 6-17:

\[ F_I = \frac{\text{Area}_1}{(\text{Area}_1 + \text{Area}_2)} \]

where:
Area1 = the area of the curve above the average
Area2 = the area of the curve below the average

Assuming that the instantaneous light output is directly proportional to the instantaneous LED current, the flicker index can be computed from the instantaneous LED current waveform shown in Figure 6-1.

EQUATION 6-18:

\[ F_I = \frac{\Delta I_O}{2 \cdot \pi \cdot I_O} \]
\[ \Rightarrow \Delta I_O = 2 \cdot F_I \cdot \pi \cdot I_O = 2 \cdot 0.15 \cdot \pi \cdot 0.15A = 0.14A \]

The typical LED string dynamic resistance can be computed as:

EQUATION 6-19:

\[ R_{LED} = 0.05 \cdot \frac{V_{O,max}}{I_O} = 0.05 \cdot \frac{122V}{0.15A} = 40.6\Omega \]

The corresponding line frequency peak-to-peak ripple in the output voltage is:

EQUATION 6-20:

\[ \Delta V_O = \Delta I_O \cdot R_{LED} = 0.14A \cdot 40.6\Omega = 5.69V \]

The output capacitor is usually dominated by the low-frequency ripple component. It can be computed using the following equation:

EQUATION 6-21:

\[ C_O = \frac{I_O}{4 \cdot \pi \cdot f_L \cdot \Delta V_O} = \frac{0.15A}{4 \cdot \pi \cdot 50Hz \cdot 5.69V} = 42\mu F \]

Voltage rating of the output capacitor should be about 20% higher than the maximum output voltage.

EQUATION 6-22:

\[ V_{CO} = 1.2 \cdot V_{O,max} = 1.2 \cdot 122V = 146V \]

The r.m.s current through the output capacitor is:

EQUATION 6-23:

\[ I_{Co,rms} = \frac{I_{DDBT,max,rms}^2}{\sqrt{0.305A^2 - 0.15A^2}} = 0.265A \]

6.1.6 SELECTING THE INPUT CAPACITOR

The input capacitor is selected to reduce the input ripple voltage. A simple first-pass selection can be computed as:

EQUATION 6-24:

\[ C_{REC} = \frac{0.5 \cdot I_{L,max,peak} \cdot T_{ON,max}}{0.1 \cdot \sqrt{2} \cdot V_{IN,\min,rms}} \]
\[ = \frac{0.5 \cdot 1A \cdot 10.2\mu s}{0.1 \cdot (\sqrt{2} \cdot 195.5V)} = 0.185\mu F \]

This capacitor will need to be adjusted in once a prototype is built. A large value will increase the THD where as a low value will affect the EMI performance.

6.2 Control Stage Design

6.2.1 SELECTING THE CURRENT SENSE RESISTOR

The current sense resistor value is set by the output current. The resistor’s power rating is set by the inductor current.

EQUATION 6-25:

\[ R_{CS} = \frac{CS_{REF}}{I_O} = \frac{0.2V}{0.15A} = 1.33\Omega \]
\[ P_{Rcs} = I_{L,rms}^2 \cdot R_{CS} = 0.375A^2 \cdot 1.33\Omega = 0.187W \]

6.2.2 SELECTING THE VALLEY SENSE COMPONENTS

The resistor used for detecting the valley is also used for over-voltage protection. Hence, the resistor should be chosen based on the over-voltage setting desired.

Assume a 10% headroom over the maximum output voltage to set the minimum over-voltage threshold. Then, the resistor is:

EQUATION 6-26:

\[ R_{VD} = \frac{1.1 \cdot V_{O,max} - V_{IND}}{I_{OCP,min}} = \frac{1.1 \cdot 122V - 4.3V}{350\mu A} = 371k\Omega \]
Then maximum output voltage that can occur during over-voltage conditions is:

**EQUATION 6-27:**

\[
OV_{P_{\text{max}} \text{ IOCPmax}}, RVD_{V \text{ IND+}} = \frac{550 \mu A \cdot 374 k \Omega + 4.3V}{208V} \]

Note that since this is not a continuous operation, the voltage rating of the output capacitor should be chosen to withstand this voltage, but not to operate at this voltage continuously.

The diode in series with this resistor should be a 500 \( \mu \)A switching diode with a breakdown voltage of at least 400V (250V for a HV98100 design).

6.2.3 SELECTING THE START-UP NETWORK

The start-up resistor should be chosen based on the maximum start-up time that is allowable before the GATE starts switching. Note that selecting a shorter start-up time will cause higher losses in the resistor during operation. The start-up time and power loss should be iterated until a reasonable compromise is achieved for both parameters.

The minimum capacitor at PV DD required is 4.7 \( \mu \)F. In most cases this capacitor value is sufficient for hold-up. Assuming a 100 ms start-up time (T_{STRT}), the start-up resistor can be computed as shown in Equation 6-28.

**EQUATION 6-28:**

\[
R_{HV} = \frac{\sqrt{2} \cdot \frac{V_{\text{in, min, rms}}}{C_{PVDD}} \cdot V_{DD, ON}}{2 \cdot \pi \cdot \frac{V_{O, \text{max}}}{4 \cdot V_{DD, ON}}} + \frac{\sqrt{2} \cdot 264.5V \cdot 4.122V + \pi \cdot \sqrt{2} \cdot 264.5V}{2 \cdot \pi \cdot 273k \Omega} = 273k \Omega
\]

The maximum power loss in the resistor occurs at high line and is shown in Equation 6-29.

**EQUATION 6-29:**

\[
P_{RHV, \text{max}} = \frac{2 \cdot \sqrt{2} \cdot V_{\text{in, max, rms}}}{\pi \cdot R_{HV}} \cdot \left( \frac{4 \cdot V_{O, \text{max}}}{\pi \cdot \sqrt{2} \cdot V_{\text{in, max, rms}}} \right) = 0.363W
\]

The minimum average current supplied by RHV during operation is shown in Equation 6-30.

**EQUATION 6-30:**

\[
I_{RHV, \text{min, avg}} = \frac{2 \cdot \sqrt{2} \cdot V_{\text{in, min, rms}}}{\pi \cdot R_{HV}} = \frac{2 \cdot \sqrt{2} \cdot 195.5V}{\pi \cdot 273k \Omega} = 645 \mu A
\]

The diode in the start-up network (D_{HV}) can be a simple 1N4148.

6.2.4 SELECTING BOOTSTRAP COMPONENTS

The total current required by the IC during normal operation comes from two sources

- Current through RHV
- Current through RPVDD

The current through RHV resistor has been computed in Equation 6-28. The average current supplied through RPVDD is:

**EQUATION 6-31:**

\[
I_{RPVDD, \text{AVG}} = \frac{1}{\pi} \int_{0}^{\pi} \left( \frac{V_{O, -PVDD}}{R_{PVDD}} \cdot \frac{V_{IN} \cdot \sin \theta}{V_{O} + V_{IN} \cdot \sin \theta} \right) d \theta
\]

However, the closed form solution for the integral in Equation 6-31 is very complex. The equation can be simplified using a curve fit solution.

**EQUATION 6-32:**

\[
I_{RPVDD, \text{AVG}} = \frac{1}{R_{PVDD}} \left( 0.193 \cdot \ln \left( \frac{V_{IN}}{V_{O}} \right) + 0.380I \right)
\]

This approximation is valid as long as

\[
2 \leq \frac{V_{IN}}{V_{O}} \leq 10
\]
Assuming we need a total current of about 4 mA during normal operation, the $R_{PVDD}$ resistor can be chosen as:

**EQUATION 6-33:**

$$R_{PVDD} = \frac{V_{O_{min}} - PVDD}{(I_{PVDD} - \frac{I_{RHV}}{4mA} - 645\mu A) \cdot (0.193 \cdot \ln (\frac{V_{IN}}{V_{O_{min}}}) + 0.3801)}$$

$$= \frac{88V - 16V}{12k\Omega} \cdot (0.193 \cdot \ln (\frac{\sqrt{2} \cdot 195.5V}{88V}) + 0.3801)$$

$$= 12k\Omega$$

The power dissipated in the $R_{PVDD}$ resistor can be computed as:

**EQUATION 6-34:**

$$I_{RPVDD,\text{rms}} = \frac{V_{O_{min}} - PVDD}{R_{PVDD} \cdot (0.193 \cdot \ln (\frac{V_{IN}}{V_{O}}) + 0.3801)}$$

$$= \frac{88V - 16V}{12k\Omega} \cdot (0.193 \cdot \ln (\frac{\sqrt{2} \cdot 195.5V}{88V}) + 0.3801)$$

$$= 4.33\ mA$$

$$P_{RPVDD} = I_{RPVDD,\text{rms}}^2 \cdot R_{PVDD}$$

$$= 4.33\ mA^2 \cdot 12.9\ k\Omega = 0.242\ W$$

The average current drawn by the IC is not easy to estimate. It is recommended to start with an assumed higher value for the current consumed by the IC (4 mA-5 mA) and increase $R_{PVDD}$ by trial and error.

The bootstrap diode should have a voltage rating of at least 400V (at least 250V for an HV98100 design) and an average current rating of about 5 mA. This should be a switching diode with a very low-junction capacitance (< 10 pF preferable).

### 6.2.5 CHOOSING THE COMPENSATION CAPACITOR

The compensation capacitor serves two functions in a power factor correction circuit:

- maintain loop stability
- reduce third harmonic distortion in the input current.

The capacitor can be chosen based on either criteria. For this design example, the capacitor is chosen based on the third harmonic distortion criterion. This criterion leads to a larger compensation capacitor value which also ensures stability in most cases.

The second harmonic component of the COMP voltage causes third harmonic distortion in the input current. The criterion used to design the compensation capacitor is that the second harmonic peak-to-peak voltage in COMP voltage is 2% of the DC component of the COMP voltage.

Equation 6-35 shows the relation between the input current and the DC component of the COMP voltage.

**EQUATION 6-35:**

$$I_{IN,\text{rms},\max} = \frac{1}{2} \cdot \frac{V_{IN,\text{rms},\min}}{L} \cdot \frac{2 \cdot K_T \cdot COMP}{V_{TREF}}$$

Substituting values in Equation 6-35:

**EQUATION 6-36:**

$$\text{COMP} = \frac{2 \cdot 2.79mH \cdot 110mA \cdot 2.5V}{2 \cdot 195.5V \cdot 1.25\mu s} = 3.14V$$

The compensation capacitor can be computed as:

**EQUATION 6-37:**

$$C_{COMP} = \frac{\Delta I_{O} \cdot R_{CS} \cdot 8m}{2 \cdot (2 \cdot \pi \cdot f_{L}) \cdot \Delta V_{COMP}}$$

$$= \frac{0.14A \cdot 1.3\Omega \cdot 230\mu A}{2 \cdot (2 \cdot \pi \cdot 50Hz) \cdot 0.06V} = 1.11\ \mu F$$

**Note:** The design of the EMI filter is beyond the scope of this design example. The design example is intended to provide a first pass design that can be further optimized in hardware.
7.0 PACKAGING INFORMATION

7.1 Package Marking Information

6-Lead, SOT-23
(HV98100/HV98101) Example

<table>
<thead>
<tr>
<th>Product Number</th>
<th>Code</th>
</tr>
</thead>
<tbody>
<tr>
<td>HV98100T-E/CH</td>
<td>S6NN</td>
</tr>
<tr>
<td>HV98101T-E/CH</td>
<td>S7NN</td>
</tr>
</tbody>
</table>
6-Lead Plastic Small Outline Transistor (CH) [SOT-23]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

<table>
<thead>
<tr>
<th>Units</th>
<th>MILLIMETERS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Dimension Limits</td>
<td>MIN</td>
</tr>
<tr>
<td>Number of Pins</td>
<td>N</td>
</tr>
<tr>
<td>Pitch</td>
<td>e</td>
</tr>
<tr>
<td>Outside Lead Pitch</td>
<td>e1</td>
</tr>
<tr>
<td>Overall Height</td>
<td>A</td>
</tr>
<tr>
<td>Molded Package Thickness</td>
<td>A2</td>
</tr>
<tr>
<td>Standoff</td>
<td>A1</td>
</tr>
<tr>
<td>Overall Width</td>
<td>E</td>
</tr>
<tr>
<td>Molded Package Width</td>
<td>E1</td>
</tr>
<tr>
<td>Overall Length</td>
<td>D</td>
</tr>
<tr>
<td>Foot Length</td>
<td>L</td>
</tr>
<tr>
<td>Footprint</td>
<td>L1</td>
</tr>
<tr>
<td>Foot Angle</td>
<td>φ</td>
</tr>
<tr>
<td>Lead Thickness</td>
<td>c</td>
</tr>
<tr>
<td>Lead Width</td>
<td>b</td>
</tr>
</tbody>
</table>

**Notes:**
1. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.127 mm per side.
2. Dimensioning and tolerancing per ASME Y14.5M.
   BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-028B
6-Lead Plastic Small Outline Transistor (CH) [SOT-23]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

RECOMMENDED LAND PATTERN

<table>
<thead>
<tr>
<th>Units</th>
<th>MILLIMETERS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Dimension Limits</td>
<td>MIN</td>
</tr>
<tr>
<td>Contact Pitch</td>
<td>E</td>
</tr>
<tr>
<td>Contact Pad Spacing</td>
<td>C</td>
</tr>
<tr>
<td>Contact Pad Width (X6)</td>
<td>X</td>
</tr>
<tr>
<td>Contact Pad Length (X6)</td>
<td>Y</td>
</tr>
<tr>
<td>Distance Between Pads</td>
<td>G</td>
</tr>
<tr>
<td>Overall Width</td>
<td>Z</td>
</tr>
</tbody>
</table>

Notes:
1. Dimensioning and tolerancing per ASME Y14.5M
   BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2028A
APPENDIX A: REVISION HISTORY

Revision A (October 2016)

• Original Release of this Document.
# PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

<table>
<thead>
<tr>
<th>PART NO.</th>
<th>Device</th>
<th>Tape and Reel Option</th>
<th>Temperature Range</th>
<th>Package</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>HV98100 = Off-line, high-power factor, buck-boost controller</td>
<td>T = Tape and Reel (1)</td>
<td>E = -40°C to +125°C (Extended)</td>
<td>CH = Plastic Small Outline Transistor</td>
</tr>
<tr>
<td></td>
<td>HV98101 = Off-line, high-power factor, buck-boost controller</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

## Examples:

- a) HV98100T-E/CH: Tape and Reel, Extended Temperature, 6LD SOT-23 package
- b) HV98101T-E/CH: Tape and Reel, Extended Temperature, 6LD SOT-23 package

## Note 1:
Tape and Reel identifier only appears in the catalog part number description. This identifier is used for ordering purposes and is not printed on the device package. Check with your Microchip Sales Office for package availability with the Tape and Reel option.
Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip’s Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as “unbreakable.”

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip’s code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer’s risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company’s quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KeeLoq® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip’s quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

**QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV**

≡ ISO/TS 16949 ≡