The LT3710 is a high efficiency step-down switching regulator intended for auxiliary outputs in single secondary winding, multiple output power supplies. The LT3710 drives dual synchronous N-channel MOSFETs and achieves high efficiency. With leading edge modulation, it operates well with either primary side peak current or voltage mode control. It is synchronized to the falling edge of the transformer secondary winding and can be used in both single-ended and double-ended isolated power converter topologies. A high speed operational amplifier is incorporated to achieve optimum compensation and fast transient response. A user selectable discontinuous conduction mode improves light load efficiency. The LT3710 is available in a thermally enhanced TSSOP-16 exposed pad power package.

LTC and LT are registered trademarks of Linear Technology Corporation.
**ABSOLUTE MAXIMUM RATINGS**

(Nota 1)

V<sub>CC</sub> Supply Voltage .................................................. 26V
BOOST Pin Voltage With Respect to SW pin ........... 10V
BOOST Pin Voltage With Respect to GND pin ......... 35V
SYNC Pin Voltage .................................................... 30V
Operating Junction Temperature Range
(Note 2, 3) ...................................... –40°C to 125°C
Storage Temperature Range ................. –65°C to 150°C
Lead Temperature (Soldering, 10 sec) ............... 300°C

Note: If higher than 30V on SYNC pin is needed, add a 10k resistor in series with the pin.

---

**PACKAGE/ORDER INFORMATION**

<table>
<thead>
<tr>
<th>ORDER PART NUMBER</th>
<th>FE PART MARKING</th>
</tr>
</thead>
<tbody>
<tr>
<td>LT3710EFE</td>
<td>3710EFE</td>
</tr>
</tbody>
</table>

Consult LTC Marketing for parts specified with wider operating temperature ranges.

---

**ELECTRICAL CHARACTERISTICS**

The ● denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>CC</sub> = 11V, operating maximum V<sub>CC</sub> = 24V, no load on any outputs unless otherwise noted.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Overall</td>
<td>Supply Voltage (V&lt;sub&gt;CC&lt;/sub&gt;)</td>
<td>●</td>
<td>8</td>
<td>24</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>Supply Current (i&lt;sub&gt;CC&lt;/sub&gt;)</td>
<td></td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>VA&lt;sub&gt;OUT&lt;/sub&gt; ≤ 1.2V (Switching Off)</td>
<td>7</td>
<td>12</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>Boost Pin Current</td>
<td>2</td>
<td>3</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>V&lt;sub&gt;BOOST&lt;/sub&gt; = V&lt;sub&gt;SW&lt;/sub&gt; + 8V, 0V ≤ V&lt;sub&gt;SW&lt;/sub&gt; ≤ 24V</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>TGATE High</td>
<td>2</td>
<td>3</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>TGATE Low</td>
<td>2</td>
<td>3</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>Voltage Amplifier VA</td>
<td>Reference Voltage (V&lt;sub&gt;REF&lt;/sub&gt;)</td>
<td>●</td>
<td>0.780</td>
<td>0.8</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>FB Pin Input Current</td>
<td></td>
<td>0.2</td>
<td>0.5</td>
<td>µA</td>
</tr>
<tr>
<td></td>
<td>V&lt;sub&gt;FB&lt;/sub&gt; = V&lt;sub&gt;REF&lt;/sub&gt;</td>
<td></td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>VA&lt;sub&gt;OUT&lt;/sub&gt; High</td>
<td></td>
<td>4.5</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>VA&lt;sub&gt;OUT&lt;/sub&gt; Low</td>
<td></td>
<td>0.8</td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td></td>
<td>VA&lt;sub&gt;OUT&lt;/sub&gt; Source Current</td>
<td>●</td>
<td>100</td>
<td>300</td>
<td>µA</td>
</tr>
<tr>
<td></td>
<td>Open-Loop Gain</td>
<td>100</td>
<td></td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td></td>
<td>Gain Bandwidth Product</td>
<td></td>
<td>10</td>
<td></td>
<td>MHz</td>
</tr>
<tr>
<td></td>
<td>Soft-Start Current</td>
<td></td>
<td></td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>Current Limit Amplifier CA1</td>
<td>Current Limit Threshold at (V&lt;sub(CL&lt;sup&gt;+&lt;/sup&gt;)&lt;/sub&gt; – V&lt;sub(CL&lt;sup&gt;-&lt;/sup&gt;)&lt;/sub&gt;)</td>
<td>•</td>
<td>50</td>
<td>70</td>
<td>85</td>
</tr>
<tr>
<td></td>
<td>BGATE Off Threshold at (V&lt;sub(CL&lt;sup&gt;+&lt;/sup&gt;)&lt;/sub&gt; – V&lt;sub(CL&lt;sup&gt;-&lt;/sup&gt;)&lt;/sub&gt;), BGS Pin Float</td>
<td>0</td>
<td>8</td>
<td>15</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Switching Off Threshold at ILCOMP</td>
<td></td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>Input Current (CL&lt;sup&gt;+&lt;/sup&gt;, CL&lt;sup&gt;-&lt;/sup&gt;)</td>
<td></td>
<td></td>
<td></td>
<td>µA</td>
</tr>
</tbody>
</table>

Downloaded from Arrow.com.
ELECTRICAL CHARACTERISTICS

The ● denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^\circ C$, $V_{CC} = 11V$, operating maximum $V_{CC} = 24V$, no load on any outputs unless otherwise noted.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Oscillator</td>
<td>$C_S = 500pF$ (No SYNC)</td>
<td>● 170</td>
<td>200</td>
<td>240</td>
<td>kHz</td>
</tr>
<tr>
<td></td>
<td>$C_S = 333pF$ (No SYNC)</td>
<td>● 240</td>
<td>280</td>
<td>340</td>
<td>kHz</td>
</tr>
<tr>
<td></td>
<td>$C_S = 500pF$</td>
<td>● 245</td>
<td>400</td>
<td>kHZ</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$C_S = 333pF$</td>
<td>● 345</td>
<td>500</td>
<td>kHZ</td>
<td></td>
</tr>
<tr>
<td>Synchronization Frequency Range</td>
<td>$C_S = 1000pF$ (No SYNC)</td>
<td>● 0.90</td>
<td>1.15</td>
<td>1.4</td>
<td>V</td>
</tr>
<tr>
<td>CSET Ramp Valley Voltage</td>
<td>$C_S = 1000pF$ (No SYNC)</td>
<td>● 2.4</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>CSET Peak-to-Peak Voltage</td>
<td>$C_S = 1000pF$ (No SYNC)</td>
<td>2.5</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Synchronization Pulse Threshold on SYNC Pin</td>
<td>Falling Edge $V_{SYNC}$</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Maximum Duty Cycle</td>
<td>$V_{FB} = V_{REF} – 5mV, C_S &gt; 500pF$</td>
<td>● 85</td>
<td>90</td>
<td>%</td>
<td></td>
</tr>
</tbody>
</table>

Note 1: Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.

Note 2: The LT3710E is guaranteed to meet performance specifications from 0°C to 125°C. Specifications over the –40°C to 125°C operating temperature range are assured by design, characterization and correlation with statistical process controls.

Gate Drivers (TGATE, BGATE)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{GBIAS}$</td>
<td>$I_{GBIAS} &lt; 25mA$</td>
<td>● 7.5</td>
<td>8.0</td>
<td>8.5</td>
<td>V</td>
</tr>
<tr>
<td>$V_{TGATE}$ High ($V_{TGATE} – V_{SW}$)</td>
<td>$I_{TGATE} &lt; 50mA, V_{BOOST} = V_{GBIAS} – 0.5V$</td>
<td>● 5</td>
<td>6</td>
<td>7</td>
<td>V</td>
</tr>
<tr>
<td>$V_{BGATE}$ High</td>
<td>$I_{BGATE} &lt; 50mA$</td>
<td>● 5</td>
<td>6</td>
<td>7.5</td>
<td>V</td>
</tr>
<tr>
<td>$V_{TGATE}$ Low ($V_{TGATE} – V_{SW}$)</td>
<td>$I_{TGATE} &lt; 50mA$</td>
<td>● 0.5</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{BGATE}$ Low</td>
<td>$I_{BGATE} &lt; 50mA$</td>
<td>● 0.5</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Peak Gate Drive Current</td>
<td>10nF Load</td>
<td>1</td>
<td>A</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Gate Drive Rise and Fall Time</td>
<td>1nF Load</td>
<td>25</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Note 3: This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed 125°C when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability.

TYPICAL PERFORMANCE CHARACTERISTICS

V_{GBIAS} vs I_{GBIAS} over Junction Temperature

$V_{CC}$ vs $V_{CC}$ (Switching Off)

Voltage Amplifier VA Gain and Phase
**TYPICAL PERFORMANCE CHARACTERISTICS**

**ΔVREF vs VCC, ΔFREQ vs VCC**

- CSET = 500pF
- TA = 25°C

**VREF vs Temperature**

- CSET = 500pF

**Frequency vs Temperature**

- CSET = 500pF

**CSET vs Switching Frequency**

- TA = 25°C

**Current Limit Amplifier CA1 Gain**

- at VCC = 11V, VCL– = 5V
PIN FUNCTIONS

BOOST (Pin 1): Topside (Boosted) Driver Supply. This pin is used to bootstrap and supply the topside power switch gate drive circuitry. In normal operation \( V_{\text{BOOST}} \) is powered from the internally generated 8V GBIAS, \( V_{\text{BOOST}} = V_{\text{SW}} + 8.2V \) when TGATE is on.

TGATE (Pin 2): Topside (Boosted) N-Channel MOSFET Driver. When TGATE is on, the voltage is equal to \( V_{\text{SW}} + 6V \).

SW (Pin 3): Switch Node Connection to Inductor.

CSET (Pin 4): Oscillator Timing Pin. The capacitor on this pin sets the PWM switching frequency.

SYNC (Pin 5): Synchronization Input. This pin should be connected to the secondary side output of the power transformer with a series resistor. A filtering capacitor of 10pF is recommended.

ILCOMP (Pin 6): Current Limit Amplifier Compensation Node. At current limit, CA1 pulls down on this pin to regulate the output current.

SS (Pin 7): Soft-Start. A capacitor on this pin sets the output ramp up rate. The typical time for SS to reach the programmed level is \( (C \cdot 0.8V)/10\mu A \).

\( V_{\text{FB}} \) (Pin 8): Voltage Amplifier Inverting Input. A resistor divider to this pin sets the output voltage. Nominal voltage at this pin is 0.8V.

BGS (Pin 9): Bottom Gate Switching Control. CA2 monitors the inductor current and prohibits BGATE from turning on when the inductor current is low (below 8mV across the current sense resistor RS1) to allow discontinuous mode operation. Grounding this pin disables comparator CA2.

VAOUT (Pin 10): Voltage Amplifier Output.

CL+ (Pin 11): Current Limit Amplifier Positive Input. The threshold is set at 70mV.

CL− (Pin 12): Current Limit Amplifier Negative Input. When used, CL− is connected to the output capacitor side of the current + sense resistor and CL+ is connected to the inductor side of the current sense resistor.

\( V_{\text{CC}} \) (Pin 13): Supply of the IC. For proper bypassing, a low ESR capacitor is required.

PGND (Pin 14): Ground of the Bottom Side N-Channel MOSFET Driver.

BGATE (Pin 15): Bottom Side N-Channel MOSFET Driver.

GBIAS (Pin 16): 8V Regulator Output for Boostrapping \( V_{\text{BOOST}} \). A bypass capacitor of at least 2\mu F is needed.

Exposed Pad (Pin 17): Connect to PGND (Pin 14).
OPERATION

To generate isolated multiple outputs, most systems use either multiple secondary windings or cascade regulators for each additional output. Multiple secondary windings sacrifice regulation of the auxiliary outputs. Cascaded regulators require a larger inductor for the main output, because all of the power is processed in series.

By generating the auxiliary output(s) from the secondary winding of the main output, the LT3710 allows for parallel processing of the output power. This minimizes the main output inductor size and directly regulates the auxiliary output. With synchronous rectification, the system efficiency is greatly improved.

Refering to the Block Diagram, the LT3710 basic functions include a voltage amplifier, VA, to regulate the output voltage to within typically 1.5%, a voltage mode PWM with trailing edge synchronization and leading edge modulation, a current limit amplifier, CA1, and high speed synchronous switch drivers.

During normal operation (see Figure 2), a switching cycle begins at the falling edge of the transformer secondary voltage $V_S$. The internal oscillator is reset, turning off the top MOSFET M1 and turning on the bottom MOSFET M2. During this portion of the cycle, the inductor current is discharged by the output voltage $V_{OUT2}$. The transformer secondary voltage $V_S$ will go high during this portion of the cycle. Since M1 is off, the switch node voltage $V_{SW}$ remains zero. The inductor current continues to be discharged by the output voltage $V_{OUT2}$. This condition lasts until the ramp signal intersects the feedback error amplifier output $VA_{OUT}$. The top MOSFET M1 turns on, pulling the switch node voltage to $V_S$. The inductor current of the LT3710 circuit is then charged by $V_S - V_{OUT2}$. The effective on time of this buck circuit ends when the secondary voltage becomes zero. The next cycle repeats.

The ideal equation for duty cycle of the LT3710 is:

$$D_2 = \frac{V_{OUT2}}{V_{SP}}$$

where $V_{OUT2}$ is the auxiliary output voltage, $V_{SP}$ is the amplitude of the secondary voltage and $D_2$ is the duty cycle of the switching node voltage $V_{SW}$, as defined in Figure 2.

APPLICATIONS INFORMATION

Synchronization and Oscillation Frequency Setting

The switching is synchronized to the secondary winding falling edge and the synchronization threshold is typically 2.5V. The synchronization falling edge triggers an internal inverted ramp (see Figure 2) and starts a new switching cycle for the leading edge voltage mode PWM. The reason for using leading edge modulation is to keep the transformer primary side peak current sensing undisturbed.

For proper synchronization, the oscillator frequency should be set lower than the system switching frequency with tolerances taken into account.

$$f_{OSC} < (f_{SL} \cdot 0.8)$$

$f_{SL}$ is the low limit of the system switching frequency and 0.8 is the tolerance of $f_{OSC}$.

For example, a system of 200kHz with 15% tolerance, then $f_{SL} = 200k \cdot 85\% = 170kHz$; and $f_{OSC} < (170k \cdot 0.8)$, $f_{OSC}$ should be set below 136kHz.

Once $f_{OSC}$ is determined, CSET can be calculated by

$$CSET = (107250pf/f_{OSC(kHz)}) - 50pF.$$  

For $f_{OSC} = 100kHz$, CSET = 1022.5pF.
Output N-Channel MOSFET Drivers
The LT3710 employs high speed N-channel MOSFET synchronous drivers to achieve high system efficiency. GBIAS is the 8V regulator output to bias and supply the drivers and should be properly bypassed with a low ESR capacitor to ground plane. A Schottky catch diode is required on the switch node.

Light Load Operation
If the BGS pin is grounded, the LT3710 stays in continuous mode independent of load condition except in soft-start operation (see Soft-Start section). If the BGS pin is left open, under light load and VRS1 drops below 8mV, BGATE will be turned off (see comparator CA2 of Block Diagram) and the LT3710 goes into discontinuous mode operation.

Current Limit
Current limit is set by the 70mV threshold across CL+ and CL−, the inputs of the amplifier CA1. By connecting an external resistor RS1 (see Block Diagram), the current limit is set for 70mV/Rs1. R6 and C6 stabilize the current limit loop. If current limit is not used, both CL+ and CL− should be grounded and the BGS pin should also be grounded to disable comparator CA2.

Soft-Start and Shutdown
During soft-start, VSS is the reference voltage that controls the output voltage and the output ramps up following VSS. The effective range of VSS is from 0V to VREF. The typical time for the output to reach the programmed level is (C • 0.8V)/10μA.

During start up, BGATE will stay off until VSS gets up to 1.6V. This prevents the bottom MOSFET from turning on if the output is precharged.

To shut down the LT3710, the SS pin should be pulled below 50mV by a VN2222 type N-channel transistor. Note that during shutdown BGATE will be locked off when VSS drops below 0.6V. This prevents the bottom MOSFET from discharging the output, which would cause the output to undershoot below ground.

Layout Considerations
For maximum efficiency, the switching rise and fall times are less than 20ns. To prevent radiation, the power MOSFETs, SW pin and input bypass capacitor leads should be kept as short as possible. A ground plane should be used under the switching circuitry to prevent interplane coupling and to act as a thermal spreading path. Note that the bottom metal of the package is the heat sink, as well as the IC signal ground, and must be soldered to the ground plane.

Output Voltage Programming
The feedback reference voltage is 0.8V. The output voltage can be easily programmed by the resistor divider, R3 and R4, as shown in the Block Diagram.

\[ V_{OUT2} = 0.8 \times \left(1 + \frac{R3}{R4}\right) \]

Filtering on the SYNC Input
It is necessary to add RC filtering on the SYNC input of the LT3710 to eliminate the negative glitch at the turn on of the top MOSFET. When the top MOSFET M1 turns on, the transformer secondary current instantly changes from the original first output inductor current to the sum of two output inductor currents. The high di/dt on the transformer leakage inductance causes the transformer secondary voltage V_S to drop for a short interval. If the leakage inductance is large enough, the V_S dip will be lower than the synchronization threshold (about 2.5V), falsely triggering the synchronization. The top MOSFET is turned off immediately. As a result, the output voltage will not be regulated properly.

A filter circuit is needed to ensure proper operation. A small RC filter with \( R_S = 10k \) and \( C_S = 10pF \) are typical.
APPLICATI O N S I NFORMAT I O N

Output Inductor Selection

The key parameters for choosing the inductor include inductance, RMS and saturation current ratings and DCR. The inductance must be selected to achieve a reasonable value of ripple current, which is determined by:

\[ \Delta L = \frac{V_{OUT2} \cdot (1 - D2)}{f \cdot L} \]

Typically, the inductor ripple current is designed to be 20% to 40% of the maximum output current.

The RMS current rating must be high enough to deliver the maximum output current. A sufficient saturation current rating should prevent the inductor core from saturating. These two current ratings can be determined by:

\[ I_{RMS} = \sqrt{I_0^2 + \frac{\Delta I_{MAX}^2}{12}} \]

\[ I_{SAT} = I_0 + \frac{\Delta I_{MAX}}{2} \]

where \( I_0 \) is the maximum output current and \( \Delta I_{MAX} \) is the maximum peak-to-peak inductor ripple current.

To optimize the efficiency, we usually choose the inductor with the minimum DCR if the inductance and current ratings are the same.

Power MOSFET Selection

The LT3710 drives two external N-channel MOSFETs to deliver high currents at high efficiency. The gate drive voltage is typically 6.5V. The key parameters for choosing MOSFETs include drain to source voltage rating \( V_{DSS} \) and \( R_{DS(ON)} \) at 6.5V gate drive. Note that the transformer secondary voltage waveform will overshoot at its rising edge due to the ringing between transformer leakage inductance and parasitic capacitance. The \( V_{DSS} \) of both top and bottom MOSFETs must be sufficiently higher than the maximum overshoot. It is recommended that an RC snubber or a voltage clamping circuitry be placed across the transformer secondary winding to limit the \( V_S \) overshoot.

The \( R_{DS(ON)} \) of the MOSFETs should be selected to deliver the required current at the desired efficiency as well as to meet the thermal requirement of the MOSFET package. The conduction power losses of the MOSFETs are:

\[ P_{M1} = I_0^2 \cdot R_{DS(ON)M1} \cdot D2 \]

\[ P_{M2} = I_0^2 \cdot R_{DS(ON)M2} \cdot (1 - D2) \]

where \( I_0 \) is the maximum output current of LT3710 circuit, \( R_{DS(ON)M1} \) and \( R_{DS(ON)M2} \) are the on-resistance for the top and bottom MOSFETs, respectively. The \( R_{DS(ON)} \) must be determined with 6.5V gate drive and the expected operating temperature.

A good number of high performance power MOSFET selections are available from Siliconix, International Rectifier and Fairchild. If the \( V_{DSS} \) and \( R_{DS(ON)} \) ratings are the same, the MOSFETs with the lowest gate charge \( Q_G \) should be chosen to minimize the power loss associated with the MOSFET gate drives, the switching transitions and the controller bias supply.

Output Capacitor Selection

The selection of the output capacitor is determined by the output ripple and load transient requirements. In low output voltage applications, always choose capacitors with low ESR. The output ripple voltage is approximated by:

\[ \Delta V_{OUT} \approx \Delta L \left( ESR + \frac{1}{8fC_{OUT}} \right) \]

where \( \Delta L \) is the inductor peak-to-peak ripple current.

A partial list of low ESR high performance capacitor types includes SP capacitors from Panasonic and Cornell Dubilier, POSCAPs and OS-CON capacitors from Sanyo, T510 and T520 surface mount capacitors from Kemet.

Design Example

Figure 3 shows an application example for the LT3710. It is a dual output, high efficiency, isolated DC/DC power supply with 36V to 72V input, 3.3V/10A and 1.8V/10A outputs. The basic power stage topology is a 2-transistor...
Figure 3a. 36V to 72V DC to 3.3V/10A and 1.8V/10A (or 2.5V/10A) Dual Output Isolated Power Supply—Basic Circuit (Part 1 of 2, See Next Page)
forward converter with synchronous rectification. The primary side controller uses an LT3781, a current mode 2-transistor forward controller with built-in MOSFET drivers. On the secondary side, an LTC1698 is used to provide the voltage feedback for the 3.3V output, as well as the gate drive for the synchronous MOSFETs. The error amplifier output is fed into the optocoupler and then relayed to LT3781 on the primary side to complete the 3.3V regulation. The 1.8V output is generated by the LT3710 circuit. A planar transformer PA0191 built by Pulse Engineering is employed as the power transformer in this design. This transformer is constructed on a PQ20 core with a nine turn primary winding, two turn secondary winding and seven turn auxiliary winding for the LT3781 bias supply. Because the maximum secondary voltage $V_{SP}$ is about 16V, 30V MOSFETs are chosen with the consideration that the secondary voltage overshoot is typically 20% to 30% of $V_{SP}$. In this particular design, Si7440DP is selected due to its low $R_{SD(ON)}$, 30V $V_{DSS}$ rating and its compact and thermally enhanced PowerPak SO-8 package.

The switching frequency of the circuit is about 230kHz. 1500V input to output isolation is provided. Additional features of this design include primary side on/off control, ±5% secondary side trimming on the 3.3V output, input overvoltage protection and undervoltage lockout. The complete design will mount within a standard half brick PC board with about half inch height.

Figure 3b. 36V to 72V DC to 3.3V/10A and 1.8V/10A Dual Output Isolated Power Supply (Part 2 of 2, See Previous Page)
# PACKAGE DESCRIPTION

**FE Package**

16-Lead Plastic TSSOP (4.4mm)

(Reference LTC DWG # 05-08-1663)

Exposed Pad Variation BA

![Recommended Solder Pad Layout](image)

### RELATED PARTS

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>DESCRIPTION</th>
<th>COMMENTS</th>
</tr>
</thead>
<tbody>
<tr>
<td>LT1339</td>
<td>High Power Synchronous DC/DC Controller</td>
<td>Operation Up to 60V Maximum</td>
</tr>
<tr>
<td>LT1425</td>
<td>Isolated Flyback Switching Regulator</td>
<td>General Purpose with External Application Resistor</td>
</tr>
<tr>
<td>LT1431</td>
<td>Programmable Reference</td>
<td>0.4% Initial Voltage Tolerance</td>
</tr>
<tr>
<td>LT1680</td>
<td>High Power DC/DC Step-Up Controller</td>
<td>Operation Up to 60V Maximum</td>
</tr>
<tr>
<td>LT1725</td>
<td>Dual Transistor Synchronous Forward Controller</td>
<td>Operation Up to 72V Maximum</td>
</tr>
<tr>
<td>LT1737</td>
<td>High Power Isolated Flyback Controller</td>
<td>Sense Output Voltage Directly from Primary-Side Winding</td>
</tr>
<tr>
<td>LT1950</td>
<td>PWM Controller for Flyback, Forward and SEPIC Applications</td>
<td>15W to 500W, Isolated and Nonisolated Power Supply 50% Smaller Transformer, Protects MOSFET</td>
</tr>
<tr>
<td>LT3804</td>
<td>Secondary Side Dual Output Controller with Optodriver</td>
<td>Regulates Two Outputs, Optcoupler Feedback Driver and Second Output Synchronous Driver Controller</td>
</tr>
</tbody>
</table>

---

*NOTE:
1. CONTROLLING DIMENSION: MILLIMETERS
2. DIMENSIONS ARE IN MILLIMETERS
3. DRAWING NOT TO SCALE
4. RECOMMENDED MINIMUM PCB METAL SIZE FOR EXPOSED PAD ATTACHMENT

*DIMENSIONS DO NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.150mm (.006") PER SIDE*