FEATURES

- DC to >500 MHz operation
- Differential ±1 V full-scale inputs
- Differential ±4 mA full-scale output current
- Low distortion (≤0.05% for 0 dBm input)
- Supply voltages from ±4 V to ±9 V
- Low power (280 mW typical at V_S = ±5 V)

APPLICATIONS

- High speed real time computation
- Wideband modulation and gain control
- Signal correlation and RF power measurement
- Voltage controlled filters and oscillators
- Linear keyers for high resolution television
- Wideband true RMS

GENERAL DESCRIPTION

The AD834 is a monolithic, laser-trimmed four-quadrant analog multiplier intended for use in high frequency applications, with a transconductance bandwidth (R_L = 50 Ω) in excess of 500 MHz from either of the differential voltage inputs. In multiplier modes, the typical total full-scale error is 0.5%, dependent on the application mode and the external circuitry. Performance is relatively insensitive to temperature and supply variations due to the use of stable biasing based on a band gap reference generator and other design features.

To preserve the full bandwidth potential of the high speed bipolar process used to fabricate the AD834, the outputs appear as a differential pair of currents at open collectors. To provide a single-ended ground referenced voltage output, some form of external current-to-voltage conversion is needed. This may take the form of a wideband transformer, balun, or active circuitry such as an op amp. In some applications (such as power measurement), the subsequent signal processing may not need to have high bandwidth.

The transfer function is accurately trimmed such that when \( X = Y = ±1 \) V, the differential output is ±4 mA. This absolute calibration allows the outputs of two or more AD834 devices to be summed with precisely equal weighting, independent of the accuracy of the load circuit.

The AD834J, available in 8-lead PDIP and plastic SOIC packages, is specified over the commercial temperature range of 0°C to 70°C. The AD834A is also available in 8-lead CERDIP and plastic SOIC packages operating over the industrial temperature range of −40°C to +85°C. The AD834SQ/883B, available in an 8-lead CERDIP, operates over the military temperature range of −55°C to +125°C. S-grade chips are also available.

Two application notes featuring the AD834 (AN-212 and AN-216) can be found at www.analog.com. For additional applications circuits, consult the AD811 data sheet.

PRODUCT HIGHLIGHTS

1. Combines high static accuracy (low input and output offsets and accurate scale factor) with very high bandwidth. As a four-quadrant multiplier or squarer, the response extends from dc to an upper frequency limited by packaging and external board layout considerations. Obtains a large signal bandwidth of >500 MHz under optimum conditions.
2. Used in many high speed nonlinear operations, such as square rooting, analog division, vector addition, and rms-to-dc conversion. In these modes, the bandwidth is limited by the external active components.
3. Special design techniques result in low distortion levels (better than −60 dB on either input) at high frequencies and low signal feedthrough (typically −65 dB up to 20 MHz).
4. Exhibits low differential phase error over the input range—typically 0.08° at 5 MHz and 0.8° at 50 MHz. The large signal transient response is free from overshoot and has an intrinsic rise time of 500 ps, typically settling to within 1% in under 5 ns.
5. The nonloading, high impedance, differential inputs simplify the application of the AD834.
## TABLE OF CONTENTS

Features .............................................................................................. 1
Applications....................................................................................... 1
Functional Block Diagram .............................................................. 1
General Description ......................................................................... 1
Product Highlights ....................................................................... 1
Revision History ............................................................................... 2
Specifications ..................................................................................... 3
Absolute Maximum Ratings ............................................................ 5
Thermal Characteristics .............................................................. 5
Chip Dimensions and Bonding Diagram ................................. 5
ESD Caution .................................................................................. 5
Pin Configuration and Function Descriptions ............................. 6
Typical Performance Characteristics ............................................. 7
Test Circuits..............................................................................................8
Explanation of Typical Performance Characteristics and Test Circuits...........................................................................10
Theory of Operation ........................................................................ 11
Transfer Function .......................................................................... 11
Biasing the Output ........................................................................ 12
Transformer Coupling ............................................................... 12
Wideband Multiplier Connections .......................................... 13
Power Measurement (Mean-Square and RMS) ............................ 14
Frequency Doubler ........................................................................ 16
Wideband Three-Signal Multiplier/Divider ........................... 16
Outline Dimensions....................................................................... 18
Ordering Guide .......................................................................... 19

## REVISION HISTORY

6/12—Rev. E to Rev. F
Changes to Figure 1.............................................................................. 1
Change to Bias Current Parameter, Table 1 .................................. 3
Changes to Table 4.............................................................................. 6
Changes to Ordering Guide ............................................................ 19

5/09—Rev. D to Rev E
Updated Format........................................................................................ Universal
Deleted Temperature Range and Package Options Parameters,
Table 1 .............................................................................................. 4
Added Pin Configuration and Function Descriptions Section .............................................................................................. 6
Added Figure 10, Renumbered Figures Sequentially ................. 9

Added Explanation of Typical Performance Characteristics and Test Circuits Section................................................................. 10
Changes to the Theory of Operation Section................................. 11
Added Figure 13 and Figure 14 .......................................................... 12
Changes to Wideband Multiplier Connections.......................... 13
Changes to Figure 18.......................................................................... 13
Changes to Figure 20.......................................................................... 15
Changes to Figure 21.......................................................................... 16
Updated Outline Dimensions.......................................................... 17
Changes to Ordering Guide ............................................................ 18

4/02—Rev. C to Rev. D
Edits to Ordering Guide Model Nomenclature Corrected............ 3
## SPECIFICATIONS

$T_A = 25^\circ C$ and $\pm V_S = \pm 5$ V, unless otherwise noted; dBm assumes 50 Ω load. Specifications in boldface are tested on all production units at final electrical test. Results from those tests are used to calculate outgoing quality levels.

<table>
<thead>
<tr>
<th>Parameters</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>MULTIPLIER PERFORMANCE</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Transfer Function</td>
<td></td>
<td>$W = \frac{XY}{(V)^2} \times 4$ mA</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Total Error$^1$</td>
<td>$-1$ V $\leq X, Y &lt; +1$ V</td>
<td>±0.5</td>
<td>±2</td>
<td>±0.5</td>
<td>% FS</td>
</tr>
<tr>
<td>vs. Temperature (AD834A/AD834S Only)</td>
<td>$T_{MIN}$ to $T_{MAX}$</td>
<td>±1.5</td>
<td>±3</td>
<td>±1.5</td>
<td>% FS</td>
</tr>
<tr>
<td>vs. Supplies (All Models)$^2$</td>
<td>$\pm 4$ V to $\pm 6$ V</td>
<td>0.1</td>
<td>0.3</td>
<td>0.1</td>
<td>% FS/V</td>
</tr>
<tr>
<td>Linearity$^3$</td>
<td></td>
<td>±0.5</td>
<td>±1</td>
<td>±0.5</td>
<td>% FS</td>
</tr>
<tr>
<td>Bandwidth$^4$</td>
<td></td>
<td>500</td>
<td></td>
<td></td>
<td>MHz</td>
</tr>
<tr>
<td>Feedthrough, X</td>
<td>$X = \pm 1$ V, $Y =$ nulled</td>
<td>0.2</td>
<td>0.3</td>
<td>0.2</td>
<td>% FS</td>
</tr>
<tr>
<td>Feedthrough, Y</td>
<td>$X =$ nulled, $Y = \pm 1$ V</td>
<td>0.1</td>
<td>0.2</td>
<td>0.1</td>
<td>% FS</td>
</tr>
<tr>
<td>AC Feedthrough, X$^4$</td>
<td>$X = 0$ dBm, $Y =$ nulled</td>
<td>–65</td>
<td></td>
<td>–65</td>
<td>dB</td>
</tr>
<tr>
<td></td>
<td>$f = 10$ MHz</td>
<td>–50</td>
<td></td>
<td>–50</td>
<td>dB</td>
</tr>
<tr>
<td>AC Feedthrough, Y$^4$</td>
<td>$X =$ nulled, $Y = 0$ dBm</td>
<td>–70</td>
<td></td>
<td>–70</td>
<td>dB</td>
</tr>
<tr>
<td></td>
<td>$f = 10$ MHz</td>
<td>–50</td>
<td></td>
<td>–50</td>
<td>dB</td>
</tr>
<tr>
<td><strong>INPUTS (X1, X2, Y1, Y2)</strong></td>
<td></td>
<td>±1</td>
<td>±1.3</td>
<td>±1.1</td>
<td>V</td>
</tr>
<tr>
<td>Full-Scale Range</td>
<td>Differential</td>
<td>±1</td>
<td>±1.3</td>
<td>±1.1</td>
<td>V</td>
</tr>
<tr>
<td>Clipping Level</td>
<td>Differential</td>
<td>25</td>
<td>4.04</td>
<td>4.04</td>
<td>kΩ</td>
</tr>
<tr>
<td>Input Resistance</td>
<td>Differential</td>
<td>0.5</td>
<td>3</td>
<td>3</td>
<td>mV</td>
</tr>
<tr>
<td>Offset Voltage</td>
<td>$T_{MIN}$ to $T_{MAX}$</td>
<td>10</td>
<td>4</td>
<td>4</td>
<td>μV/°C</td>
</tr>
<tr>
<td>vs. Temperature</td>
<td></td>
<td>±4 V to ±6 V</td>
<td>100</td>
<td>300</td>
<td>μV/V</td>
</tr>
<tr>
<td>vs. Supplies$^2$</td>
<td></td>
<td>±4 V to ±6 V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bias Current</td>
<td></td>
<td>45</td>
<td></td>
<td></td>
<td>μA</td>
</tr>
<tr>
<td>Common-Mode Rejection</td>
<td>$f \leq 100$ kHz; 1 V p-p</td>
<td>70</td>
<td></td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td>Nonlinearity, X</td>
<td>$Y = 1$ V; $X = \pm 1$ V</td>
<td>0.2</td>
<td>0.5</td>
<td>0.2</td>
<td>% FS</td>
</tr>
<tr>
<td>Nonlinearity, Y</td>
<td>$X = 1$ V; $Y = \pm 1$ V</td>
<td>0.1</td>
<td>0.3</td>
<td>0.1</td>
<td>% FS</td>
</tr>
<tr>
<td>Distortion, X</td>
<td>$X = 0$ dBm, $Y = 1$ V</td>
<td>–60</td>
<td></td>
<td>–60</td>
<td>dB</td>
</tr>
<tr>
<td></td>
<td>$f = 10$ MHz</td>
<td>–44</td>
<td></td>
<td>–44</td>
<td>dB</td>
</tr>
<tr>
<td>Distortion, Y</td>
<td>$X = 1$ V, $Y = 0$ dBm</td>
<td>–65</td>
<td></td>
<td>–65</td>
<td>dB</td>
</tr>
<tr>
<td></td>
<td>$f = 10$ MHz</td>
<td>–50</td>
<td></td>
<td>–50</td>
<td>dB</td>
</tr>
<tr>
<td><strong>OUTPUTS (W1, W2)</strong></td>
<td></td>
<td>±20</td>
<td>±60</td>
<td>±20</td>
<td>μA</td>
</tr>
<tr>
<td>Zero Signal Current</td>
<td>Each output</td>
<td>8.5</td>
<td></td>
<td>8.5</td>
<td>mA</td>
</tr>
<tr>
<td>Differential Offset</td>
<td>$X = 0$, $Y = 0$</td>
<td>±20</td>
<td>±60</td>
<td>±20</td>
<td>μA</td>
</tr>
<tr>
<td>vs. Temperature</td>
<td></td>
<td>±20</td>
<td>±60</td>
<td>±20</td>
<td>μA</td>
</tr>
<tr>
<td>All Models</td>
<td></td>
<td>±20</td>
<td>±60</td>
<td>±20</td>
<td>μA</td>
</tr>
<tr>
<td>AD834A/AD834S Only</td>
<td>$T_{MIN}$ to $T_{MAX}$</td>
<td>40</td>
<td></td>
<td>±60</td>
<td>μA</td>
</tr>
<tr>
<td>Scaling Current</td>
<td>Differential</td>
<td>3.96</td>
<td>4</td>
<td>4.04</td>
<td>mA</td>
</tr>
<tr>
<td>Output Compliance</td>
<td></td>
<td>4.75</td>
<td>9</td>
<td>4.75</td>
<td>mA</td>
</tr>
<tr>
<td>Noise Spectral Density</td>
<td>$f = 10$ Hz to 1 MHz</td>
<td>16</td>
<td></td>
<td>16</td>
<td>nV/Hz</td>
</tr>
</tbody>
</table>

Outputs into 50 Ω Load

<table>
<thead>
<tr>
<th>Parameters</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>OUTPUTS (W1, W2)</strong></td>
<td></td>
<td>±20</td>
<td>±60</td>
<td>±20</td>
<td>μA</td>
</tr>
<tr>
<td>Zero Signal Current</td>
<td>Each output</td>
<td>8.5</td>
<td></td>
<td>8.5</td>
<td>mA</td>
</tr>
<tr>
<td>Differential Offset</td>
<td>$X = 0$, $Y = 0$</td>
<td>±20</td>
<td>±60</td>
<td>±20</td>
<td>μA</td>
</tr>
<tr>
<td>vs. Temperature</td>
<td>All Models</td>
<td>±20</td>
<td>±60</td>
<td>±20</td>
<td>μA</td>
</tr>
<tr>
<td>AD834A/AD834S Only</td>
<td>$T_{MIN}$ to $T_{MAX}$</td>
<td>40</td>
<td></td>
<td>±60</td>
<td>μA</td>
</tr>
<tr>
<td>Scaling Current</td>
<td>Differential</td>
<td>3.96</td>
<td>4</td>
<td>4.04</td>
<td>mA</td>
</tr>
<tr>
<td>Output Compliance</td>
<td></td>
<td>4.75</td>
<td>9</td>
<td>4.75</td>
<td>mA</td>
</tr>
<tr>
<td>Noise Spectral Density</td>
<td>$f = 10$ Hz to 1 MHz</td>
<td>16</td>
<td></td>
<td>16</td>
<td>nV/Hz</td>
</tr>
</tbody>
</table>

Outputs into 50 Ω Load
<table>
<thead>
<tr>
<th>Parameters</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>POWER SUPPLIES</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Operating Range</td>
<td></td>
<td>±4</td>
<td>±9</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Quiescent Current¹</td>
<td>TMIN to TMAX</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>+Vₛ</td>
<td>11</td>
<td>14</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>−Vₛ</td>
<td>28</td>
<td>35</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

¹ Error is defined as the maximum deviation from the ideal output, and expressed as a percentage of the full-scale output. See Figure 16.
² Both supplies taken simultaneously; sinusoidal input at f ≤10 kHz.
³ Linearity is defined as residual error after compensating for input offset voltage, output offset current, and scaling current errors.
⁴ Bandwidth is guaranteed when configured in squarer mode. See Figure 12.
⁵ Sine input; relative to full-scale output; zero input port nulled; represents feedthrough of the fundamental.
⁶ Negative supply current is equal to the sum of positive supply current, the signal currents into each output, W1 and W2, and the input bias currents.
ABSOLUTE MAXIMUM RATINGS

Table 2.
Parameter | Ratings
---|---
Supply Voltage (+Vs to −Vs) | 18 V
Internal Power Dissipation | 500 mW
Input Voltages (X1, X2, Y1, Y2) | Vs
Operating Temperature Ranges
  Commercial, AD834J Only | 0°C to 70°C
  Industrial, AD834A Only | −40°C to +85°C
  Military AD834S/883B Only | −55°C to +125°C
Storage Temperature Range (Q) | −65°C to +150°C
Storage Temperature Range (R, N) | −65°C to +125°C
Lead Temperature (Soldering, 60 sec) | 300°C
ESD Rating | 500 V

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

THERMAL CHARACTERISTICS

Table 3.
Package | θJA | Unit
---|---|---
8-Lead CERDIP (Q) | 110 | °C/W
8-Lead SOIC (R) | 165 | °C/W
8-Lead PDIP (N) | 99 | °C/W

ESD CAUTION

ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS

Table 4. Pin Function Descriptions

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Mnemonic</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Y1</td>
<td>Positive Y Input</td>
</tr>
<tr>
<td>2</td>
<td>Y2</td>
<td>Negative Y Input</td>
</tr>
<tr>
<td>3</td>
<td>−V\textsubscript{S}</td>
<td>Negative Power Supply</td>
</tr>
<tr>
<td>4</td>
<td>W2</td>
<td>Open-Collector Output</td>
</tr>
<tr>
<td>5</td>
<td>W1</td>
<td>Open-Collector Output</td>
</tr>
<tr>
<td>6</td>
<td>+V\textsubscript{S}</td>
<td>Positive Power Supply.</td>
</tr>
<tr>
<td>7</td>
<td>X1</td>
<td>Positive X Input</td>
</tr>
<tr>
<td>8</td>
<td>X2</td>
<td>Negative X Input</td>
</tr>
</tbody>
</table>

[Figure 3. Pin Configuration](#)

Downloaded from Arrow.com.
TYPICAL PERFORMANCE CHARACTERISTICS

Figure 4. Mean-Square Output vs. Frequency

Figure 5. AC Feedthrough vs. Frequency

Figure 6. Total Harmonic Distortion vs. Frequency
TEST CIRCUITS

Figure 7. Test Configuration for Measuring AC Feedthrough and Total Harmonic Distortion

Figure 8. Bandwidth Test Circuit
1. R1, R2 SHOULD BE PRECISION TYPE RESISTOR (±0.1%).
2. ABSOLUTE VALUE ERRORS OF R1, R2 CAUSE A SMALL FACTOR ERROR.
3. R1, R2 MISMATCHES ARE EXPRESSED AS LINEARITY ERRORS.
4. \( V_{OUT} = I_{W1} R1 - I_{W2} R2 \) (IF \( R1 = R2 \), \( V_{OUT} = >I_{W} R1 \)).

Figure 9. Low Frequency Test Circuit

Figure 10. Example Layout for SOIC
EXPLANATION OF TYPICAL PERFORMANCE CHARACTERISTICS AND TEST CIRCUITS

Figure 4 is a plot of the mean-square output vs. frequency for the test circuit of Figure 8. Note that the rising response is due to package resonances.

For frequencies above 1 MHz, ac feedthrough is dominated by static nonlinearities in the transfer function and the finite offset voltages. The offset voltages cause a small fraction of the fundamental to appear at the output, and can be nulled out (see Figure 5).

THD data represented in Figure 6 is dominated by the second harmonic, and is generated with 0 dBm input on the ac input and 1 V on the dc input. For a given amplitude on the ac input, THD is relatively insensitive to changes in the dc input amplitude. Varying the ac input amplitude while maintaining a constant dc input amplitude affects THD performance.

The squarer configuration shown in Figure 8 is used to determine wideband performance because it eliminates the need for (and the response uncertainties of) a wideband measurement device at the output. The wideband output of a squarer configuration is a fluctuating current at twice the input frequency with a mean value proportional to the square of the input amplitude.

By placing the capacitors, C3/C5 and C4/C6, across the load resistors, R1 and R2, a simple low-pass filter is formed, and the mean-square value is extracted. The mean-square response can be measured using a DVM connected across R1 and R2.

Care should be taken when laying out the board. When using the DIP package, mount the IC socket on a ground plane with a clear area in the rectangle formed by the pins. This is important because significant transformer action can arise if the pins pass through individual holes in the board; improperly constructed test jigs have caused oscillation at 1.3 GHz.
THEORY OF OPERATION

Figure 11 is a functional equivalent of the AD834. There are three differential signal interfaces: the two voltage inputs (X = X1 − X2 and Y = Y1 − Y2), and the current output (W) which flows in the direction shown in Figure 11 when X and Y are positive. The outputs (W1 and W2) each have a standing current of typically 8.5 mA.

The input voltages are first converted to differential currents that drive the translinear core. The equivalent resistance of the voltage-to-current (V-I) converters is about 285 Ω, which results in low input related noise and drift. However, the low full-scale input voltage results in relatively high nonlinearity in the V-I converters. This is significantly reduced by the use of distortion cancellation circuits, which operate by Kelvin sensing the voltages if not compensated. For example, with a source and termination resistance of 50 Ω (net source of 25 Ω) the offset is 25 Ω × 45 μA = 1.125 mV. The offset can be almost fully cancelled by including (in this example) another 25 Ω resistor in series with the unused input. (In Figure 12, a 25 Ω resistor would be added from X1 to GND and Y2 to GND.) To minimize crosstalk, ground the input pins closest to the output (X1 and Y2); the effect is merely to reverse the phase of the X input and thus alter the polarity of the output.

The current mode output of the core is amplified by a special cascode stage that provides a current gain of nominally ×1.6, trimmed during manufacturing to set up the full-scale output current of ±4 mA. This output appears at a pair of open collectors that must be supplied with a voltage slightly above the voltage on Pin 6 and taking the load resistors to the full supply. With R3 = 60 Ω, the voltage drop across it is about 600 mV. Using two 50Ω load resistors, the full-scale differential output voltage is ±400 mV. For best performance, the voltage on the output open-collectors (Pin 4 and Pin 5) must be higher than the voltage on Pin 6 by about 200 mV, as shown in Figure 12.

The full bandwidth potential of the AD834 can be realized only when very careful attention is paid to grounding and decoupling. The device must be mounted close to a high quality ground plane and all lead lengths must be extremely short, in keeping with UHF circuit layout practice. In fact, the AD834 shows useful response to well beyond 1 GHz, and the actual upper frequency in a typical application is usually determined by the care with which the layout is affected. Note that R4 (in series with the −Vs supply) carries about 30 mA and thus introduces a voltage drop of about 150 mV. It is made large enough to reduce the Q of the resonant circuit formed by the supply lead and the decoupling capacitor. Slightly larger values can be used, particularly when using higher supply voltages. Alternatively, lossy RF chokes or ferrite beads on the supply leads may be used.

For best performance, use termination resistors at the inputs, as shown in Figure 12. Note that although the resistive component of the input impedance is quite high (about 25 kΩ), the input bias current of typically 45 μA can generate significant offset voltages if not compensated. For example, with a source and termination resistance of 50 Ω (net source of 25 Ω) the offset is 25 Ω × 45 μA = 1.125 mV. The offset can be almost fully cancelled by including (in this example) another 25 Ω resistor in series with the unused input. (In Figure 12, a 25 Ω resistor would be added from X1 to GND and Y2 to GND.) To minimize crosstalk, ground the input pins closest to the output (X1 and Y2); the effect is merely to reverse the phase of the X input and thus alter the polarity of the output.

The Output Current W is the linear product of input voltages (X and Y) divided by (1 V)² and multiplied by the scaling current of 4 mA:

\[ W = \frac{XY}{(1 \text{ V})^2} \times 4 \text{ mA} \]

With the understanding that the inputs are specified in volts, the following simplified expression can be used:

\[ W = (XY)4 \text{ mA} \]

Alternatively, the full transfer function can be written as

\[ W = \frac{XY}{1 \text{ V}} \times \frac{1}{250 \Omega} \]

When both inputs are driven to their clipping level of about 1.3 V, the peak output current is roughly doubled to ±8 mA, but distortion levels become very high.
BIASING THE OUTPUT

The AD834 has two open collector outputs as shown in Figure 13. The +Vs pin, Pin 6, is tied to the base of the output NPN transistors. The following general guidelines maximize performance of the AD834.

Figure 13. Output Stage Block Diagram

![Figure 13. Output Stage Block Diagram](image)

The current through RW is smaller for positive output swings. 

\[
\text{Headroom}_{\text{POSITIVE SWING}} = (I_{\text{POS SUPPLY}} \times R_{\text{CC}}) - (12.5 \text{ mA} \times RW)
\]

For dc applications or applications where distortion is not a concern, the headroom may be zero or as low as ~200 mV. However, for most cases, size the resistors to give the output adequate headroom.

TRANSFORMER COUPLING

In many high frequency applications where baseband operation is not required at either inputs or the output, transformer coupling can be used. Figure 16 shows the use of a center-tapped output transformer, which provides the necessary dc load condition at the outputs, W1 and W2, and is designed to match into the desired load impedance by appropriate choice of turns ratio. The specific choice of the transformer design depends entirely on the application. Transformers can also be used at the inputs. Center-tapped transformers can reduce high frequency distortion and lower HF feedthrough by driving the inputs with balanced signals.

Figure 14. Negative Swing

Figure 14 shows the currents at the input when the AD834 swings negative. Generally, +Vs should be biased at +4 V or higher. For best performance, use resistor values that do not saturate the output transistors. Allowing for adequate transistor headroom reduces distortion.

\[
\text{Headroom} = \text{Voltage at } W_{\text{COLLECTOR}} - \text{Voltage at } W_{\text{BASE}}
\]

When either output swings negative, the maximum current flows through the RW resistors. It is in this situation that headroom is at a minimum.

\[
\text{Headroom}_{\text{NEGATIVE SWING}} = (I_{\text{POS SUPPLY}} \times R_{\text{CC}}) - (12.5 \text{ mA} \times RW)
\]

Try to keep headroom at or above 200 mV to maintain adequate range. Headroom \( \geq 200 \text{ mV} \).

This recommendation addresses the positive swing of the output as shown in Figure 15. It is sometimes difficult to meet this for negative output swing.

Figure 15. Positive Output Swing

![Figure 15. Positive Output Swing](image)

A particularly effective type of transformer is the balun\(^1\), which is a short length of transmission line wound onto a toroidal ferrite core. Figure 17 shows this arrangement used to convert the bal(anced) output to an un(balanced) one (therefore, the use of the term). Although the symbol used is identical to that for a transformer, the mode of operation is quite different. First, the load should now be equal to the characteristic impedance of the line (although this is usually not critical for short line lengths). The collector load resistors, \(R_W\), can also be chosen to reverse-terminate the line, but again this is only necessary when an electrically long line is used. In most cases, \(R_W\) is made as large as the dc conditions allow to minimize power loss to the load. The line can be a miniature coaxial cable or a twisted pair.

\(^1\) For a good treatment of baluns, see Transmission Line Transformers by Jerry Sevick; American Radio Relay League publication.
Note that the upper bandwidth limit of the balun is determined only by the quality of the transmission line; therefore, the upper bandwidth of the balun usually exceeds that of the multiplier. This is unlike a conventional transformer where the signal is conveyed as a flux in a magnetic core and is limited by core losses and leakage inductance. The lower limit on bandwidth is determined by the series inductance of the line, taken as a whole, and the load resistance (if the blocking capacitors, C, are sufficiently large). In practice, a balun can provide excellent differential-to-single-sided conversion over much wider bandwidths than a transformer.

**WIDEBAND MULTIPLIER CONNECTIONS**

When operation down to dc and a ground based output are necessary, the configuration shown in Figure 18 can be used. The element values were chosen in this example to result in a full-scale output of ±1 V at the load, so the overall multiplier transfer function is

\[ W = (X_1 - X_2)(Y_1 - Y_2) \]

where the \( X_1, X_2, Y_1, Y_2 \) inputs and \( W \) output are in volts. The polarity of the output can be reversed simply by reversing either the \( X \) or \( Y \) input.

Choose the op amp to support the desired output bandwidth. The op amp originally used in Figure 18 was the AD5539, providing an overall system bandwidth of 100 MHz. The AD8009 should provide similar performance. Many other choices are possible where lower post multiplication bandwidths are acceptable. The level shifting network places the input nodes of the op amp to within a few hundred millivolts of ground using the recommended balanced supplies. The output offset can be nulled by including a 100 Ω trim pot between each of the lower pair of resistors (3.74 kΩ) and the negative supply. The pulse response for this circuit is shown in Figure 19; the \( X \) input is a pulse of 0 V to 1 V and the \( Y \) input is 1 V dc. The transition times at the output are about 4 ns.
POWER MEASUREMENT (MEAN-SQUARE AND RMS)

The AD834 is well-suited to measurement of average power in high frequency applications, connected either as a multiplier for the determination of the V × I product, or as a squarer for use with a single input. In these applications, the multiplier is followed by a low-pass filter to extract the long-term average value. Where the bandwidth extends to several hundred megahertz, the first pole of this filter should be formed by grounded capacitors placed directly at the output pins, W1 and W2. This pole can be at a few kilohertz. The effective multiplication or squaring bandwidth is then limited solely by the AD834, because the active circuitry that follows the multiplier is required to process only low frequency signals. Using the device as a squarer, like the circuit shown in Figure 8, the wideband output in response to a sinusoidal stimulus is a raised cosine.

\[
\sin^2 \omega t = \frac{1 - \cos 2\omega t}{2}
\]

Recall that the full-scale output current (when full-scale input voltages of 1 V are applied to both X and Y) is 4 mA. In a 50 Ω system, a sinusoid power of +10 dBm has a peak value of 1 V. Thus, at this drive level, the peak output voltage across the differential 50 Ω load in the absence of the filter capacitors is 400 mV (that is, 4 mA × 50 Ω × 2), whereas the average value of the raised cosine is only 200 mV. The averaging configuration is useful in evaluating the bandwidth of the AD834, because a dc voltage is easier to measure than a wideband differential output. In fact, the squaring mode is an even more critical test than the direct measurement of the bandwidth of either channel taken independently (with a dc input on the nonsignal channel), because the phase relationship between the two channels also affects the average output. For example, a time delay difference of only 250 ps between the X and Y channels results in zero output when the input frequency is 1 GHz, at which frequency the phase angle is 90 degrees and the intrinsic product is now between a sine and cosine function, which has zero average value.

The physical construction of the circuitry around the IC is critical to realizing the bandwidth potential of the device. The input is supplied from an HP 8656A signal generator (100 kHz to 990 MHz) via an SMA connector and terminated by a 1 μH inductor, L1, formed by a 22-gauge wire passing through a ferrite bead (Fair-Rite Type 2743001112) is included. This provides adequate impedance down to about 30 MHz. The IC socket is mounted on a ground plane with a clear area in the rectangle formed by the pins. This is important because significant transformer action can arise if the pins pass through individual holes in the board; it can cause an oscillation at 1.3 GHz in improperly constructed test jigs. The filter capacitors must be connected directly to the same point on the ground plane via the shortest possible leads. Parallel combinations of large and small capacitors are used to minimize the impedance over the full frequency range. Refer to Figure 4 for mean-square response for the AD834 in a CERDIP package, using the configuration of Figure 8.

To provide a square root response and thus generate the rms value at the output, a second AD834, also connected as a squarer, can be used, as shown in Figure 20. Note that an attenuator is inserted both in the signal input and in the feedback path to the second AD834. This increases the maximum input capability to +15 dBm and improves the response flatness by damping some of the resonances. The overall gain is unity; that is, the output voltage is exactly equal to the rms value of the input signal. The offset potentiometer at the AD834 outputs extends the dynamic range and is adjusted for a dc output of 125.7 mV when a 1 MHz sinusoidal input at −5 dBm is applied.

Additional filtering is provided; the time constants were chosen to allow operation down to frequencies as low as 1 kHz and to provide a critically damped envelope response, which settles typically within 10 ms for a full-scale input (and proportionally slower for smaller inputs). The 5 μF and 0.1 μF capacitors can be scaled down to reduce response time if accurate rms operation at low frequencies is not required. The output op amp must be specified to accept a common-mode input near its supply. Note that the output polarity can be inverted by replacing the NPN transistor with a PNP type.
Figure 20. Connections for Wideband RMS Measurement
**FREQUENCY DOUBLER**

Figure 21 shows another squaring application. In this case, the output filter has been removed and the wideband differential output is converted to a single-sided signal using a balun, which consists of a length of 50 Ω coaxial cable fed through a ferrite core (Fair-Rite Type 2677006301). No attempt is made to reverse terminate the output. Higher load power can be achieved by replacing the 50 Ω load resistors with ferrite bead inductors. The same precautions should be observed with regard to the printed circuit board (PCB) layout as recommended in the Power Measurement (Mean-Square and RMS) section. The output spectrum shown in Figure 22 is for an input power of +10 dBm at a frequency of 200 MHz. The second harmonic component at 400 MHz has an output power of −15 dBm. Some spurious output at 600 MHz is also present, but it is 30 dB below the main output. At an input frequency of 100 MHz, the measured power level is −16 dBm, while the fundamental feedthrough is reduced to 25 dB below the main output; at an output of 600 MHz the power is −11 dBm and the third harmonic at 900 MHz is 32 dB below the main output.

**WIDEBAND THREE-SIGNAL MULTIPLIER/DIVIDER**

Two AD834 devices and a wideband op amp can be connected to make a versatile multiplier/divider having the transfer function

\[
W = \left( \frac{X_1 - X_2}{U_1 - U_2} \right) + Z
\]

with a denominator range of about 100:1. The denominator input \(U = U_1 - U_2\) must be positive and in the range 100 mV to 10 V; \(X, Y,\) and \(Z\) inputs may have either polarity. Figure 23 shows a general configuration that may be simplified to suit a particular application. This circuit accepts full-scale input voltages of 10 V, and delivers a full-scale output voltage of 10 V. The optional offset trim at the output of the AD834 improves the accuracy for small denominator values. It is adjusted by nuling the output voltage when the \(X\) and \(Y\) inputs are zero and \(U = 100\) mV.

The op amp is internally compensated to be stable without the use of any additional HF compensation. As Input \(U\) is reduced, the bandwidth falls because the feedback around the op amp is proportional to Input \(U\). Note that, this circuit was originally characterized using the AD840 op amp; some alternative op amps include the AD818 and the AD8021.

This circuit can be modified in several ways. For example, if the differential input feature is not needed, the unused input can be connected to ground through a single resistor, equal to the parallel sum of the resistors in the attenuator section. The full-scale input levels on \(X, Y,\) and \(U\) can be adapted to any full-scale voltage down to ±1 V by altering the attenuator ratios. Note, however, that precautions must be taken if the attenuator ratio from the output of \(A_3\) back to the second AD834 (\(A_2\)) is lowered. First, the HF compensation limit of the op amp may be exceeded if the negative feedback factor is too high. Second, if the attenuated output at the AD834 exceeds its clipping level of ±1.3 V, feedback control is lost and the output suddenly jumps to the supply rails. However, with these limitations understood, it is possible to adapt the circuit to smaller full-scale inputs and/or outputs, for use with lower supply voltages.
Figure 23. Wideband Three-Signal Multiplier/Divider
OUTLINE DIMENSIONS

Figure 24. 8-Lead Plastic Dual In-Line Package [PDIP] (N-8)
Dimensions shown in inches and (millimeters)

Figure 25. 8-Lead Ceramic Dual In-Line Package [CERDIP] (Q-8)
Dimensions shown in inches and (millimeters)

Figure 26. 8-Lead Standard Small Outline Package [SOIC_N] (R-8)
Dimensions shown in millimeters and (inches)
### ORDERING GUIDE

<table>
<thead>
<tr>
<th>Model</th>
<th>Temperature Range</th>
<th>Package Description</th>
<th>Package Option</th>
</tr>
</thead>
<tbody>
<tr>
<td>AD834JNZ</td>
<td>0°C to 70°C</td>
<td>8-Lead PDIP</td>
<td>N-8</td>
</tr>
<tr>
<td>AD834JRZ</td>
<td>0°C to 70°C</td>
<td>8-Lead SOIC_N</td>
<td>R-8</td>
</tr>
<tr>
<td>AD834JRZ-RL</td>
<td>0°C to 70°C</td>
<td>8-Lead SOIC_N</td>
<td>R-8</td>
</tr>
<tr>
<td>AD834JRZ-R7</td>
<td>−40°C to +85°C</td>
<td>8-Lead SOIC_N</td>
<td>R-8</td>
</tr>
<tr>
<td>AD834AR-REEL</td>
<td>−40°C to +85°C</td>
<td>8-Lead SOIC_N</td>
<td>R-8</td>
</tr>
<tr>
<td>AD834AR-REEL7</td>
<td>−40°C to +85°C</td>
<td>8-Lead SOIC_N</td>
<td>R-8</td>
</tr>
<tr>
<td>AD834ARZ</td>
<td>−40°C to +85°C</td>
<td>8-Lead SOIC_N</td>
<td>R-8</td>
</tr>
<tr>
<td>AD834ARZ-RL</td>
<td>−40°C to +85°C</td>
<td>8-Lead SOIC_N</td>
<td>R-8</td>
</tr>
<tr>
<td>AD834ARZ-R7</td>
<td>−40°C to +85°C</td>
<td>8-Lead SOIC_N</td>
<td>R-8</td>
</tr>
<tr>
<td>AD834AQ</td>
<td>−40°C to +85°C</td>
<td>8-Lead CERDIP</td>
<td>Q-8</td>
</tr>
<tr>
<td>AD834SQ/883B</td>
<td>−55°C to +125°C</td>
<td>8-Lead CERDIP</td>
<td>Q-8</td>
</tr>
</tbody>
</table>

1 Z = RoHS Compliant Part.