MCP33131/21/11-XX

1 Msp/s/500 kSPS 16/14/12-Bit Single-Ended Input SAR ADC

Features

- Sample Rate (Throughput):
  - MCP33131/21/11-10: 1 Msps
  - MCP33131/21/11-05: 500 kSPS
- 16/14/12-Bit Resolution with No Missing Codes
- No Latency Output
- Wide Operating Voltage Range:
  - Analog Supply Voltage (AVDD): 1.8V
  - Digital Input/Output Interface Voltage (DVIO): 1.7V - 5.5V
  - External Reference (VREF): 2.5V - 5.1V
- Pseudo-Differential Input Operation with Single-Ended Configuration:
  - Input Full-Scale Range: 0V to +VREF
- Ultra Low Current Consumption (typical):
  - During Input Acquisition (Standby): ~0.8 µA
  - During Conversion:
    - MCP331x1-10: ~1.6 mA
    - MCP331x1-05: ~1.4 mA
- SPI-Compatible Serial Communication:
  - SCLK Clock Rate: up to 100 MHz
- ADC Self-Calibration for Offset, Gain, and Linearity Errors:
  - During Power-Up (automatic)
  - On-Demand via user’s command during normal operation
- AEC-Q100 Qualified:
  - Temperature Grade 1: -40°C to +125°C
- Package Options: MSOP-10 and TDFN-10

Typical Applications

- High-Precision Data Acquisition
- Medical Instruments
- Test Equipment
- Electric Vehicle Battery Management Systems
- Motor Control Applications
- Switch-Mode Power Supply Applications
- Battery-Powered Equipment

System Design Supports

The MCP331x1-XX Evaluation Kit demonstrates the performance of the MCP331x1-XX SAR ADC family devices. The evaluation kit includes: (a) MCP331x1-XX Evaluation Board, (b) PIC32MZ EF Curiosity Board for data collection, and (c) SAR ADC Utility PC GUI.

Contact Microchip Technology Inc. for the evaluation tools and the PIC32 MCU firmware example codes.

Package Types

MCP331x1-XX Device Offering (Note 1):

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Resolution</th>
<th>Sample Rate</th>
<th>Input Type</th>
<th>Input Range</th>
<th>Performance (Typical)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>SNR (d BFS)</td>
</tr>
<tr>
<td>MCP33131-10</td>
<td>16-bit</td>
<td>1 Msp/s</td>
<td>Single-Ended</td>
<td>0V to 5.1V</td>
<td>86.7</td>
</tr>
<tr>
<td>MCP33121-10</td>
<td>14-bit</td>
<td>1 Msp/s</td>
<td>Single-Ended</td>
<td>0V to 5.1V</td>
<td>83.5</td>
</tr>
<tr>
<td>MCP33111-10</td>
<td>12-bit</td>
<td>1 Msp/s</td>
<td>Single-Ended</td>
<td>0V to 5.1V</td>
<td>73.8</td>
</tr>
<tr>
<td>MCP33131-05</td>
<td>16-bit</td>
<td>500 kSPS</td>
<td>Single-Ended</td>
<td>0V to 5.1V</td>
<td>86.7</td>
</tr>
<tr>
<td>MCP33121-05</td>
<td>14-bit</td>
<td>500 kSPS</td>
<td>Single-Ended</td>
<td>0V to 5.1V</td>
<td>83.5</td>
</tr>
<tr>
<td>MCP33111-05</td>
<td>12-bit</td>
<td>500 kSPS</td>
<td>Single-Ended</td>
<td>0V to 5.1V</td>
<td>73.8</td>
</tr>
</tbody>
</table>

Note 1: SNR, SFDR, and THD are measured with fIN = 10 kHz, VIN = -1 dBFS, VREF = 5.1V.
**Description**

The MCP33131/MCP33121/MCP33111-10 and MCP33131/MCP33121/MCP33111-05 are single-ended 16, 14, and 12-bit, single-channel 1 Msps and 500 kSPS ADC family devices, respectively, featuring low power consumption and high performance, using a successive approximation register (SAR) architecture.

The device operates with a 2.5V to 5.1V external reference ($V_{REF}$), which supports a wide range of input full-scale range from 0V to $V_{REF}$. The reference voltage setting is independent of the analog supply voltage ($AV_{DD}$) and is higher than $AV_{DD}$. The conversion output is available through an easy-to-use simple SPI-compatible 3-wire interface.

The device requires a 1.8V analog supply voltage ($AV_{DD}$) and a 1.7V to 5.5V digital I/O interface supply voltage ($DV_{IO}$). The wide digital I/O interface supply ($DV_{IO}$) range (1.7V - 5.5V) allows the device to interface with most host devices (Master) available in the current industry such as the PIC32 microcontrollers, without using external voltage level shifters.

When the device is first powered-up, it performs a self-calibration to minimize offset, gain and linearity errors. The device performance stays stable across the specified temperature range. However, when extreme changes in the operating environment, such as in the reference voltage, are made with respect to the initial conditions (e.g. the reference voltage was not fully settled during the initial power-up sequence), the user may send a recalibrate command anytime to initiate another self-calibration to restore optimum performance.

When the initial power-up sequence is completed, the device enters a low-current input acquisition mode, where sampling capacitors are connected to the input pins. This mode is called Standby.

During Standby, most of the internal analog circuitry is shutdown in order to reduce current consumption. Typically, the device consumes less than 1 µA during Standby. A new conversion is started on the rising edge of CNVST. When the conversion is complete and the host lowers CNVST, the output data is presented on SDO, and the device enters Standby to begin acquiring the next input sample. The user can clock out the ADC output data using the SPI-compatible serial clock during Standby.

The ADC system clock is generated by an internal on-chip clock, therefore the conversion is performed independent of the SPI serial clock (SCLK).

This device can be used for various high-speed and high-accuracy analog-to-digital data conversion applications, where design simplicity, low power, and no output latency are needed.

The device is AEC-Q100 qualified for automotive applications and operates over the extended temperature range of -40°C to +125°C. The available package options are Pb-free TDFN-10 and MSOP-10.
1.0 KEY ELECTRICAL CHARACTERISTICS

1.1 Absolute Maximum Ratings†

- External Analog Supply Voltage (AVDD) ............. -0.3V to 2.0V
- External Digital Supply Voltage (DVIO) .............. -0.3V to 5.8V
- External Reference Voltage (VREF) ................. -0.3V to 5.8V
- Analog Inputs w.r.t GND .......................... –0.3V to VREF+0.3V
- Current at Input Pins ...........................................................±2 mA
- Current at Output and Supply Pins .................................±250 mA
- Storage Temperature ...........................................-65°C to +150°C
- Maximum Junction Temperature (TJ) .......................+150°C
- ESD protection on all pins .......................... ≤2kV HBM, ≤2kV CDM, ≤200V MM

†Notice: Stresses above those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

1.2 Electrical Specifications

<table>
<thead>
<tr>
<th>Parameters</th>
<th>Sym.</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power Supply Requirements</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Analog Supply Voltage Range</td>
<td>AVDD</td>
<td>1.7</td>
<td>1.8</td>
<td>1.9</td>
<td>V</td>
<td>(Note 3)</td>
</tr>
<tr>
<td>Digital Input/Output Interface Voltage Range</td>
<td>DVIO</td>
<td>1.7</td>
<td>—</td>
<td>5.5</td>
<td>V</td>
<td>(Note 3)</td>
</tr>
<tr>
<td>Analog Supply Current at AVDD pin:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>During Conversion</td>
<td>IDAN</td>
<td>—</td>
<td>1.6</td>
<td>2.4</td>
<td>mA</td>
<td>f_s = 1 Msps (MCP331x1-10)</td>
</tr>
<tr>
<td>During Standby</td>
<td>IDAN_STBY</td>
<td>—</td>
<td>0.8</td>
<td>2.0</td>
<td>µA</td>
<td>f_s = 1 Msps (MCP331x1-10)</td>
</tr>
<tr>
<td>Digital Supply Current At DVIO pin:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>During Output Data Reading</td>
<td>IO_DATA</td>
<td>—</td>
<td>290</td>
<td>—</td>
<td>µA</td>
<td>f_s = 1 Msps (MCP331x1-10)</td>
</tr>
<tr>
<td>During Standby</td>
<td>IO_STBY</td>
<td>—</td>
<td>30</td>
<td>—</td>
<td>nA</td>
<td>f_s = 1 Msps (MCP331x1-10)</td>
</tr>
<tr>
<td>External Reference Voltage Input</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reference Voltage (Note 2), (Note 3)</td>
<td>VREF</td>
<td>2.5</td>
<td>5.1</td>
<td>V</td>
<td>-40°C ≤ TA ≤ 125°C</td>
<td></td>
</tr>
<tr>
<td>Reference Load Current at VREF pin:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>During Conversion</td>
<td>IREF</td>
<td>—</td>
<td>450</td>
<td>600</td>
<td>µA</td>
<td>f_s = 1 Msps (MCP331x1-10)</td>
</tr>
<tr>
<td>During Standby</td>
<td>IREF_STBY</td>
<td>—</td>
<td>220</td>
<td>360</td>
<td>nA</td>
<td>f_s = 1 Msps (MCP331x1-10)</td>
</tr>
<tr>
<td>Total Power Consumption (Including AVDD, DVIO, VREF pins)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MCP331x1-10</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>at 1 Msps</td>
<td>PDISS_TOTAL</td>
<td>—</td>
<td>6.2</td>
<td>—</td>
<td>mW</td>
<td>Averaged power for tACQ + tCNV</td>
</tr>
<tr>
<td>at 500 kSPS</td>
<td>PDISS_TOTAL</td>
<td>—</td>
<td>3.1</td>
<td>—</td>
<td>mW</td>
<td>During input acquisition (tACQ)</td>
</tr>
<tr>
<td>at 100 kSPS</td>
<td>PDISS_STBY</td>
<td>—</td>
<td>0.6</td>
<td>—</td>
<td>µW</td>
<td>During input acquisition (tACQ)</td>
</tr>
<tr>
<td>During Standby</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MCP331x1-05</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>at 500 kSPS</td>
<td>PDISS_TOTAL</td>
<td>—</td>
<td>4.2</td>
<td>—</td>
<td>mW</td>
<td>Averaged power for tACQ + tCNV</td>
</tr>
<tr>
<td>at 100 kSPS</td>
<td>PDISS_TOTAL</td>
<td>—</td>
<td>0.8</td>
<td>—</td>
<td>mW</td>
<td>During input acquisition (tACQ)</td>
</tr>
<tr>
<td>During Standby</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Note: This parameter is ensured by design and not 100% tested.
2: This parameter is ensured by characterization and not 100% tested.
3: Decoupling capacitor is recommended on the following pins:
   (a) AVDD pin: 1 µF ceramic capacitor, (b) DVIO pin: 0.1 µF ceramic capacitor, (c) VREF pin: 10 µF tantalum capacitor.
4: PSRR (dB) = -20 log (DVOUT/AVDD), where DVOUT = change in conversion result.
5: ENOB = (SINAD - 1.76)/6.02
TABLE 1-1: KEY ELECTRICAL CHARACTERISTICS (CONTINUED)

<table>
<thead>
<tr>
<th>Parameters</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input Voltage Range</td>
<td></td>
<td></td>
<td>V_IN+</td>
<td>V_REF+</td>
<td></td>
</tr>
<tr>
<td>(Note 2)</td>
<td></td>
<td></td>
<td>0.1</td>
<td>0.1</td>
<td></td>
</tr>
<tr>
<td>Input Full-Scale Voltage Range</td>
<td></td>
<td></td>
<td>FSR</td>
<td>VPP</td>
<td></td>
</tr>
<tr>
<td>(Note 2)</td>
<td></td>
<td></td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>Input Sampling Capacitance</td>
<td></td>
<td></td>
<td>C_S</td>
<td>pF</td>
<td></td>
</tr>
<tr>
<td>(Note 1)</td>
<td></td>
<td></td>
<td>31</td>
<td>31</td>
<td></td>
</tr>
<tr>
<td>-3dB Input Bandwidth</td>
<td></td>
<td></td>
<td>BW_-3dB</td>
<td>MHz</td>
<td></td>
</tr>
<tr>
<td>(Note 1)</td>
<td></td>
<td></td>
<td>2.5</td>
<td>2.5</td>
<td></td>
</tr>
<tr>
<td>Aperture Delay</td>
<td></td>
<td></td>
<td></td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>(Note 1)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Leakage Current at Analog Input Pin</td>
<td></td>
<td>±2</td>
<td>±200</td>
<td>nA</td>
<td>During input acquisition (t_ACQ)</td>
</tr>
</tbody>
</table>

System Performance

<table>
<thead>
<tr>
<th>Parameters</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Resolution (No Missing Codes)</td>
<td></td>
<td></td>
<td></td>
<td>Bits</td>
<td></td>
</tr>
<tr>
<td>- Sample Rate (Throughput rate)</td>
<td></td>
<td></td>
<td>fs</td>
<td>kSPS</td>
<td></td>
</tr>
<tr>
<td>- 16</td>
<td></td>
<td></td>
<td>16</td>
<td>16</td>
<td></td>
</tr>
<tr>
<td>- 14</td>
<td></td>
<td></td>
<td>14</td>
<td>14</td>
<td></td>
</tr>
<tr>
<td>- 12</td>
<td></td>
<td></td>
<td>12</td>
<td>12</td>
<td></td>
</tr>
<tr>
<td>Offset Error</td>
<td></td>
<td></td>
<td></td>
<td>mV</td>
<td></td>
</tr>
<tr>
<td>- Offset Error Drift with Temperature</td>
<td></td>
<td>±0.8</td>
<td>±3.66</td>
<td>mV</td>
<td></td>
</tr>
<tr>
<td>Gain Error</td>
<td></td>
<td>±4</td>
<td>±4</td>
<td>LSB</td>
<td></td>
</tr>
<tr>
<td>Gain Error Drift with Temperature</td>
<td></td>
<td>±1</td>
<td>±1</td>
<td>LSB</td>
<td></td>
</tr>
<tr>
<td>Power Supply Rejection Ratio</td>
<td></td>
<td>84</td>
<td>84</td>
<td>dB</td>
<td></td>
</tr>
</tbody>
</table>

Note 1:  This parameter is ensured by design and not 100% tested.
Note 2:  This parameter is ensured by characterization and not 100% tested.
Note 3:  Decoupling capacitor is recommended on the following pins:
(a) AVDD pin: 1 μF ceramic capacitor, (b) DVIO pin: 0.1 μF ceramic capacitor, (c) V_REF pin: 10 μF tantalum capacitor.
Note 4:  PSRR (dB) = -20 log (DVOUT/AVDD), where DVOUT = change in conversion result.
Note 5:  ENOB = (SINAD - 1.76)/6.02
## Dynamic Performance

### Signal-to-Noise Ratio

<table>
<thead>
<tr>
<th>Parameters</th>
<th>Sym.</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Signal-to-Noise Ratio</td>
<td>SNR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MCP33131-10 and MCP33131-05: 16-bit ADC</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>—</td>
<td>86.8</td>
<td>—</td>
<td>dBFS</td>
<td>$V_{REF} = 5V, f_{IN} = 1 kHz$</td>
<td></td>
</tr>
<tr>
<td></td>
<td>—</td>
<td>80.9</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 2.5V, f_{IN} = 1 kHz$</td>
<td></td>
</tr>
<tr>
<td></td>
<td>83.5</td>
<td>86.7</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 5V, f_{IN} = 10 kHz$</td>
<td></td>
</tr>
<tr>
<td></td>
<td>—</td>
<td>80.9</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 2.5V, f_{IN} = 10 kHz$</td>
<td></td>
</tr>
<tr>
<td>MCP33121-10 and MCP33121-05: 14-bit ADC</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>—</td>
<td>83.6</td>
<td>—</td>
<td>dBFS</td>
<td>$V_{REF} = 5V, f_{IN} = 1 kHz$</td>
<td></td>
</tr>
<tr>
<td></td>
<td>—</td>
<td>79.8</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 2.5V, f_{IN} = 1 kHz$</td>
<td></td>
</tr>
<tr>
<td></td>
<td>81.5</td>
<td>83.5</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 5V, f_{IN} = 10 kHz$</td>
<td></td>
</tr>
<tr>
<td></td>
<td>—</td>
<td>79.8</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 2.5V, f_{IN} = 10 kHz$</td>
<td></td>
</tr>
<tr>
<td>MCP33111-10 and MCP33111-05: 12-bit ADC</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>—</td>
<td>73.8</td>
<td>—</td>
<td>dBFS</td>
<td>$V_{REF} = 5V, f_{IN} = 1 kHz$</td>
<td></td>
</tr>
<tr>
<td></td>
<td>—</td>
<td>73.2</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 2.5V, f_{IN} = 1 kHz$</td>
<td></td>
</tr>
<tr>
<td></td>
<td>71.1</td>
<td>73.8</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 5V, f_{IN} = 10 kHz$</td>
<td></td>
</tr>
<tr>
<td></td>
<td>—</td>
<td>73.2</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 2.5V, f_{IN} = 10 kHz$</td>
<td></td>
</tr>
</tbody>
</table>

### Signal-to-Noise and Distortion Ratio

<table>
<thead>
<tr>
<th>Parameters</th>
<th>Sym.</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Signal-to-Noise and Distortion Ratio</td>
<td>SINAD</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MCP33131-10 and MCP33131-05: 16-bit ADC</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>—</td>
<td>86.9</td>
<td>—</td>
<td>dBFS</td>
<td>$V_{REF} = 5V, f_{IN} = 1 kHz$</td>
<td></td>
</tr>
<tr>
<td></td>
<td>—</td>
<td>80.9</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 2.5V, f_{IN} = 1 kHz$</td>
<td></td>
</tr>
<tr>
<td></td>
<td>86.6</td>
<td>—</td>
<td></td>
<td></td>
<td>$V_{REF} = 5V, f_{IN} = 10 kHz$</td>
<td></td>
</tr>
<tr>
<td></td>
<td>—</td>
<td>80</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 2.5V, f_{IN} = 10 kHz$</td>
<td></td>
</tr>
<tr>
<td>MCP33121-10 and MCP33121-05: 14-bit ADC</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>—</td>
<td>83.6</td>
<td>—</td>
<td>dBFS</td>
<td>$V_{REF} = 5V, f_{IN} = 1 kHz$</td>
<td></td>
</tr>
<tr>
<td></td>
<td>—</td>
<td>79.8</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 2.5V, f_{IN} = 1 kHz$</td>
<td></td>
</tr>
<tr>
<td></td>
<td>83.4</td>
<td>—</td>
<td></td>
<td></td>
<td>$V_{REF} = 5V, f_{IN} = 10 kHz$</td>
<td></td>
</tr>
<tr>
<td></td>
<td>—</td>
<td>79.1</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 2.5V, f_{IN} = 10 kHz$</td>
<td></td>
</tr>
<tr>
<td>MCP33111-10 and MCP33111-05: 12-bit ADC</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>—</td>
<td>73.8</td>
<td>—</td>
<td>dBFS</td>
<td>$V_{REF} = 5V, f_{IN} = 1 kHz$</td>
<td></td>
</tr>
<tr>
<td></td>
<td>—</td>
<td>73.2</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 2.5V, f_{IN} = 1 kHz$</td>
<td></td>
</tr>
<tr>
<td></td>
<td>73</td>
<td>—</td>
<td></td>
<td></td>
<td>$V_{REF} = 5V, f_{IN} = 10 kHz$</td>
<td></td>
</tr>
</tbody>
</table>

**Note**

1: This parameter is ensured by design and not 100% tested.
2: This parameter is ensured by characterization and not 100% tested.
3: Decoupling capacitor is recommended on the following pins:
   - (a) AVDD pin: 1 µF ceramic capacitor, (b) DVIO pin: 0.1 µF ceramic capacitor, (c) VREF pin: 10 µF tantalum capacitor.
4: PSRR (dB) = -20 log ($D_{VOUT}/$AVDD), where $D_{VOUT}$ = change in conversion result.
5: ENOB = (SINAD - 1.76)/6.02
### MCP33131/MCP33121/MCP33111-XX

#### TABLE 1-1: KEY ELECTRICAL CHARACTERISTICS (CONTINUED)

**Electrical Specifications:** Unless otherwise specified, all parameters apply for $T_A = -40°C$ to $+125°C$, $AVDD = 1.8V$, $DVIO = 3.3V$, $V_{REF} = 5V$, $GND = 0V$, Analog Input ($V_{in}$) = -1 dBFS sine wave, $f_{in} = 10 kHz$, $C_{LOAD_SDO} = 20 \mu F$.

- MCP331x1-10: Sample Rate ($f_S$) = 1 Msps, SPI Clock Input (SCLK) = 60 MHz.
- MCP331x1-05: Sample Rate ($f_S$) = 500 kSPS, SPI Clock Input (SCLK) = 30 MHz.

<table>
<thead>
<tr>
<th>Parameters</th>
<th>Sym.</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Spurious Free Dynamic Range</td>
<td>SFDR</td>
<td></td>
<td></td>
<td></td>
<td>dBc</td>
<td></td>
</tr>
<tr>
<td>MCP33131-10 and MCP33131-05: 16-bit ADC</td>
<td></td>
<td>99.4</td>
<td>—</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 5V, f_{in} = 1 kHz$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>94.4</td>
<td>—</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 2.5V, f_{in} = 1 kHz$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>98.9</td>
<td>—</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 5V, f_{in} = 10 kHz$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>93.9</td>
<td>—</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 2.5V, f_{in} = 10 kHz$</td>
</tr>
<tr>
<td>MCP33121-10 and MCP33121-05: 14-bit ADC</td>
<td></td>
<td>99.3</td>
<td>—</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 5V, f_{in} = 1 kHz$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>94.4</td>
<td>—</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 2.5V, f_{in} = 1 kHz$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>98.8</td>
<td>—</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 5V, f_{in} = 10 kHz$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>93.9</td>
<td>—</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 2.5V, f_{in} = 10 kHz$</td>
</tr>
<tr>
<td>MCP33111-10 and MCP33111-05: 12-bit ADC</td>
<td></td>
<td>97.4</td>
<td>—</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 5V, f_{in} = 1 kHz$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>94.2</td>
<td>—</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 2.5V, f_{in} = 1 kHz$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>95.9</td>
<td>—</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 5V, f_{in} = 10 kHz$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>93.7</td>
<td>—</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 2.5V, f_{in} = 10 kHz$</td>
</tr>
<tr>
<td>Total Harmonic Distortion (first five harmonics)</td>
<td>THD</td>
<td></td>
<td></td>
<td></td>
<td>dBc</td>
<td></td>
</tr>
<tr>
<td>MCP33131-10 and MCP33131-05: 16-bit ADC</td>
<td></td>
<td>-97.6</td>
<td>—</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 5V, f_{in} = 1 kHz$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>-92.5</td>
<td>—</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 2.5V, f_{in} = 1 kHz$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>-97.4</td>
<td>—</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 5V, f_{in} = 10 kHz$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>-92.4</td>
<td>—</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 2.5V, f_{in} = 10 kHz$</td>
</tr>
<tr>
<td>MCP33121-10 and MCP33121-05: 14-bit ADC</td>
<td></td>
<td>-97.4</td>
<td>—</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 5V, f_{in} = 1 kHz$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>-92.4</td>
<td>—</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 2.5V, f_{in} = 1 kHz$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>-97.2</td>
<td>—</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 5V, f_{in} = 10 kHz$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>-92.3</td>
<td>—</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 2.5V, f_{in} = 10 kHz$</td>
</tr>
<tr>
<td>MCP33111-10 and MCP33111-05: 12-bit ADC</td>
<td></td>
<td>-94.4</td>
<td>—</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 5V, f_{in} = 1 kHz$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>-91.7</td>
<td>—</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 2.5V, f_{in} = 1 kHz$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>-93.7</td>
<td>—</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 5V, f_{in} = 10 kHz$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>-91.5</td>
<td>—</td>
<td>—</td>
<td></td>
<td>$V_{REF} = 2.5V, f_{in} = 10 kHz$</td>
</tr>
</tbody>
</table>

**Note:**

1. This parameter is ensured by design and not 100% tested.
2. This parameter is ensured by characterization and not 100% tested.
3. Decoupling capacitor is recommended on the following pins:
   - (a) AVDD pin: 1 \( \mu F \) ceramic capacitor,
   - (b) DVIO pin: 0.1 \( \mu F \) ceramic capacitor,
   - (c) VREF pin: 10 \( \mu F \) tantalum capacitor.
4. PSRR (dB) = -20 log (DVOUT/AVDD), where DVOUT = change in conversion result.
5. ENOB = (SINAD - 1.76)/6.02
### TABLE 1-1: KEY ELECTRICAL CHARACTERISTICS (CONTINUED)

**Electrical Specifications:** Unless otherwise specified, all parameters apply for $T_A = -40°C$ to $+125°C$, $AVDD = 1.8V$, $DVIO = 3.3V$, $VREF = 5V$, $GND = 0V$, Analog Input ($V_{IN}$) = ±1 dBFS sine wave, $f_{IN} = 10 kHz$, $C_{LOAD,SDO} = 20 pF$.
- MCP331x1-10: Sample Rate ($f_S$) = 1 Msps, SPI Clock Input (SCLK) = 60 MHz.
- MCP331x1-05: Sample Rate ($f_S$) = 500 kSPS, SPI Clock Input (SCLK) = 30 MHz.

<table>
<thead>
<tr>
<th>Parameters</th>
<th>Sym.</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>System Self-Calibration</td>
<td>$t_{CAL}$</td>
<td>—</td>
<td>500</td>
<td>650</td>
<td>ms</td>
<td>(Note 2)</td>
</tr>
<tr>
<td>Number of SCLK Clocks for Recalibrate Command</td>
<td>$ReCal_{NSCLK}$</td>
<td>—</td>
<td>1024</td>
<td>—</td>
<td>clocks</td>
<td>Includes clocks for data bits</td>
</tr>
<tr>
<td><strong>Serial Interface Timing Information:</strong> See Table 1-2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>Digital Inputs/Outputs</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>High-level Input voltage</td>
<td>$V_{IH}$</td>
<td>0.7 * $DV_{IO}$</td>
<td>—</td>
<td>$DV_{IO} + 0.3$</td>
<td>V</td>
<td>$DV_{IO} \geq 2.3V$</td>
</tr>
<tr>
<td>Low-level input voltage</td>
<td>$V_{IL}$</td>
<td>-0.3</td>
<td>—</td>
<td>0.3 * $DV_{IO}$</td>
<td>V</td>
<td>$DV_{IO} \geq 2.3V$</td>
</tr>
<tr>
<td>Hysteresis of Schmitt Trigger Inputs</td>
<td>$V_{HYST}$</td>
<td>—</td>
<td>0.2 * $DV_{IO}$</td>
<td>—</td>
<td>V</td>
<td>All digital inputs</td>
</tr>
<tr>
<td>Low-level output voltage</td>
<td>$V_{OL}$</td>
<td>—</td>
<td>—</td>
<td>0.2 * $DV_{IO}$</td>
<td>V</td>
<td>$I_{OL} = 500 \mu A$ (sink)</td>
</tr>
<tr>
<td>High-level output voltage</td>
<td>$V_{OH}$</td>
<td>0.8 * $DV_{IO}$</td>
<td>—</td>
<td>—</td>
<td>V</td>
<td>$I_{OL} = -500 \mu A$ (source)</td>
</tr>
<tr>
<td>Input leakage current</td>
<td>$I_{LI}$</td>
<td>—</td>
<td>—</td>
<td>±1</td>
<td>$\mu A$</td>
<td>CNVST/SDI/SCLK = GND or $DV_{IO}$</td>
</tr>
<tr>
<td>Output leakage current</td>
<td>$I_{LO}$</td>
<td>—</td>
<td>—</td>
<td>±1</td>
<td>$\mu A$</td>
<td>Output is high-Z, SDO = GND or $DV_{IO}$</td>
</tr>
<tr>
<td>Internal capacitance (all digital inputs and outputs)</td>
<td>$C_{INT}$</td>
<td>—</td>
<td>7</td>
<td>—</td>
<td>pF</td>
<td>$T_A = 25°C$ (Note 1)</td>
</tr>
</tbody>
</table>

**Note**
1: This parameter is ensured by design and not 100% tested.
2: This parameter is ensured by characterization and not 100% tested.
3: Decoupling capacitor is recommended on the following pins:
   (a) AVDD pin: 1 $\mu F$ ceramic capacitor, (b) DVIO pin: 0.1 $\mu F$ ceramic capacitor, (c) VREF pin: 10 $\mu F$ tantalum capacitor.
4: PSRR (dB) = $-20 \log (DV_{OUT}/AVDD)$, where $DV_{OUT}$ = change in conversion result.
5: ENOB = $(SINAD - 1.76)/6.02$
TABLE 1-2: SERIAL INTERFACE TIMING SPECIFICATIONS

Electrical Specifications: Unless otherwise specified, all parameters apply for \( T_A = -40°C \) to +125°C, \( AVDD = 1.8V \), \( DVIO = 3.3V \), \( GND = 0V \), Analog Input (\( A_{IN} \)) = -1 dBFS sine wave, Resolution = 16-bit (MCP33131-10), \( f_{IN} = 10 \) kHz, \( C_{LOAD_SDO} = 20 \) pF, +25°C is applied for typical value. All timings are measured at 50%. See Figure 1-1 for timing diagram.
- MCP331x1-10: Sample Rate \( f_s = 1 \) Msps, SPI Clock Input (SCLK) = 60 MHz.
- MCP331x1-05: Sample Rate \( f_s = 500 \) kSPS, SPI Clock Input (SCLK) = 30 MHz.

<table>
<thead>
<tr>
<th>Parameters</th>
<th>Symbol</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Serial Clock frequency ( f_{SCLK} )</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>100</td>
<td>MHz</td>
<td>See ( f_{SCLK} ) specification</td>
</tr>
<tr>
<td>SCLK Period</td>
<td>( t_{SCLK} )</td>
<td>10</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>( DVIO \geq 3.3V, f_{SCLK} = 100 ) MHz (Max)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>12</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>( DVIO \geq 2.3V, f_{SCLK} = 83.3 ) MHz (Max)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>16</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>( DVIO \geq 1.7V, f_{SCLK} = 62.5 ) MHz (Max)</td>
</tr>
<tr>
<td>SCLK Low Time</td>
<td>( t_{SCLK_L} )</td>
<td>3</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>( DVIO \geq 2.3V )</td>
</tr>
<tr>
<td></td>
<td></td>
<td>4.5</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>( DVIO \geq 1.7V )</td>
</tr>
<tr>
<td>SCLK High Time</td>
<td>( t_{SCLK_H} )</td>
<td>3</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>( DVIO \geq 2.3V )</td>
</tr>
<tr>
<td></td>
<td></td>
<td>4.5</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>( DVIO \geq 1.7V )</td>
</tr>
<tr>
<td>Output Valid from SCLK Low</td>
<td>( t_{DO} )</td>
<td>—</td>
<td>—</td>
<td>9.5</td>
<td>ns</td>
<td>( DVIO \geq 3.3V )</td>
</tr>
<tr>
<td></td>
<td></td>
<td>—</td>
<td>—</td>
<td>12</td>
<td>ns</td>
<td>( DVIO \geq 2.3V )</td>
</tr>
<tr>
<td></td>
<td></td>
<td>—</td>
<td>—</td>
<td>16</td>
<td>ns</td>
<td>( DVIO \geq 1.7V )</td>
</tr>
<tr>
<td>Quiet time</td>
<td>( t_{QUIET} )</td>
<td>10</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>(Note 2)</td>
</tr>
</tbody>
</table>

3-Wire Operation:
- SDI Valid Setup time \( t_{SU_{SDI},CNVT} \) = 5 ns (SDI High to CNVST Rising Edge)
- CNVST Pulse Width High Time \( t_{CNVH} \) = 10 ns
- Output Enable Time \( t_{EN} \) = 15 ns
- Output Disable Time \( t_{DIS} \) = 15 ns (Note 2)

MCP331x1-10
- Sample Rate \( f_s \) = 1 Msps
- Input Acquisition Time \( t_{ADO} \): \( 290 \) ns, \( 250 \) ns
- Data Conversion Time \( t_{CNV} \): \( 700 \) ns, \( 710 \) ns, \( 750 \) ns
- Time between Conversions \( t_{CYC} \): 1 \( \mu \)s

MCP331x1-05
- Sample Rate \( f_s \) = 500 kSPS
- Input Acquisition Time \( t_{ADO} \): \( 700 \) ns, \( 800 \) ns
- Data Conversion Time \( t_{CNV} \): \( 1200 \) ns, \( 1300 \) ns
- Time between Conversions \( t_{CYC} \): 2 \( \mu \)s

Note 1: This parameter is ensured by design and not 100% tested.
Note 2: This parameter is ensured by characterization and not 100% tested.

TABLE 1-3: TEMPERATURE CHARACTERISTICS

<table>
<thead>
<tr>
<th>Parameters</th>
<th>Symbol</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Temperature Ranges</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>(Note 1)</td>
</tr>
<tr>
<td>Operating Temperature Range</td>
<td>( T_A )</td>
<td>-40</td>
<td>—</td>
<td>+125</td>
<td>°C</td>
<td></td>
</tr>
<tr>
<td>Storage Temperature Range</td>
<td>( T_A )</td>
<td>-65</td>
<td>—</td>
<td>+150</td>
<td>°C</td>
<td></td>
</tr>
<tr>
<td>Thermal Package Resistance</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Thermal Resistance, MSOP-10</td>
<td>( \theta_{JA} )</td>
<td>—</td>
<td>202</td>
<td>—</td>
<td>°C/W</td>
<td></td>
</tr>
<tr>
<td>Thermal Resistance, TDFN-10</td>
<td>( \theta_{JA} )</td>
<td>—</td>
<td>68</td>
<td>—</td>
<td>°C/W</td>
<td></td>
</tr>
</tbody>
</table>

Note 1: The internal junction temperature \( T_J \) must not exceed the absolute maximum specification of +150°C.
FIGURE 1-1: Interface Timing Diagram. CNVST is used as chip select. See Figure 7-2 for More Details.

Note 1: $n = 16$ for 16-bit, 14 for 14-bit device, and 12 for 12-bit device.
2: $t_{EN}$ when CNVST is lowered after $t_{CNV}$ (MAX).
3: $t_{EN}$ when CNVST is lowered before $t_{CNV}$ (MAX).
2.0 TYPICAL PERFORMANCE CURVES FOR 16-BIT DEVICES (MCP33131-XX)

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

**Note:** Unless otherwise specified, all parameters apply for $T_A = \pm 25°C$, $AV_{DD} = 1.8V$, $DV_{IO} = 3.3V$, $V_{REF} = 5V$, $GND = 0V$, Differential Analog Input ($V_{IN}$) = -1 dBFS, $f_{IN} = 10 kHz$, $C_{LOAD_SDO} = 20 pF$.

- **MCP33131-10:** Sample Rate ($f_S$) = 1 Msps, SPI Clock Input ($SCLK$) = 60 MHz.
- **MCP33131-05:** Sample Rate ($f_S$) = 500 kSPS, SPI Clock Input ($SCLK$) = 30 MHz.

**FIGURE 2-1:** INL vs. Output Code.

**FIGURE 2-2:** DNL vs. Output Code.

**FIGURE 2-3:** INL vs. Temperature.

**FIGURE 2-4:** INL vs. Output Code.

**FIGURE 2-5:** DNL vs. Output Code.

**FIGURE 2-6:** DNL vs. Temperature.
Note: Unless otherwise specified, all parameters apply for $T_A = +25°C$, $AV_{DD} = 1.8V$, $DV_{IO} = 3.3V$, $V_{REF} = 5V$, $GND = 0V$, Differential Analog Input ($V_{IN}$) = -1 dBFS, $f_{IN} = 10$ kHz, $C_{LOAD_SDO} = 20$ pF.

**MCP33131-10**: Sample Rate ($f_S$) = 1 Msps, SPI Clock Input (SCLK) = 60 MHz.

**MCP33131-05**: Sample Rate ($f_S$) = 500 kSPS, SPI Clock Input (SCLK) = 30 MHz.

**FIGURE 2-7**: INL vs. Reference Voltage.

**FIGURE 2-8**: FFT for 10 kHz Input Signal: $f_S = 1$ Msps, $V_{IN}$ = -1 dBFS, $V_{REF}$ = 5V.

**FIGURE 2-9**: FFT for 10 kHz Input Signal: $f_S = 500$ kSPS, $V_{IN}$ = -1 dBFS, $V_{REF}$ = 5V.

**FIGURE 2-10**: DNL vs. Reference Voltage.

**FIGURE 2-11**: FFT for 10 kHz Input Signal: $f_S = 1$ Msps, $V_{IN}$ = -1 dBFS, $V_{REF}$ = 2.5V.

**FIGURE 2-12**: FFT for 10 kHz Input Signal: $f_S = 500$ kSPS, $V_{IN}$ = -1 dBFS, $V_{REF}$ = 2.5V.
MCP33131/MCP33121/MCP33111-XX

Note: Unless otherwise specified, all parameters apply for $T_A = +25^\circ C$, $AV_{DD} = 1.8V$, $DV_{IO} = 3.3V$, $V_{REF} = 5V$, $GND = 0V$, Differential Analog Input (Vin) = -1 dBFS, $f_{IN} = 10$ kHz, $C_{LOAD_{SDO}} = 20$ pF. 
MCP33131-10: Sample Rate ($f_s$) = 1 Msps, SPI Clock Input (SCLK) = 60 MHz.
MCP33131-05: Sample Rate ($f_s$) = 500 kSPS, SPI Clock Input (SCLK) = 30 MHz.

**FIGURE 2-13:** SNR/SINAD/ENOB vs. $V_{REF}$

**FIGURE 2-14:** SNR/SINAD vs. Temperature: $V_{REF} = 5V$.

**FIGURE 2-15:** SNR/SINAD vs. Input Amplitude: $F_{IN} = 10$ kHz.

**FIGURE 2-16:** SFDR/THD vs. $V_{REF}$

**FIGURE 2-17:** SNR/SINAD vs. Temperature: $V_{REF} = 2.5V$.

**FIGURE 2-18:** SNR/SINAD vs. Input Amplitude: $F_{IN} = 10$ kHz.
Note: Unless otherwise specified, all parameters apply for TA = +25°C, AVDD = 1.8V, DVIO = 3.3V, VREF = 5V, GND = 0V, Differential Analog Input (VIN) = -1 dBFS, fIN = 10 kHz, CLOAD_SDO = 20 pF.

MCP33131-10: Sample Rate (fS) = 1 Msps, SPI Clock Input (SCLK) = 60 MHz.
MCP33131-05: Sample Rate (fS) = 500 kSPS, SPI Clock Input (SCLK) = 30 MHz.

FIGURE 2-19: SNR/SINAD vs. Input Frequency: VIN = -1 dBFS.

FIGURE 2-20: THD/SFDR vs. Temperature: VREF = 5V.

FIGURE 2-21: THD/SFDR vs. Input Frequency: VREF = 5V.

FIGURE 2-22: SNR/SINAD vs. Input Frequency: VIN = -1 dBFS.

FIGURE 2-23: THD/SFDR vs. Temperature: VREF = 2.5V.

FIGURE 2-24: THD/SFDR vs. Input Frequency: VREF = 2.5V.
Note: Unless otherwise specified, all parameters apply for \( T_A = +25^\circ C \), \( AVDD = 1.8V \), \( DVIO = 3.3V \), \( VREF = 5V \), \( GND = 0V \), Differential Analog Input (Vin) = -1 dBFS, \( f_{IN} = 10 \) kHz, \( C_{LOAD\_SDO} = 20 \) pF.

MCP33131-10: Sample Rate \( (f_S) = 1 \) Msps, SPI Clock Input (SCLK) = 60 MHz.
MCP33131-05: Sample Rate \( (f_S) = 500 \) kSPS, SPI Clock Input (SCLK) = 30 MHz.

**FIGURE 2-25:** THD/SFDR vs. Input Amplitude: \( V_{REF} = 5V \).

**FIGURE 2-26:** Shorted Input Histogram: \( V_{REF} = 5V \).

**FIGURE 2-27:** Offset and Gain Error vs. Temperature: \( V_{REF} = 5V \).

**FIGURE 2-28:** THD/SFDR vs. Input Amplitude: \( V_{REF} = 2.5V \).

**FIGURE 2-29:** Shorted Input Histogram: \( V_{REF} = 2.5V \).

**FIGURE 2-30:** Offset and Gain Error vs. Temperature: \( V_{REF} = 2.5V \).
Note: Unless otherwise specified, all parameters apply for $T_A = +25°C$, $AV_{DD} = 1.8V$, $DV_{IO} = 3.3V$, $V_{REF} = 5V$, GND = 0V, Differential Analog Input ($V_{IN}$) = $-1$ dBFS, $f_{IN} = 10 kHz$, $C_{LOAD_{SDO}} = 20 pF$.

MCP33131-10: Sample Rate ($f_S$) = 1 Msps, SPI Clock Input (SCLK) = 60 MHz.
MCP33131-05: Sample Rate ($f_S$) = 500 kSPS, SPI Clock Input (SCLK) = 30 MHz.

FIGURE 2-31: CMRR vs. Input Frequency: $V_{REF} = 5V$.

FIGURE 2-32: Power Consumption vs. Sample Rate: $C_{LOAD_{SDO}} = 20 pF$.

FIGURE 2-33: Power Consumption vs. Temperature: $C_{LOAD_{SDO}} = 20 pF$.

FIGURE 2-34: Power Consumption vs. Temperature During Shutdown.

FIGURE 2-35: Power Consumption vs. Sample Rate: $C_{LOAD_{SDO}} = 20 pF$.

FIGURE 2-36: Power Consumption vs. Temperature: $C_{LOAD_{SDO}} = 20 pF$. 
3.0  TYPICAL PERFORMANCE CURVES FOR 14-BIT DEVICES (MCP33121-XX)

Note:  The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

Note:  Unless otherwise specified, all parameters apply for TA = +25°C, AVDD = 1.8V, DVIO = 3.3V, VREF = 5V, GND = 0V, Differential Analog Input (Vin) = -1 dBFS, fIN = 10 kHz, CLOAD_SDO = 20 pF.
MCP33121-10: Sample Rate (fS) = 1 Msps, SPI Clock Input (SCLK) = 60 MHz.
MCP33121-05: Sample Rate (fS) = 500 kSPS, SPI Clock Input (SCLK) = 30 MHz.

FIGURE 3-1:  INL vs. Output Code.

FIGURE 3-2:  DNL vs. Output Code.

FIGURE 3-3:  INL vs. Temperature.

FIGURE 3-4:  INL vs. Output Code.

FIGURE 3-5:  DNL vs. Output Code.

FIGURE 3-6:  DNL vs. Temperature.
Note: Unless otherwise specified, all parameters apply for TA = +25°C, AVDD = 1.8V, DVIO = 3.3V, VREF = 5V, GND = 0V, Differential Analog Input (VIN) = -1 dBFS, fIN = 10 kHz, CLOAD_SDO = 20 pF.
MCP33121-10: Sample Rate (fS) = 1 Msps, SPI Clock Input (SCLK) = 60 MHz.
MCP33121-05: Sample Rate (fS) = 500 kSPS, SPI Clock Input (SCLK) = 30 MHz.

**FIGURE 3-7:** INL vs. Reference Voltage.

**FIGURE 3-8:** FFT for 10 kHz Input Signal: 
$f_S = 1$ Msps, $V_{IN} = -1$ dBFS, $V_{REF} = 5V$.

**FIGURE 3-9:** FFT for 10 kHz Input Signal: 
$f_S = 500$ kSPS, $V_{IN} = -1$ dBFS, $V_{REF} = 5V$.

**FIGURE 3-10:** DNL vs. Reference Voltage.

**FIGURE 3-11:** FFT for 10 kHz Input Signal: 
$f_S = 1$ Msps, $V_{IN} = -1$ dBFS, $V_{REF} = 2.5V$.

**FIGURE 3-12:** FFT for 10 kHz Input Signal: 
$f_S = 500$ kSPS, $V_{IN} = -1$ dBFS, $V_{REF} = 2.5V$. 

MCP33131/MCP33121/MCP33111-XX

© 2018 Microchip Technology Inc.
MCP33131/MCP33121/MCP33111-XX

Note: Unless otherwise specified, all parameters apply for $T_A = +25^\circ C$, $AVDD = 1.8V$, $DVIO = 3.3V$, $V_{REF} = 5V$, $GND = 0V$, Differential Analog Input (Vin) = -1 dBFS, $f_{IN} = 10kHz$, $C_{LOAD_{SDO}} = 20pF$.

MCP33121-10: Sample Rate ($f_S$) = 1 Msps, SPI Clock Input (SCLK) = 60 MHz.
MCP33121-05: Sample Rate ($f_S$) = 500 kSPS, SPI Clock Input (SCLK) = 30 MHz.

**FIGURE 3-13:** SNR/SINAD/ENOB vs. $V_{REF}$.

**FIGURE 3-14:** SNR/SINAD vs. Temperature: $V_{REF} = 5V$.

**FIGURE 3-15:** SNR/SINAD vs. Input Amplitude: $F_{IN} = 10kHz$.

**FIGURE 3-16:** SFDR/THD vs. $V_{REF}$.

**FIGURE 3-17:** SNR/SINAD vs. Temperature: $V_{REF} = 2.5V$.

**FIGURE 3-18:** SNR/SINAD vs. Input Amplitude: $F_{IN} = 10kHz$. 
Note: Unless otherwise specified, all parameters apply for \(T_A = +25°C\), \(AV_{DD} = 1.8V\), \(DV_{IO} = 3.3V\), \(V_{REF} = 5V\), \(GND = 0V\), Differential Analog Input \((V_{IN}) = -1\) dBFS, \(f_{IN} = 10\) kHz, \(C_{LOAD\_SDO} = 20\) pF.

**MCP33121-10**: Sample Rate \((f_S) = 1\) Msps, SPI Clock Input \((SCLK) = 60\) MHz.

**MCP33121-05**: Sample Rate \((f_S) = 500\) kSPS, SPI Clock Input \((SCLK) = 30\) MHz.

**FIGURE 3-19**: SNR/SINAD vs. Input Frequency: \(V_{IN} = -1\) dBFS.

**FIGURE 3-20**: THD/SFDR vs. Temperature: \(V_{REF} = 5V\).

**FIGURE 3-21**: THD/SFDR vs. Input Frequency: \(V_{REF} = 5V\).

**FIGURE 3-22**: SNR/SINAD vs. Input Frequency: \(V_{IN} = -1\) dBFS.

**FIGURE 3-23**: THD/SFDR vs. Temperature: \(V_{REF} = 2.5V\).

**FIGURE 3-24**: THD/SFDR vs. Input Frequency: \(V_{REF} = 2.5V\).
Note: Unless otherwise specified, all parameters apply for $T_A = +25^\circ C$, $AV_{DD} = 1.8V$, $DV_{IO} = 3.3V$, $V_{REF} = 5V$, $GND = 0V$, Differential Analog Input ($V_{IN}$) = $-1$ dBFS, $f_{IN} = 10$ kHz, $C_{LOAD_{,SDO}} = 20$ pF.

MCP33121-10: Sample Rate ($f_S$) = 1 Msps, SPI Clock Input ($SCLK$) = 60 MHz.
MCP33121-05: Sample Rate ($f_S$) = 500 kSPS, SPI Clock Input ($SCLK$) = 30 MHz.

FIGURE 3-25: THD/SFDR vs. Input Amplitude: $V_{REF} = 5V$.

FIGURE 3-26: Shorted Input Histogram: $V_{REF} = 5V$.

FIGURE 3-27: Offset and Gain Error vs. Temperature: $V_{REF} = 5V$.

FIGURE 3-28: THD/SFDR vs. Input Amplitude: $V_{REF} = 2.5V$.

FIGURE 3-29: Shorted Input Histogram: $V_{REF} = 2.5V$.

FIGURE 3-30: Offset and Gain Error vs. Temperature: $V_{REF} = 2.5V$. 
Note: Unless otherwise specified, all parameters apply for $T_A = +25^\circ C$, $AV_{DD} = 1.8V$, $DV_{IO} = 3.3V$, $V_{REF} = 5V$, $GND = 0V$, Differential Analog Input ($VIN$) = -1 dBFS, $f_{IN} = 10$ kHz, $C_{LOAD\_SDO} = 20$ pF.

MCP33121-10: Sample Rate ($f_S$) = 1 Msps, SPI Clock Input ($SCLK$) = 60 MHz.
MCP33121-05: Sample Rate ($f_S$) = 500 kSPS, SPI Clock Input ($SCLK$) = 30 MHz.

**FIGURE 3-31:** CMRR vs. Input Frequency: $V_{REF} = 5V$.  

**FIGURE 3-32:** Power Consumption vs. Sample Rate: $C_{LOAD\_SDO} = 20$ pF.  

**FIGURE 3-33:** Power Consumption vs. Temperature: $C_{LOAD\_SDO} = 20$ pF.  

**FIGURE 3-34:** Power Consumption vs. Temperature During Shutdown.  

**FIGURE 3-35:** Power Consumption vs. Sample Rate: $C_{LOAD\_SDO} = 20$ pF.  

**FIGURE 3-36:** Power Consumption vs. Temperature.
4.0 TYPICAL PERFORMANCE CURVES FOR 12-BIT DEVICES (MCP33111-XX)

Note: The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

Note: Unless otherwise specified, all parameters apply for $T_A = \pm 25^\circ C$, $V_{DD} = 1.8V$, $V_{IO} = 3.3V$, $V_{REF} = 5V$, $GND = 0V$, Differential Analog Input ($V_{IN}$) = -1 dBFS, $f_{IN} = 10$ kHz, $C_{LOAD_{SDO}} = 20$ pF.
MCP33111-10: Sample Rate ($f_S$) = 1 Msps, SPI Clock Input (SCLK) = 60 MHz.
MCP33111-05: Sample Rate ($f_S$) = 500 kSPS, SPI Clock Input (SCLK) = 30 MHz.

FIGURE 4-1: INL vs. Output Code.

FIGURE 4-2: DNL vs. Output Code.

FIGURE 4-3: INL vs. Temperature.

FIGURE 4-4: INL vs. Output Code.

FIGURE 4-5: DNL vs. Output Code.

FIGURE 4-6: DNL vs. Temperature.
Note: Unless otherwise specified, all parameters apply for \( T_A = +25^\circ\text{C}, \) \( AV_{DD} = 1.8\text{V}, \) \( DV_{IO} = 3.3\text{V}, \) \( V_{REF} = 5\text{V}, \) \( GND = 0\text{V}, \) Differential Analog Input \( (V_{IN}) = -1\text{ dBFS}, \) \( f_{IN} = 10\text{ kHz}, \) \( C_{LOAD\_SDO} = 20\text{ pF}. \)

**MCP33111-10**: Sample Rate \( (f_S) = 1\text{ Msps}, \) SPI Clock Input \( (SCLK) = 60\text{ MHz}. \)

**MCP33111-05**: Sample Rate \( (f_S) = 500\text{ kSPS}, \) SPI Clock Input \( (SCLK) = 30\text{ MHz}. \)

**FIGURE 4-7:** INL vs. Reference Voltage.

**FIGURE 4-8:** FFT for 10 kHz Input Signal: \( f_S = 1\text{ Msps}, \) \( V_{IN} = -1\text{ dBFS}, \) \( V_{REF} = 5\text{V}. \)

**FIGURE 4-9:** FFT for 10 kHz Input Signal: \( f_S = 500\text{ kSPS}, \) \( V_{IN} = -1\text{ dBFS}, \) \( V_{REF} = 5\text{V}. \)

**FIGURE 4-10:** DNL vs. Reference Voltage.

**FIGURE 4-11:** FFT for 10 kHz Input Signal: \( f_S = 1\text{ Msps}, \) \( V_{IN} = -1\text{ dBFS}, \) \( V_{REF} = 2.5\text{V}. \)

**FIGURE 4-12:** FFT for 10 kHz Input Signal: \( f_S = 500\text{ kSPS}, \) \( V_{IN} = -1\text{ dBFS}, \) \( V_{REF} = 2.5\text{V}. \)
Note: Unless otherwise specified, all parameters apply for $T_A = +25^\circ C$, $AV_{DD} = 1.8V$, $DV_{IO} = 3.3V$, $V_{REF} = 5V$, $GND = 0V$, Differential Analog Input ($Vin$) $=-1$ dBFS, $f_{IN} = 10$ kHz, $C_{LOAD\_SDO} = 20$ pF.

**MCP33111-10**: Sample Rate ($f_S$) = 1 Msps, SPI Clock Input ($SCLK$) = 60 MHz.

**MCP33111-05**: Sample Rate ($f_S$) = 500 kSPS, SPI Clock Input ($SCLK$) = 30 MHz.

**FIGURE 4-13**: SNR/SINAD/ENOB vs. $V_{REF}$

**FIGURE 4-14**: SNR/SINAD vs. Temperature: $V_{REF} = 5V$.

**FIGURE 4-15**: SNR/SINAD vs. Input Amplitude: $f_{IN} = 10$ kHz.

**FIGURE 4-16**: SFDR/THD vs. $V_{REF}$

**FIGURE 4-17**: SNR/SINAD vs. Temperature: $V_{REF} = 2.5V$.

**FIGURE 4-18**: SNR/SINAD vs. Input Amplitude: $f_{IN} = 10$ kHz.
Note: Unless otherwise specified, all parameters apply for $T_{A} = +25^\circ C$, $AV_{DD} = 1.8V$, $DV_{IO} = 3.3V$, $V_{REF} = 5V$, $GND = 0V$, Differential Analog Input ($V_{IN}$) = -1 dBFS, $f_{IN} = 10 kHz$, $C_{LOAD\_SDO} = 20 pF$.

**MCP33111-10**: Sample Rate ($f_{S}$) = 1 Msps, SPI Clock Input ($SCLK$) = 60 MHz.

**MCP33111-05**: Sample Rate ($f_{S}$) = 500 kSPS, SPI Clock Input ($SCLK$) = 30 MHz.

---

**FIGURE 4-19**: SNR/SINAD vs. Input Frequency: $V_{IN} = -1$ dBFS.

**FIGURE 4-20**: THD/SFDR vs. Temperature: $V_{REF} = 5V$.

**FIGURE 4-21**: THD/SFDR vs. Input Frequency: $V_{REF} = 5V$.

**FIGURE 4-22**: SNR/SINAD vs. Input Frequency: $V_{IN} = -1$ dBFS.

**FIGURE 4-23**: THD/SFDR vs. Temperature: $V_{REF} = 2.5V$.

**FIGURE 4-24**: THD/SFDR vs. Input Frequency: $V_{REF} = 2.5V$. 

---

Downloaded from Arrow.com.
Note: Unless otherwise specified, all parameters apply for $T_A = +25^\circ C$, $AV_{DD} = 1.8V$, $DV_{IO} = 3.3V$, $V_{REF} = 5V$, $GND = 0V$, Differential Analog Input ($V_{IN}$) = -1 dBFS, $f_{IN} = 10$ kHz, $C_{LOAD_{SDO}} = 20$ pF.

MCP33111-10: Sample Rate ($f_S$) = 1 Msps, SPI Clock Input ($SCLK$) = 60 MHz.
MCP33111-05: Sample Rate ($f_S$) = 500 kSPS, SPI Clock Input ($SCLK$) = 30 MHz.

FIGURE 4-25: THD/SFDR vs. Input Amplitude: $V_{REF} = 5V$.

FIGURE 4-26: Shorted Input Histogram: $V_{REF} = 5V$.

FIGURE 4-27: Offset and Gain Error vs. Temperature: $V_{REF} = 5V$.

FIGURE 4-28: THD/SFDR vs. Input Amplitude: $V_{REF} = 2.5V$.

FIGURE 4-29: Shorted Input Histogram: $V_{REF} = 2.5V$.

FIGURE 4-30: Offset and Gain Error vs. Temperature: $V_{REF} = 2.5V$. 
Note: Unless otherwise specified, all parameters apply for \( T_A = +25°C, \ AV_{DD} = 1.8V, \ DV_{IO} = 3.3V, \ V_{REF} = 5V, \ GND = 0V, \) Differential Analog Input (\( \text{VIN} \)) = -1 dBFS, \( f_{IN} = 10 \) kHz, \( C_{LOAD_{SDO}} = 20 \) pF.

**MCP33111-10:** Sample Rate (\( f_S \)) = 1 Msps, SPI Clock Input (\( \text{SCLK} \)) = 60 MHz.

**MCP33111-05:** Sample Rate (\( f_S \)) = 500 kSPS, SPI Clock Input (\( \text{SCLK} \)) = 30 MHz.

**FIGURE 4-31:** CMRR vs. Input Frequency: \( V_{REF} = 5V. \)

**FIGURE 4-32:** Power Consumption vs. Sample Rate: \( C_{LOAD_{SDO}} = 20 \) pF.

**FIGURE 4-33:** Power Consumption vs. Temperature: \( C_{LOAD_{SDO}} = 20 \) pF.

**FIGURE 4-34:** Power Consumption vs. Temperature During Shutdown.

**FIGURE 4-35:** Power Consumption vs. Sample Rate: \( C_{LOAD_{SDO}} = 20 \) pF.

**FIGURE 4-36:** Power Consumption vs. Temperature: \( C_{LOAD_{SDO}} = 20 \) pF.
5.0 PIN FUNCTION DESCRIPTIONS

TABLE 5-1: PIN FUNCTION TABLE

<table>
<thead>
<tr>
<th>Pin Number</th>
<th>Pin Name</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>VREF</td>
<td>Reference voltage input (2.5V - 5.1V). This pin should be decoupled with a 10 μF tantalum capacitor.</td>
</tr>
<tr>
<td>2</td>
<td>AVDD</td>
<td>DC supply voltage input for analog section (1.8V). This pin should be decoupled with a 1 μF ceramic capacitor.</td>
</tr>
<tr>
<td>3</td>
<td>AIN+</td>
<td>Analog input.</td>
</tr>
<tr>
<td>4</td>
<td>AIN−</td>
<td>Ground reference pin for analog input. Connect this pin to the ground reference of the analog input.</td>
</tr>
<tr>
<td>5</td>
<td>GND</td>
<td>Power supply ground reference. This pin is a common ground for both the analog power supply (AVDD) and digital I/O supply (DVIO).</td>
</tr>
<tr>
<td>6</td>
<td>CNVST</td>
<td>Conversion-start control and active-low SPI chip-select digital input. A new conversion is started on the rising edge of CNVST. When the conversion is complete, output data is available at SDO by lowering CNVST.</td>
</tr>
<tr>
<td>7</td>
<td>SDO</td>
<td>SPI-compatible serial digital data output: ADC conversion data is shifted out by SCLK clock, with MSB first.</td>
</tr>
<tr>
<td>8</td>
<td>SCLK</td>
<td>SPI-compatible serial data clock digital input. The ADC output is synchronously shifted out by this clock.</td>
</tr>
<tr>
<td>9</td>
<td>SDI</td>
<td>SPI-compatible serial data digital input. Tie to DVIO for normal operation.</td>
</tr>
<tr>
<td>10</td>
<td>DVIO</td>
<td>DC supply voltage for digital input/output interface (1.7V - 5.5V). This pin should be decoupled with a 0.1 μF ceramic capacitor.</td>
</tr>
</tbody>
</table>

5.1 Supply Voltages (AVDD, DVIO)

The device has two power supply pins:
(a) Analog power supply (AVDD): 1.8V
(b) Digital input/output interface power supply (DVIO): 1.7V to 5.5V.

The large supply voltage range of DVIO allows the device to interface with various host devices that are operating with different supply voltages. See Table 1-2 for timing specifications for I/O interface signal parameters depending on DVIO voltage.

Note: Proper decoupling capacitors (1 μF to AVDD, 0.1 μF to DVIO) should be mounted as close as possible to the respective pins. See Figure 6-1 for example circuit.

5.2 Reference Voltage (VREF)

The device requires a single-ended external reference voltage (VREF). The external input reference range is from 2.5V to 5.1V. This reference voltage sets the input full-scale range from 0V to VREF. See Figure 6-1 to Figure 6-2 for example application circuit and reference voltage settings.

Note: The reference pin needs a tantalum decoupling capacitor (10 μF, 10V rating). Additional multiple ceramic capacitors can be added in parallel to decouple high-frequency noises.

Note: During the initial power-up sequence, the reference voltage (VREF) must be provided prior to supplying AVDD or within about 64 ms after supplying AVDD. Otherwise, it is strongly recommended to send a recalibrate command. See Section 7.1 “Recalibrate Command” for more details.

5.2.1 VOLTAGE REFERENCE SELECTION

The performance of the voltage reference has a large impact on the accuracy of high-precision data acquisition systems. The voltage reference should have high-accuracy, low-noise, and low-temperature drift. A ±0.1% output accuracy of the reference directly corresponds to ±0.1% absolute accuracy of the ADC output. The RMS output noise voltage of the reference should be less than 1/2 LSB of the ADC.
6.0 DEVICE OVERVIEW

The device converts unipolar single-ended analog input into unipolar straight binary codes.

When the MCP33131/MCP33121/MCP33111-XX is first powered-up, it performs a self-calibration and enters a low current input acquisition mode (Standby) by itself.

The external reference voltage ($V_{REF}$) ranging from 2.5V to 5.1V sets the input full-scale range (FSR) from 0V to $+V_{REF}$.

During input acquisition (Standby), the internal input sampling capacitors are connected to the input signal, while most of the internal analog circuits are shutdown to save power. During this input acquisition time ($t_{ACQ}$), the device consumes less than 1 μA.

The user can operate the device with an easy-to-use SPI-compatible 3-wire interface.

The device initiates data conversion on the rising edge of the conversion-start control (CNVST). The data conversion time ($t_{CNV}$) is set by the internal clock. Once the conversion is complete, the device starts the next input acquisition. During this input acquisition time ($t_{ACQ}$), the user can clock out the output data by providing the external SPI serial clock (SCLK).

The device provides conversion data with no missing codes. This ADC device family has a large input full-scale range, high precision, high throughput with no output latency, and is an ideal choice for various ADC applications.

6.1 Analog Input

Figure shows a simplified equivalent circuit of the input architecture with a switched capacitor input stage. The input sampling capacitor ($C_{S_+}$) is about 31 pF. The back-to-back diodes ($D_1$ - $D_2$) at each input pin are ESD protection diodes. Note that these ESD diodes are tied to $V_{REF}$, so that each input signal can swing from 0V to $V_{REF}$.

The input sampling and hold circuit in $A_{IN^+}$ path is also repeated in $A_{IN^-}$ path. This allows the device to perform a pseudo-differential conversion of the input signal. Therefore, the common mode signal presented at both input pins is rejected. In applications, $A_{IN^+}$ pin is for the input signal and $A_{IN^-}$ pin is for the ground reference of the input signal. The user must connect the $A_{IN^-}$ pin to a clean ground plane of the input signal externally.

During input acquisition phase (Standby), the sampling switches are closed and each input sees the sampling capacitor (≈ 31 pF) in series with the on-resistance of the sampling switch, $R_{SON}$ (≈ 200Ω).

For high-precision data conversion applications, the input voltage needs to be fully settled within 1/2 LSB during the input acquisition period ($t_{ACQ}$). The settling time is directly related to the source impedance: A lower impedance source results in faster input settling time. Although the device can be driven directly with a low impedance source, using a low noise input driver is highly recommended.

Note: The ESD diodes at the analog input pins are biased from $V_{REF}$. Any input voltage outside the absolute maximum range can turn on the input ESD protection diodes and results in input leakage current which may cause conversion errors and permanent damage to the device. Care must be taken in setting the input voltage ranges so that the input voltage does not exceed the absolute maximum input voltage range.

Simplified Equivalent Analog Input Circuit.
6.1.1 INPUT VOLTAGE RANGE

The device has two analog input pins: A_IN+ and A_IN- pins. The analog input signal is applied to the A_IN+ pin, and the ground reference of the input signal is tied to the A_IN- pin.

The voltage difference between A_IN+ and A_IN- is the ADC input (V_IN) and needs to be between 0V and +V_REF to produce unsaturated output codes. Equation 6-4 shows the input full-scale range (FSR) and input range.

The device will output unipolar straight binary codes for the analog input. If the input (V_IN) is greater than the reference voltage (V_REF), the output code will be saturated. If the input (V_IN) is less than or equals to 0V, the output will be all 0's.

EQUATION 6-1: FSR AND INPUT RANGE

\[
\text{Input Full-Scale Range (FSR)} = V_{\text{REF}} \\
\text{Input Range: } 0V \leq V_{\text{IN}} \leq (V_{\text{REF}} - 1\text{LSB}) \\
\text{where } V_{\text{IN}} = A_{\text{IN}+} - A_{\text{IN}-}
\]

6.2 Analog Input Conditioning Circuit

The MCP33131/MCP33121/MCP33111-XX can be driven directly when the source impedance of the input driver is low.

Large source impedance of the input signal may affect the ADC's performance. In general, the source impedance is less sensitive to the ADC’s DC performances such as INL and DNL. However, it affects significantly to the dynamic performances such as THD, SFDR and SNR.

Therefore, it is a good design practice to isolate the ADC input from the high impedance source using a low noise input driver amplifier. Figure 6-1 shows an input configuration example using a low-noise OP amplifier such as MCP6286 and Figure 6-2 shows the transfer function of the MCP33131/MCP33121/MCP33111-XX.

**FIGURE 6-1:** Unipolar-Input Application Example

**FIGURE 6-2:** Transfer Function for Figure 6-1.
6.3  ADC Input Driver Selection

The noise and distortion of the ADC input driver can degrade the dynamic performance (SNR, SFDR, and THD) of the overall ADC application system. Therefore, the ADC input driver needs better performance specifications than the ADC itself. The data sheet of the driver typically shows the output noise voltage and harmonic distortion parameters.

Figure 6-3 shows a simplified system noise presentation block diagram for the front-end driver and ADC.

**Figure 6-3:** Simplified System Noise Representation.

- **Unity-Gain Bandwidth:**
  
  An input driver with higher bandwidth usually results in better overall linearity performance. Typically, the driver should have the unity-gain bandwidth greater than 5 times the -3 dB cutoff frequency of the anti-aliasing filter:

  \[
  EQUATION 6-2: \quad \text{BANDWIDTH REQUIREMENT FOR ADC INPUT DRIVER} \\
  \quad \quad BW_{\text{Input Driver}} \geq \frac{5 \times f_B}{5 \pi RC} \quad \text{for a single-pole RC filter}
  \]

  where, \( f_B = \text{-3 dB bandwidth of RC anti-aliasing filter as shown in Figure 6-3.} \)

- **Distortion:**
  
  The nonlinearity characteristics of the input driver cause distortions in the ADC output. Therefore, the input driver should have less distortion than the ADC itself. The recommended total harmonic distortion (THD) of the driver is at least 10 dB less than that of the ADC:

  \[
  EQUATION 6-3: \quad \text{RECOMMENDED THD FOR ADC INPUT DRIVER} \\
  \quad \quad \text{THD}_{\text{Input Buffer}} \leq \text{THD}_{\text{ADC}} -10 \quad \text{(dB)}
  \]

- **ADC Input-Reflected Noise:**
  
  When the ADC is operating with a full-scale input range, the ADC input-reflected RMS noise for a single-ended input configuration is approximated as shown in Equation 6-4.

  \[
  EQUATION 6-4: \quad \text{ADC INPUT-REFERRED NOISE} \\
  \quad \quad V_{\text{N,ADC Input-Reflected Noise}} = \frac{V_{\text{REF}}}{\sqrt{2}} \frac{SNR}{20} \quad \text{(V)}
  \]

- **Noise Contribution from the Front-End Driver:**
  
  The noise from the input driver can degrade the ADC’s SNR performance. Therefore, the selected input driver should have the lowest possible broadband noise density and 1/f noise. When an anti-aliasing filter is used after the input driver, the output noise density of the input driver is integrated over the -3 dB bandwidth of the filter.

  Equation 6-5 shows the RMS output noise voltage calculation using the RC filter’s bandwidth and noise density \( e_N \) of the input driver. \( G_N \) in Equation 6-5 is the noise gain of the driver amplifier and becomes 1 for a unity gain buffer driver.

  \[
  EQUATION 6-5: \quad \text{NOISE FROM FRONT-END DRIVER AMPLIFIER} \\
  \quad \quad V_{\text{N,RMS_Driver Noise}} \approx G_N \frac{e_N}{\sqrt{2}} \sqrt{f_B} \quad \text{(V)}
  \]

  where \( e_N \) is the broadband noise density \( (V/\sqrt{Hz}) \) of the front-end driver amplifier and is typically given in its data sheet. In Equation 6-5, 1/f noise \( (e_{\text{N,Flicker}}) \) is ignored assuming it is very small compared to the broadband noise \( (e_N) \).

  For high precision ADC applications, the noise contribution from the front-end input driver amplifier is typically constrained to be less than about 20% (or 1/5 times) of the ADC input-reflected noise as shown in Equation 6-6:

  \[
  EQUATION 6-6: \quad \text{RECOMMENDED ADC INPUT DRIVER NOISE} \\
  \quad \quad V_{\text{N,RMS_Driver Noise}} \leq \frac{1}{5} V_{\text{N,ADC Input-Reflected Noise}}
  \]

  Using Equation 6-4 to Equation 6-6, the recommended noise voltage density \( (e_N) \) limit of the ADC input driver is expressed in Equation 6-7:
Using Equation 6-7, the recommended maximum noise voltage density limit for unity gain input driver for single-ended input ADC can be estimated. Table 6-1 to Table 6-3 show a few example results with $G_N = 1$. The user may use these tables as a reference when selecting the ADC input driver amplifier.

**Table 6-1: Noise Voltage Density ($e_N$) of Input Driver for MCP33131-XX**

<table>
<thead>
<tr>
<th>VREF</th>
<th>SNR (dBFs)</th>
<th>ADC Input-Referred Noise</th>
<th>$f_B$ (Note 2)</th>
<th>Noise Voltage Density ($e_N$)</th>
</tr>
</thead>
<tbody>
<tr>
<td>2.5V</td>
<td>81</td>
<td>78.8 $\mu$V</td>
<td>3 MHz</td>
<td>7.3 nV/$\sqrt{\text{Hz}}$</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>4 MHz</td>
<td>6.3 nV/$\sqrt{\text{Hz}}$</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>5 MHz</td>
<td>5.6 nV/$\sqrt{\text{Hz}}$</td>
</tr>
<tr>
<td>3.3V</td>
<td>83</td>
<td>82.6 $\mu$V</td>
<td>3 MHz</td>
<td>7.6 nV/$\sqrt{\text{Hz}}$</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>4 MHz</td>
<td>6.6 nV/$\sqrt{\text{Hz}}$</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>5 MHz</td>
<td>5.9 nV/$\sqrt{\text{Hz}}$</td>
</tr>
<tr>
<td>5V</td>
<td>87</td>
<td>79 $\mu$V</td>
<td>3 MHz</td>
<td>7.3 nV/$\sqrt{\text{Hz}}$</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>4 MHz</td>
<td>6.3 nV/$\sqrt{\text{Hz}}$</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>5 MHz</td>
<td>5.6 nV/$\sqrt{\text{Hz}}$</td>
</tr>
</tbody>
</table>

Note 1: See Equation 6-4 for the ADC input-referred noise calculation for single-ended input.

2: $f_B$ is -3dB bandwidth of the RC anti-aliasing filter.

---

**EQUATION 6-7: NOISE DENSITY FOR ADC INPUT DRIVER**

\[
G_N \frac{e_N}{\sqrt{f_B}} \leq \frac{1}{5} V_{N,\text{ADC, Input-Referred Noise}}
\]

\[
e_N \leq \frac{10}{G_N} \frac{1}{\sqrt{f_B}} \cdot V_{\text{REF}} \frac{SNR}{20} \left( \frac{V}{\sqrt{\text{Hz}}} \right)
\]

---

**Table 6-2: Noise Voltage Density ($e_N$) of Input Driver for MCP33121-XX**

<table>
<thead>
<tr>
<th>VREF</th>
<th>SNR (dBFs)</th>
<th>ADC Input-Referred Noise</th>
<th>$f_B$ (Note 2)</th>
<th>Noise Voltage Density ($e_N$)</th>
</tr>
</thead>
<tbody>
<tr>
<td>2.5V</td>
<td>80</td>
<td>88.4 $\mu$V</td>
<td>3 MHz</td>
<td>8.1 nV/$\sqrt{\text{Hz}}$</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>4 MHz</td>
<td>7.1 nV/$\sqrt{\text{Hz}}$</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>5 MHz</td>
<td>6.3 nV/$\sqrt{\text{Hz}}$</td>
</tr>
<tr>
<td>3.3V</td>
<td>81.5</td>
<td>98.2 $\mu$V</td>
<td>3 MHz</td>
<td>9.0 nV/$\sqrt{\text{Hz}}$</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>4 MHz</td>
<td>7.8 nV/$\sqrt{\text{Hz}}$</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>5 MHz</td>
<td>7.0 nV/$\sqrt{\text{Hz}}$</td>
</tr>
<tr>
<td>5V</td>
<td>83.5</td>
<td>118.1 $\mu$V</td>
<td>3 MHz</td>
<td>10.9 nV/$\sqrt{\text{Hz}}$</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>4 MHz</td>
<td>9.4 nV/$\sqrt{\text{Hz}}$</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>5 MHz</td>
<td>8.4 nV/$\sqrt{\text{Hz}}$</td>
</tr>
</tbody>
</table>

Note 1: See Equation 6-4 for the ADC input-referred noise calculation for single-ended input.

2: $f_B$ is -3dB bandwidth of the RC anti-aliasing filter.

---

**Table 6-3: Noise Voltage Density ($e_N$) of Input Driver for MCP33111-XX**

<table>
<thead>
<tr>
<th>VREF</th>
<th>SNR (dBFs)</th>
<th>ADC Input-Referred Noise</th>
<th>$f_B$ (Note 2)</th>
<th>Noise Voltage Density ($e_N$)</th>
</tr>
</thead>
<tbody>
<tr>
<td>2.5V</td>
<td>73.2</td>
<td>193.3 $\mu$V</td>
<td>3 MHz</td>
<td>17.8 nV/$\sqrt{\text{Hz}}$</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>4 MHz</td>
<td>15.4 nV/$\sqrt{\text{Hz}}$</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>5 MHz</td>
<td>13.8 nV/$\sqrt{\text{Hz}}$</td>
</tr>
<tr>
<td>3.3V</td>
<td>73.5</td>
<td>246.6 $\mu$V</td>
<td>3 MHz</td>
<td>22.7 nV/$\sqrt{\text{Hz}}$</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>4 MHz</td>
<td>19.7 nV/$\sqrt{\text{Hz}}$</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>5 MHz</td>
<td>17.6 nV/$\sqrt{\text{Hz}}$</td>
</tr>
<tr>
<td>5V</td>
<td>73.8</td>
<td>360.9 $\mu$V</td>
<td>3 MHz</td>
<td>33.3 nV/$\sqrt{\text{Hz}}$</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>4 MHz</td>
<td>28.8 nV/$\sqrt{\text{Hz}}$</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>5 MHz</td>
<td>25.8 nV/$\sqrt{\text{Hz}}$</td>
</tr>
</tbody>
</table>

Note 1: See Equation 6-4 for the ADC input-referred noise calculation for single-ended input.

2: $f_B$ is -3dB bandwidth of the RC anti-aliasing filter.
6.4 Device Operation

When the MCP33131/MCP33121/MCP33111-XX is first powered-up, it self-calibrates internal systems and enters input acquisition mode by itself. The device operates in two phases: (a) Input Acquisition (Standby) and (b) Data Conversion. Figure 6-4 shows the ADC operating sequence.

6.4.1 INPUT ACQUISITION PHASE (STANDBY)

During the input acquisition phase ($t_{ACQ}$), also called Standby, the two input sampling capacitors, $C_S^+$ and $C_S^-$, are connected to the $A_{IN^+}$ and $A_{IN^-}$ pins, respectively. The input voltage is sampled until a rising edge on $CNVST$ is detected. The input voltage should be fully settled within 1/2 LSB during $t_{ACQ}$.

During this input acquisition time ($t_{ACQ}$), the ADC consumes less than 1 $\mu$A. The acquisition time ($t_{ACQ}$) is user-controllable. This acquisition time ($t_{ACQ}$) can be increased as long as needed for additional power savings.

6.4.2 DATA CONVERSION PHASE

The start of the conversion is controlled by $CNVST$. On the rising edge of $CNVST$, the sampled charge is locked (sample switches are opened) and the ADC performs the conversion. Once a conversion is started, it will not stop until the current conversion is complete. The data conversion time ($t_{CNV}$) is not user-controllable. After the conversion is complete and the host lowers $CNVST$, the output data is presented on $SDO$.

Any noise injection during the conversion phase may affect the accuracy of the conversion. To reduce environment noise, minimize I/O events and running clocks during the conversion time.

The output data is clocked out MSB first. While the output data is being transferred, the device enters the next input acquisition phase.

**Note:** Transferring output data during the acquisition phase can disturb the next input sample. It is highly recommended to allow at least $t_{QUIET}$ (10 ns, typical) between the last edge on the SPI interface and the rising edge on $CNVST$. See Figure 1-1 for $t_{QUIET}$.

**FIGURE 6-4:** Device Operating Sequence.
6.4.3 SAMPLE (THROUGHPUT) RATE

The device completes data conversion within the maximum specification of the data conversion time (t_{CNV}). The continuous input sample rate is the inverse of the sum of input acquisition time (t_{ACQ}) and data conversion time (t_{CNV}). Equation 6-8 shows the continuous sample rate calculation using the minimum and maximum specifications of the input acquisition time (t_{ACQ}) and data conversion time (t_{CNV}).

**EQUATION 6-8: SAMPLE RATE**

<table>
<thead>
<tr>
<th>Sample Rate</th>
<th>(a) MCP3xxx1-10:</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Sample Rate = ( \frac{1}{(290ns + 710ns)} ) = 1 Msps</td>
</tr>
<tr>
<td></td>
<td>(b) MCP3xxx1-05:</td>
</tr>
<tr>
<td></td>
<td>Sample Rate = ( \frac{1}{(700ns + 1300ns)} ) = 500 kSPS</td>
</tr>
</tbody>
</table>

6.4.4 SERIAL SPI CLOCK FREQUENCY REQUIREMENT

The ADC output is collected during the input acquisition time (t_{ACQ}). For continuous input sampling and data conversion sequence, the SPI clock frequency should be fast enough to clock out all output data bits during the input acquisition time (t_{ACQ}). For the continuous sampling rate (f_S), the minimum SPI clock frequency requirement is determined by the following equation:

**EQUATION 6-9: SPI CLOCK FREQUENCY REQUIREMENT**

\[
f_{SCLK} = \frac{1}{T_{SCLK}} = \frac{1}{t_{ACQ} + t_{QUIET} + t_{EN}}
\]

where \( f_{SCLK} \) is the minimum SPI serial clock frequency required to transfer all N-bits of output data during input acquisition time (t_{ACQ}).

Table 6-4 and Table 6-5 show the examples of calculated minimum SPI clock (f_{SCLK}) requirements for various input acquisition times for 1 Msps and 500 kSPS family devices, respectively.

**TABLE 6-4: SPI CLOCK SPEED VS. INPUT ACQUISITION TIME (t_{ACQ}) FOR MCP331XX1-10**

<table>
<thead>
<tr>
<th>Input Acquistion Time: t_{ACQ} (nS) (Note 4)</th>
<th>Data Conversion Time: t_{CNV} (nS) (Note 5)</th>
<th>SPI Clock (f_{SCLK}) Speed Requirement (Note 1), (Note 2)</th>
<th>Sample Rate: f_S (Msps)</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>250</td>
<td>750</td>
<td>MCP33131-10 (16-bit)</td>
<td>69.57 MHz</td>
<td>60.87 MHz</td>
</tr>
<tr>
<td>270</td>
<td></td>
<td>MCP33121-10 (14-bit)</td>
<td>64 MHz</td>
<td>56 MHz</td>
</tr>
<tr>
<td>280</td>
<td></td>
<td>MCP33111-10 (12-bit)</td>
<td>61.54 MHz</td>
<td>53.85 MHz</td>
</tr>
<tr>
<td>290</td>
<td>710</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>300</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>320</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>400</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>540</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>720</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1290</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1750</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2620</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4290</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>9290</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Note 1: This is the minimum SPI clock speed requirement to collect all N-bits of the ADC output during the input acquisition time (t_{ACQ}), when the ADC is operating in continuous input sampling mode.

Note 2: See Equation 6-9 for the calculation of the SPI clock speed requirement.

Note 3: In extended temperature range, the device may take longer data conversion time (t_{CNV}: 750 nS, max). Using a shorter input acquisition time is recommended (t_{ACQ}: 250 nS) for 1 Msps throughput rate.

Note 4: Input acquisition time (t_{ACQ}) is user-controllable.

Note 5: Data conversion time (t_{CNV}) is not user-controllable.
The pseudo-differential analog input is:

\[ V_{IN} = (V_{IN}^+) - (V_{IN}^-) \]

where \( V_{IN}^+ \) is the analog input voltage at \( A_{IN^+} \) pin with respect to the ground reference (GND), and \( V_{IN^-} \) is the voltage at \( A_{IN^-} \) pin, which is 0V when tied to the analog input ground reference (GND).

The LSB size is given by Equation 6-10, and an example of LSB size vs. reference voltage is summarized in Table 6-6.

**EQUATION 6-10: LSB SIZE - EXAMPLE**

\[ LSB = \frac{V_{REF}}{2^N} \]

where \( N \) is the resolution of the ADC in bits.

**TABLE 6-5: SPI CLOCK SPEED VS. INPUT ACQUISITION TIME (T_{ACQ}) FOR MCP331X1-05**

<table>
<thead>
<tr>
<th>Input Acquisition Time: ( t_{ACQ} ) (ns)</th>
<th>Data Conversion Time: ( t_{CNV} ) (ns)</th>
<th>SPI Clock ( f_{SCLK} ) Speed Requirement (Note 1), (Note 2)</th>
<th>Sample Rate: ( f_S ) (kSPS)</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>700</td>
<td>1300</td>
<td>MCP33131-05 (16-bit) 23.53 MHz, 20.59 MHz, 17.65 MHz, 500</td>
<td>–</td>
<td>–</td>
</tr>
<tr>
<td>740</td>
<td></td>
<td>MCP33121-05 (14-bit) 22.22 MHz, 19.44 MHz, 16.67 MHz, 490</td>
<td>–</td>
<td>–</td>
</tr>
<tr>
<td>2700</td>
<td></td>
<td>MCP33111-05 (12-bit) 17.58 MHz, 15.39 MHz, 13.19 MHz, 450</td>
<td>–</td>
<td>–</td>
</tr>
<tr>
<td>3700</td>
<td></td>
<td></td>
<td>–</td>
<td>–</td>
</tr>
</tbody>
</table>

Note 1: This is the minimum SPI clock speed requirement to collect all N-bits of the ADC output during the input acquisition time \( t_{ACQ} \), when the ADC is operating in continuous input sampling mode.

2: See Equation 6-10 for the calculation of the SPI clock speed requirement.

3: Input acquisition time \( t_{ACQ} \) is user-controllable.

4: Data conversion time \( t_{CNV} \) is not user-controllable.

**6.5 Transfer Function**

The pseudo-differential analog input is:

\[ V_{IN} = (V_{IN}^+) - (V_{IN}^-) \]

where \( V_{IN}^+ \) is the analog input voltage at \( A_{IN^+} \) pin with respect to the ground reference (GND), and \( V_{IN^-} \) is the voltage at \( A_{IN^-} \) pin, which is 0V when tied to the analog input ground reference (GND).

The LSB size is given by Equation 6-10, and an example of LSB size vs. reference voltage is summarized in Table 6-6.

**EQUATION 6-10: LSB SIZE - EXAMPLE**

\[ LSB = \frac{V_{REF}}{2^N} \]

where \( N \) is the resolution of the ADC in bits.

**TABLE 6-6: LSB SIZE VS. REFERENCE**

<table>
<thead>
<tr>
<th>Reference Voltage (( V_{REF} ))</th>
<th>MCP33131-XX (16-bit)</th>
<th>MCP33121-XX (14-bit)</th>
<th>MCP33111-XX (12-bit)</th>
</tr>
</thead>
<tbody>
<tr>
<td>2.5V</td>
<td>38.2 ( \mu )V</td>
<td>152.6 ( \mu )V</td>
<td>0.6104 mV</td>
</tr>
<tr>
<td>2.7V</td>
<td>41.2 ( \mu )V</td>
<td>164.8 ( \mu )V</td>
<td>0.6592 mV</td>
</tr>
<tr>
<td>3V</td>
<td>45.8 ( \mu )V</td>
<td>183.1 ( \mu )V</td>
<td>0.7324 mV</td>
</tr>
<tr>
<td>3.3V</td>
<td>50.4 ( \mu )V</td>
<td>201.4 ( \mu )V</td>
<td>0.8057 mV</td>
</tr>
<tr>
<td>3.5V</td>
<td>53.4 ( \mu )V</td>
<td>213.6 ( \mu )V</td>
<td>0.8545 mV</td>
</tr>
<tr>
<td>4V</td>
<td>61.0 ( \mu )V</td>
<td>244.1 ( \mu )V</td>
<td>0.9766 mV</td>
</tr>
<tr>
<td>4.5V</td>
<td>68.7 ( \mu )V</td>
<td>274.7 ( \mu )V</td>
<td>1.0986 mV</td>
</tr>
<tr>
<td>5V</td>
<td>76.3 ( \mu )V</td>
<td>305.2 ( \mu )V</td>
<td>1.2207 mV</td>
</tr>
</tbody>
</table>
6.6 Digital Output Code

The digital output code is proportional to the input voltage. The output data is in unipolar straight binary format. The following is an example of the output code:

(a) for a zero or negative input:
   Analog Input: \( V_{IN} \leq 0 \) (V)
   Output Code: 0000...0000

(b) for a mid-scale input:
   Analog Input: \( V_{IN} = +V_{REF}/2 \) (V)
   Output Code: 1000...0000

(c) for a positive full-scale input:
   Analog Input: \( V_{IN} = +V_{REF} \) (V)
   Output Code: 1111...1111

The code will be locked at 1111...11 for all voltages greater than \((V_{REF} - 1 \text{ LSB})\) and 0000...00 for voltages less than 0V. Table 6-7 shows an example of output codes of various input levels.

### TABLE 6-7: DIGITAL OUTPUT CODE

<table>
<thead>
<tr>
<th>Input Voltage (V)</th>
<th>Digital Output Codes</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>MCP33131-XX (16-bit)</td>
</tr>
<tr>
<td>( V_{REF} )</td>
<td>1111-1111-1111-1111</td>
</tr>
<tr>
<td>( V_{REF} - 1 \text{ LSB} )</td>
<td>1111-1111-1111-1111</td>
</tr>
<tr>
<td>( V_{REF}/2 )</td>
<td>1000-0000-0000-0000</td>
</tr>
<tr>
<td>( 2 \text{ LSB} )</td>
<td>0000-0000-0000-0010</td>
</tr>
<tr>
<td>( 1 \text{ LSB} )</td>
<td>0000-0000-0000-0001</td>
</tr>
<tr>
<td>( \leq 0V )</td>
<td>0000-0000-0000-0000</td>
</tr>
</tbody>
</table>
7.0 DIGITAL SERIAL INTERFACE

The device has a SPI-compatible serial digital interface using four digital pins: CNVST, SDI, SDO and SCLK.

Figure 7-1 shows the connection diagram with the host device and Figure 7-2 shows the SPI-compatible serial interface timing diagram.

The SDI pin can be tied to the digital I/O interface supply voltage (DVIO) or just maintain logic “High” level by the host. The CNVST pin is used for both chip select (CS) and conversion-start control.

A rising edge on CNVST initiates the conversion process. Once the conversion is initiated, the device will complete the conversion regardless of the state of CNVST. This means the CNVST pin can be used for other purposes during tCNV.

When the conversion is complete, the output is available at SDO by lowering CNVST. Data is sent MSB-first and changes on the falling edge of SCLK.

Output data can be sampled on either edge of SCLK. However, a digital host capturing data on the falling edge of SCLK can achieve a faster read out rate.

SDO returns to high-Z state after the last data bit is clocked out or when CNVST goes high, whichever occurs first.

Figure 7-1

Digital Interface Connection Diagram.

Figure 7-2

SPI Compatible Serial Interface Timing Diagram (16-bit device).

Note 1: Adding this pull-up is needed when monitoring status of Recalibrate.
7.1 Recalibrate Command

The user may use the recalibrate command in the following cases:

- When the reference voltage was not fully settled during the first-power sequence.
- During operation, to ensure optimum performance across varying environment conditions, such as reference voltage and temperature.

A self-calibration is initiated by sending the recalibrate command. The host device sends a recalibrate command by transmitting 1024 SCLK pulses (including the clocks for data bits) while the device is in the acquisition phase (Standby).

The device drives SDO low during the recalibration procedure, and returns to high-Z once completed. The status of the recalibration procedure can be monitored by placing a pull-up on SDO, so that SDO goes high when the recalibration is complete.

Figure 7-3 shows the recalibrate command timing diagram. The calibration takes approximately 500 ms ($t_{CAL}$).

**FIGURE 7-3:** Recalibrate Command Timing Diagram.

**Note:**

1: SDI must remain “High” during the entire recalibration cycle.
2: The 1024 clocks include the clocks for data bits.
3: SDO outputs “Low” during calibration, and Hi-Z when exiting the calibration.
4: After finishing the recalibration procedure, the device is ready for a new input sampling immediately.

When the device performs a self-calibration, it is important to note that both AVDD and the reference voltage ($V_{REF}$) must be stabilized for a correct calibration. This is also true when the device is first powered-up, the reference voltage ($V_{REF}$) must be stabilized before self-calibration begins. This means the $V_{REF}$ must be provided prior to supplying AVDD or within about 64 ms after supplying AVDD.
8.0 TERMINOLOGY

Analog Input Bandwidth (Full-Power Bandwidth)

The analog input frequency at which the spectral power of the fundamental frequency (as determined by FFT analysis) is reduced by 3 dB.

Aperture Delay or Sampling Delay

This is the time delay between the rising edge of the CNVST input and when the input signal is held for a conversion.

Differential Nonlinearity (DNL, No Missing Codes)

An ideal ADC exhibits code transitions that are exactly 1 LSB apart. DNL is the deviation from this ideal value. No missing codes to 16-bit resolution indicates that all 65,536 codes (16,384 codes for 14-bit, 4096 codes for 12-bit) must be present over all the operating conditions.

Integral Nonlinearity (INL)

INL is the maximum deviation of each individual code from an ideal straight line drawn from negative full scale through positive full scale.

Signal-to-Noise Ratio (SNR)

SNR is the ratio of the power of the fundamental (P_S) to the noise floor power (P_N), below the Nyquist frequency and excluding the power at DC and the first nine harmonics.

EQUATION 8-1:

$$SNR = 10 \log \left( \frac{P_S}{P_N} \right)$$

SNR is either given in units of dBC (dB to carrier), when the absolute power of the fundamental is used as the reference, or dBFS (dB to full-scale), when the power of the fundamental is extrapolated to the converter full-scale range.

Signal-to-Noise and Distortion (SINAD)

SINAD is the ratio of the power of the fundamental (P_S) to the power of all the other spectral components including noise (P_N) and distortion (P_D) below the Nyquist frequency, but excluding DC:

EQUATION 8-2:

$$SINAD = 10 \log \left( \frac{P_S}{P_D + P_N} \right)$$

$$= -10 \log \left[ \frac{SNR}{10^{\frac{10}{10}}} \right]$$

SINAD is either given in units of dBC (dB to carrier), when the absolute power of the fundamental is used as the reference, or dBFS (dB to full-scale), when the power of the fundamental is extrapolated to the converter full-scale range.

Effective Number of Bits (ENOB)

The effective number of bits for a sine wave input at a given input frequency can be calculated directly from its measured SINAD using the following formula:

EQUATION 8-3:

$$ENOB = \frac{SINAD - 1.76}{6.02}$$

Gain Error

Gain error is the deviation of the ADC’s actual input full-scale range from its ideal value. The gain error is given as a percentage of the ideal input full-scale range. Gain error is usually expressed in LSB or as a percentage of full-scale range (%FSR).

Offset Error

Offset error is the difference between the ideal voltage (0V + 0.5 LSB) that produces the first code transition (“000... 000” to “000... 001”) and the actual voltage producing that code.

Temperature Drift

The temperature drift for offset error and gain error specifies the maximum change from the initial (+25°C) value to the value at across the T_MIN to T_MAX range. The value is normalized by the reference voltage and expressed in μV/°C or ppm/°C.

Maximum Conversion Rate

The maximum clock rate at which parametric testing is performed.

Spurious-Free Dynamic Range (SFDR)

SFDR is the ratio of the power of the fundamental to the highest other spectral component (either spur or harmonic). SFDR is typically given in units of dBC (dB to carrier) or dBFS.
Total Harmonic Distortion (THD)

THD is the ratio of the power of the fundamental ($P_S$) to the summed power of the first 13 harmonics ($P_D$).

**EQUATION 8-4:**

$$THD = 10 \log \left( \frac{P_S}{P_D} \right)$$

THD is typically given in units of dBc (dB to carrier). THD is also shown by:

**EQUATION 8-5:**

$$THD = -20 \log \left( \frac{\sum_{n=2}^{\infty} \frac{V_n^2}{V_1^2}}{1} \right)$$

Where:

- $V_1$ = RMS amplitude of the fundamental frequency
- $V_1$ through $V_n$ = Amplitudes of the second through $n^{th}$ harmonics

Common-Mode Rejection Ratio (CMRR)

Common-mode rejection is the ability of a device to reject a signal that is common to both sides of a differential or pseudo-differential input pair. The common-mode signal can be an AC or DC signal or a combination of the two. CMRR is measured using the ratio of the differential signal gain to the common-mode signal gain and expressed in dB with the following equation:

**EQUATION 8-6:**

$$CMRR = 20 \log \left( \frac{A_{DIFF}}{A_{CM}} \right)$$

Where:

- $A_{DIFF} = \Delta$Output Code/$\Delta$Differential Voltage
- $A_{DIFF} = \Delta$Output Code/$\Delta$Common-Mode Voltage
9.0 PACKAGING INFORMATION

9.1 Package Marking Information

**10-Lead MSOP (3x3 mm)**

**Corresponding Part Number:**
- 31-10 = MCP33131-10
- 31-05 = MCP33131-05
- 21-10 = MCP33121-10
- 21-05 = MCP33121-05
- 11-10 = MCP33111-10
- 11-05 = MCP33111-05

**Example**

**Legend:**
- XX...X: Customer-specific information
- Y: Year code (last digit of calendar year)
- YY: Year code (last 2 digits of calendar year)
- WW: Week code (week of January 1 is week ‘01’)
- NNN: Alphanumeric traceability code
- *: This package is Pb-free. The Pb-free JEDEC designator (e3) can be found on the outer packaging for this package.

**Note:** In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information.
10-Lead Plastic Micro Small Outline Package (MS) [MSOP]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging
10-Lead Plastic Micro Small Outline Package (MS) [MSOP]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

### Units: MILLIMETERS

<table>
<thead>
<tr>
<th>Dimension Limits</th>
<th>MIN</th>
<th>NOM</th>
<th>MAX</th>
</tr>
</thead>
<tbody>
<tr>
<td>Number of Pins</td>
<td>N</td>
<td>10</td>
<td></td>
</tr>
<tr>
<td>Pitch</td>
<td>e</td>
<td>0.50 BSC</td>
<td></td>
</tr>
<tr>
<td>Overall Height</td>
<td>A</td>
<td>-</td>
<td>1.10</td>
</tr>
<tr>
<td>Molded Package Thickness</td>
<td>A2</td>
<td>0.75</td>
<td>0.85</td>
</tr>
<tr>
<td>Standoff</td>
<td>A1</td>
<td>0.00</td>
<td>-</td>
</tr>
<tr>
<td>Overall Width</td>
<td>E</td>
<td>4.90 BSC</td>
<td></td>
</tr>
<tr>
<td>Molded Package Width</td>
<td>E1</td>
<td>3.00 BSC</td>
<td></td>
</tr>
<tr>
<td>Overall Length</td>
<td>D</td>
<td>3.00 BSC</td>
<td></td>
</tr>
<tr>
<td>Foot Length</td>
<td>L</td>
<td>0.40</td>
<td>0.60</td>
</tr>
<tr>
<td>Footprint</td>
<td>L1</td>
<td>0.95 REF</td>
<td></td>
</tr>
<tr>
<td>Mold Draft Angle</td>
<td>Ø</td>
<td>0°</td>
<td>-</td>
</tr>
<tr>
<td>Foot Angle</td>
<td>Ø1</td>
<td>5°</td>
<td>-</td>
</tr>
<tr>
<td>Lead Thickness</td>
<td>c</td>
<td>0.08</td>
<td>-</td>
</tr>
<tr>
<td>Lead Width</td>
<td>b</td>
<td>0.15</td>
<td>-</td>
</tr>
</tbody>
</table>

### Notes:
1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm per side.
3. Dimensioning and tolerancing per ASME Y14.5M.
   - BSC: Basic Dimension. Theoretically exact value shown without tolerances.
   - REF: Reference Dimension, usually without tolerance, for information purposes only.
10-Lead Plastic Micro Small Outline Package (MS) [MSOP]

**Notes:**
For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

---

**Dimensioning and tolerancing per ASME Y14.5M**

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

---

**Microchip Technology Drawing No. C04-2021B**
MCP33131/MCP33121/MCP33111-XX

10-Lead Thin Plastic Dual Flat, No Lead Package (MN) - 3x3x0.8mm Body [TDFN]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

![Diagram of 10-Lead Thin Plastic Dual Flat, No Lead Package (MN)](attachment:diagram.png)

Microchip Technology Drawing C04-185A Sheet 1 of 2
10-Lead Thin Plastic Dual Flat, No Lead Package (MN) - 3x3x0.8mm Body [TDFN]

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

<table>
<thead>
<tr>
<th>Units</th>
<th>MILLIMETERS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Dimension Limits</td>
<td>MIN</td>
</tr>
<tr>
<td>Number of Pins</td>
<td>N</td>
</tr>
<tr>
<td>Pitch</td>
<td>e</td>
</tr>
<tr>
<td>Overall Height</td>
<td>A</td>
</tr>
<tr>
<td>Standoff</td>
<td>A1</td>
</tr>
<tr>
<td>Contact Thickness</td>
<td>A3</td>
</tr>
<tr>
<td>Overall Length</td>
<td>D</td>
</tr>
<tr>
<td>Exposed Pad Length</td>
<td>D2</td>
</tr>
<tr>
<td>Overall Width</td>
<td>E</td>
</tr>
<tr>
<td>Exposed Pad Width</td>
<td>E2</td>
</tr>
<tr>
<td>Contact Width</td>
<td>b</td>
</tr>
<tr>
<td>Contact Length</td>
<td>L</td>
</tr>
<tr>
<td>Contact-to-Exposed Pad</td>
<td>K</td>
</tr>
</tbody>
</table>

Notes:
1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. Package may have one or more exposed tie bars at ends.
3. Package is saw singulated.
4. Dimensioning and tolerancing per ASME Y14.5M
   - BSC: Basic Dimension. Theoretically exact value shown without tolerances.
   - REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing No. C04-0185A Sheet 2 of 2
MCP33131/MCP33121/MCP33111-XX

APPENDIX A: REVISION HISTORY

Revision A (November 2018)
• Original release of this document.
### PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

<table>
<thead>
<tr>
<th>PART NO.</th>
<th>X</th>
<th>XX</th>
<th>X</th>
<th>X</th>
<th>XX</th>
</tr>
</thead>
<tbody>
<tr>
<td>Device</td>
<td>Input Type</td>
<td>Sample Rate</td>
<td>Tape and Reel</td>
<td>Temperature Range</td>
<td>Package</td>
</tr>
<tr>
<td>MCP33131-10:</td>
<td>1 Msps 16-Bit Single-Ended Input SAR ADC</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MCP33121-10:</td>
<td>1 Msps 14-Bit Single-Ended Input SAR ADC</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MCP33111-10:</td>
<td>1 Msps 12-Bit Single-Ended Input SAR ADC</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MCP33131-05:</td>
<td>500 kSPS 16-Bit Single-Ended Input SAR ADC</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MCP33121-05:</td>
<td>500 kSPS 14-Bit Single-Ended Input SAR ADC</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MCP33111-05:</td>
<td>500 kSPS 12-Bit Single-Ended Input SAR ADC</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

- **Input Type**
  - Blank = Single-Ended Input

- **Sample Rate**
  - 05 = 500 kSPS
  - 10 = 1 Msps

- **Tape and Reel Option**
  - Blank = Standard packaging (tube or tray)
  - T = Tape and Reel

- **Temperature Range**
  - E = -40°C to +125°C (Extended)
  - I = -40°C to +85°C (Industrial)

- **Package**
  - MS = Plastic Micro Small Outline Package (MSOP), 10-Lead
  - MN = Thin Plastic Dual Flat No Lead Package (TDFN), 10-Lead

**Examples:**

- **a)** MCP33131-10-IMS: 1 Msps, 10LD MSOP, 16-bit device
- **b)** MCP33131-10T-IMS: 1 Msps, 10LD TDFN, 16-bit device
- **c)** MCP33131-10-I/MN: 1 Msps, 10LD TDFN, 16-bit device
- **d)** MCP33131-10T-I/MN: 1 Msps, 10LD TDFN, Tape and Reel, 16-bit device
- **e)** MCP33121-10-IMS: 1 Msps, 10LD MSOP, 14-bit device
- **f)** MCP33121-10T-IMS: 1 Msps, 10LD TDFN, 14-bit device
- **g)** MCP33121-10-I/MN: 1 Msps, 10LD TDFN, 14-bit device
- **h)** MCP33121-10T-I/MN: 1 Msps, 10LD TDFN, Tape and Reel, 14-bit device
- **i)** MCP33111-10-IMS: 1 Msps, 10LD MSOP, 12-bit device
- **j)** MCP33111-10T-IMS: 1 Msps, 10LD TDFN, 12-bit device
- **k)** MCP33111-10-I/MN: 1 Msps, 10LD TDFN, 12-bit device
- **l)** MCP33111-10T-I/MN: 1 Msps, 10LD TDFN, Tape and Reel, 12-bit device
- **m)** MCP33131-05-IMS: 500 kSPS, 10LD MSOP, 16-bit device
- **n)** MCP33131-05T-IMS: 500 kSPS, 10LD MSOP, Tape and Reel, 16-bit device
- **o)** MCP33131-05-I/MN: 500 kSPS, 10LD TDFN, 16-bit device
- **p)** MCP33131-05T-I/MN: 500 kSPS, 10LD TDFN, Tape and Reel, 16-bit device
- **q)** MCP33121-05-IMS: 500 kSPS, 10LD MSOP, 14-bit device
- **r)** MCP33121-05T-IMS: 500 kSPS, 10LD TDFN, 14-bit device
- **s)** MCP33121-05-I/MN: 500 kSPS, 10LD TDFN, 14-bit device
- **t)** MCP33121-05T-I/MN: 500 kSPS, 10LD TDFN, Tape and Reel, 14-bit device
- **u)** MCP33111-05-IMS: 500 kSPS, 10LD MSOP, 12-bit device
- **v)** MCP33111-05T-IMS: 500 kSPS, 10LD MSOP, Tape and Reel, 12-bit device
- **w)** MCP33111-05-I/MN: 500 kSPS, 10LD TDFN, 12-bit device
- **x)** MCP33111-05T-I/MN: 500 kSPS, 10LD TDFN, Tape and Reel, 12-bit device

**Note 1:** Tape and Reel identifier appears only in the catalog part number description. This identifier is used for ordering purposes and is not printed on the device package. Check with your Microchip Sales Office for package availability with the Tape and Reel option.
Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip’s Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as “unbreakable.”

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip’s code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer’s risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company’s quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip’s quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

QUALITY MANAGEMENT SYSTEM
CERTIFIED BY DNV
== ISO/TS 16949 ==

© 2018 Microchip Technology Inc.
### AMERICAS

**Corporate Office**  
2355 West Chandler Blvd.  
Chandler, AZ 85224-6199  
Tel: 480-792-7200  
Fax: 480-792-7277  
Technical Support:  
http://www.microchip.com/support  
Web Address:  
www.microchip.com  

**Atlanta**  
Duluth, GA  
Tel: 678-957-9614  
Fax: 678-957-1455  

**Austin, TX**  
Tel: 512-257-3370  

**Boston**  
Westborough, MA  
Tel: 774-760-0087  
Fax: 774-760-0088  

**Chicago**  
Itasca, IL  
Tel: 630-285-0071  
Fax: 630-285-0075  

**Dallas**  
Addison, TX  
Tel: 972-818-7423  
Fax: 972-818-2924  

**Detroit**  
Novi, MI  
Tel: 248-848-4000  

**Houston, TX**  
Tel: 281-894-5983  

**Indianapolis**  
Noblesville, IN  
Tel: 317-773-8323  
Fax: 317-773-5453  
Tel: 317-536-2380  

**Los Angeles**  
Mission Viejo, CA  
Tel: 949-462-9523  
Fax: 949-462-9608  
Tel: 951-273-7800  

**Raleigh, NC**  
Tel: 919-844-7510  

**New York, NY**  
Tel: 631-435-6000  

**San Jose, CA**  
Tel: 408-735-9110  
Tel: 408-436-4270  

**Canada - Toronto**  
Tel: 905-695-1980  
Fax: 905-695-2078  

### ASIA/PACIFIC

**Australia - Sydney**  
Tel: 61-2-9888-6733  

**China - Beijing**  
Tel: 86-10-8569-7000  

**China - Chengdu**  
Tel: 86-28-8665-5511  

**China - Chongqing**  
Tel: 86-23-8800-9588  

**China - Dongguan**  
Tel: 86-769-8702-9800  

**China - Guangzhou**  
Tel: 86-20-8755-8029  

**China - Hangzhou**  
Tel: 86-571-8792-8115  

**China - Hong Kong SAR**  
Tel: 852-2943-5100  

**China - Nanjing**  
Tel: 86-25-8473-2460  

**China - Qingdao**  
Tel: 86-532-8502-7355  

**China - Shanghai**  
Tel: 86-21-3326-8000  

**China - Shenyang**  
Tel: 86-24-2334-2829  

**China - Shenzhen**  
Tel: 86-755-8664-2200  

**China - Suzhou**  
Tel: 86-186-6233-1526  

**China - Wuhan**  
Tel: 86-71-5980-5300  

**China - Xian**  
Tel: 86-29-8833-7252  

**China - Xiamen**  
Tel: 86-592-2386138  

**China - Zhuhai**  
Tel: 86-756-3210040  

**India - Bangalore**  
Tel: 91-80-3090-4444  

**India - New Delhi**  
Tel: 91-11-4160-8631  

**India - Pune**  
Tel: 91-20-4121-0141  

**Japan - Osaka**  
Tel: 81-6-6152-7160  

**Japan - Tokyo**  
Tel: 81-3-6880-3770  

**Korea - Daegu**  
Tel: 82-53-744-4301  

**Korea - Seoul**  
Tel: 82-2-554-7200  

**Malaysia - Kuala Lumpur**  
Tel: 60-3-7651-7906  

**Malaysia - Penang**  
Tel: 60-4-227-8870  

**Philippines - Manila**  
Tel: 63-2-634-9065  

**Singapore**  
Tel: 65-6334-8870  

**Taiwan - Hsin Chu**  
Tel: 886-3-577-8366  

**Taiwan - Kaohsiung**  
Tel: 886-7-213-7830  

**Taiwan - Taipei**  
Tel: 886-2-2508-8600  

**Thailand - Bangkok**  
Tel: 66-2-694-1351  

**Vietnam - Ho Chi Minh**  
Tel: 84-28-5448-2100  

### EUROPE

**Austria - Wels**  
Tel: 43-7242-2244-39  
Fax: 43-7242-2244-393  

**Denmark - Copenhagen**  
Tel: 45-4450-2828  
Fax: 45-4485-2829  

**Finland - Espoo**  
Tel: 358-9-4520-820  

**France - Paris**  
Tel: 33-1-69-53-63-20  
Fax: 33-1-69-30-90-79  

**Germany - Garching**  
Tel: 49-8931-9700  

**Germany - Haan**  
Tel: 49-2129-3766400  

**Germany - Heilbronn**  
Tel: 49-7131-67-3636  

**Germany - Karlsruhe**  
Tel: 49-721-6253700  

**Germany - Munich**  
Tel: 49-89-627-144-0  
Fax: 49-89-627-144-44  

**Germany - Rosenheim**  
Tel: 49-8031-354-560  

**Israel - Ra'anana**  
Tel: 972-9-744-7705  

**Italy - Milan**  
Tel: 39-0331-742611  
Fax: 39-0331-466781  

**Italy - Padova**  
Tel: 39-049-7625286  

**Netherlands - Drunen**  
Tel: 31-416-690399  
Fax: 31-416-690340  

**Norway - Trondheim**  
Tel: 47-7289-7561  

**Poland - Warsaw**  
Tel: 48-22-3325737  

**Romania - Bucharest**  
Tel: 40-21-407-87-50  

**Spain - Madrid**  
Tel: 34-91-708-08-90  
Fax: 34-91-708-08-91  

**Sweden - Gothenberg**  
Tel: 46-31-704-60-40  

**Sweden - Stockholm**  
Tel: 46-8-5090-4654  

**UK - Wokingham**  
Tel: 44-118-921-5800  
Fax: 44-118-921-5820