**FEATURES**

- Current Sense Amplifier
  - Fast Step Response: 500ns
  - Low Offset Voltage: 200µV Maximum
  - Low Gain Error: 0.2% Maximum
- Internal 400mV Precision Reference
- Internal Comparator
  - Power-On Reset Capability
  - Fast Response Time: 500ns
  - Total Threshold Error: ±1.25% Maximum
- Wide Supply Range: 2.7V to 60V
- Supply Current: 450µA
- Specified for −40°C to 125°C Temperature Range
- Available in 8-Lead MSOP and 8-Lead (2mm × 3mm) DFN Packages

**APPLICATIONS**

- Overcurrent and Fault Detection
- Current Shunt Measurement
- Battery Monitoring
- Motor Control
- Automotive Monitoring and Control
- Industrial Control

**DESCRIPTION**

The LT®6118 is a complete high side current sense device that incorporates a precision current sense amplifier, an integrated voltage reference and a latching comparator. The comparator latch functionality can be enabled or disabled and the comparator can be configured to reset upon power-on. The input and the open-drain output of the comparator are independent from the current sense amplifier. The comparator trip point and amplifier gain are configured with external resistors.

The overall propagation delay of the LT6118 is typically only 1.4µs, allowing for quick reaction to overcurrent conditions. The 1MHz bandwidth allows the LT6118 to be used for error detection in critical applications such as motor control. The high threshold accuracy of the comparator, combined with the ability to latch the comparator, ensures the LT6118 can capture high speed events.

The LT6118 is fully specified for operation from −40°C to 125°C, making it suitable for industrial and automotive applications. The LT6118 is available in the small 8-lead MSOP and 8-lead DFN packages.

---

**TYPICAL APPLICATION**

**Fast Acting Fault Protection with Power-On Reset**

```
12V
6.2V*
1k
3.3V
10k
2N2700
1k
100Ω
24.9k
100nF
0.1µF
0.1Ω
1.6k
250mA DISCONNECT

*CMH25234B

IRF9640 TO LOAD

100nF
VLOAD 10V/DIV
10V
ILOAD 200mA/DIV
200mA
VOUTC 5V/DIV
0V

0.04k
6.2V*

LT6118

V²
SENSEHI
SENSELO
OUTA
OUTC
V−
INC

Response to Overcurrent Event
```

---

For more information [www.linear.com/LT6118](http://www.linear.com/LT6118)
LT6118

**ABSOLUTE MAXIMUM RATINGS (Note 1)**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Specification</th>
</tr>
</thead>
<tbody>
<tr>
<td>Total Supply Voltage ($V^+$ to $V^–$)</td>
<td>$\ldots \ldots \ldots \ldots 60V$</td>
</tr>
<tr>
<td>Maximum Voltage (SENSELO, SENSEHI, OUTA)</td>
<td>$V^+ + 1V$</td>
</tr>
<tr>
<td>Maximum $V^+$ – (SENSELO or SENSEHI)</td>
<td>$33V$</td>
</tr>
<tr>
<td>Maximum LE Voltage</td>
<td>$60V$</td>
</tr>
<tr>
<td>Maximum Comparator Input Voltage</td>
<td>$60V$</td>
</tr>
<tr>
<td>Maximum Comparator Output Voltage</td>
<td>$60V$</td>
</tr>
<tr>
<td>Input Current (Note 2)</td>
<td>$–10mA$</td>
</tr>
<tr>
<td>SENSEHI, SENSELO Input Current</td>
<td>$\pm 10mA$</td>
</tr>
<tr>
<td>Differential SENSEHI or SENSELO Input Current</td>
<td>$\pm 2.5mA$</td>
</tr>
</tbody>
</table>

Amplifier Output Short-Circuit Duration (to $V^–$): Indefinite

**OPERATING TEMPERATURE RANGES**

- LT6118I: $–40°C$ to $85°C$
- LT6118H: $–40°C$ to $125°C$

**STORAGE TEMPERATURE RANGE**

- $–65°C$ to $150°C$

**MSOP LEAD TEMPERATURE (SOLDERING, 10 sec)**

- $300°C$

**DCB PACKAGE**

- $8$-Lead (2mm x 3mm) Plastic DFN
- $\theta_{JA} = 64°C/W$, $\theta_{JC} = 10°C/W$
- Exposed pad (pin 9) is $V^–$, PCB connection optional

**ORDER INFORMATION**

<table>
<thead>
<tr>
<th>LEAD FREE FINISH</th>
<th>TAPE AND REEL</th>
<th>PART MARKING*</th>
<th>PACKAGE DESCRIPTION</th>
<th>SPECIFIED TEMPERATURE RANGE</th>
</tr>
</thead>
<tbody>
<tr>
<td>LT6118IMS8#PBF</td>
<td>LT6118IMS8#TRPBF</td>
<td>LTGNS</td>
<td>8-Lead Plastic MSOP</td>
<td>$–40°C$ to $85°C$</td>
</tr>
<tr>
<td>LT6118HMS8#PBF</td>
<td>LT6118HMS8#TRPBF</td>
<td>LTGNS</td>
<td>8-Lead Plastic MSOP</td>
<td>$–40°C$ to $125°C$</td>
</tr>
</tbody>
</table>

Consult LTC Marketing for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container.

For more information on lead free part marking, go to: [http://www.linear.com/leadfree/](http://www.linear.com/leadfree/)

For more information on tape and reel specifications, go to: [http://www.linear.com/tapeandreel/](http://www.linear.com/tapeandreel/)

**Lead Free Finish**

<table>
<thead>
<tr>
<th>TAPE AND REEL (MINI)</th>
<th>TAPE AND REEL</th>
<th>PART MARKING*</th>
<th>PACKAGE DESCRIPTION</th>
<th>SPECIFIED TEMPERATURE RANGE</th>
</tr>
</thead>
<tbody>
<tr>
<td>LT6118IDCB#PBF</td>
<td>LT6118IDCB#TRPBF</td>
<td>LGNT</td>
<td>8-Lead (2mm x 3mm) Plastic DFN</td>
<td>$–40°C$ to $85°C$</td>
</tr>
<tr>
<td>LT6118HDCB#PBF</td>
<td>LT6118HDCB#TRPBF</td>
<td>LGNT</td>
<td>8-Lead (2mm x 3mm) Plastic DFN</td>
<td>$–40°C$ to $125°C$</td>
</tr>
</tbody>
</table>

TRM = 500 pieces. *Temperature grades are identified by a label on the shipping container.

Consult LTC Marketing for parts specified with wider operating temperature ranges.

For more information on lead free part marking, go to: [http://www.linear.com/leadfree/](http://www.linear.com/leadfree/)

For more information on tape and reel specifications, go to: [http://www.linear.com/tapeandreel/](http://www.linear.com/tapeandreel/)
## Electrical Characteristics

The * denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T_A = 25°C. V^+ = 12V, V_{PULLUP} = V^+, V_{LE} = 2.7V, R_{IN} = 100Ω, R_{OUT} = R1 + R2 = 10k, gain = 100, R_C = 25.5k, C_L = C_{LC} = 2pF, unless otherwise noted. (See Figure 2)

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>V^+</td>
<td>Supply Voltage Range</td>
<td></td>
<td>2.7</td>
<td>60</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>I_S</td>
<td>Supply Current (Note 4)</td>
<td>V^+ = 2.7V, R_{IN} = 1k, V_{SENSE} = 5mV</td>
<td>450</td>
<td>μA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>V^+ = 60V, R_{IN} = 1k, V_{SENSE} = 5mV</td>
<td>550</td>
<td>650</td>
<td>μA</td>
<td></td>
</tr>
<tr>
<td></td>
<td>LE Pin Current</td>
<td>V_{LE} = 0V, V^+ = 60V</td>
<td>−100</td>
<td>nA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>V_{IH}</td>
<td>LE Pin Input High</td>
<td>V^+ = 2.7V to 60V</td>
<td>1.5</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>V_{IL}</td>
<td>LE Pin Input Low</td>
<td>V^+ = 2.7V to 60V</td>
<td>0.5</td>
<td>V</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Current Sense Amplifier

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>V_{OS}</td>
<td>Input Offset Voltage</td>
<td>V_{SENSE} = 5mV</td>
<td>−200</td>
<td>200</td>
<td>μV</td>
<td></td>
</tr>
<tr>
<td>ΔV_{OS}/ΔT</td>
<td>Input Offset Voltage Drift</td>
<td>V_{SENSE} = 5mV</td>
<td>±0.8</td>
<td>μV/°C</td>
<td></td>
<td></td>
</tr>
<tr>
<td>I_B</td>
<td>Input Bias Current (SENSELO, SENSEHI)</td>
<td>V^+ = 2.7V to 60V</td>
<td>60</td>
<td>300</td>
<td>nA</td>
<td></td>
</tr>
<tr>
<td>I_{OS}</td>
<td>Input Offset Current</td>
<td>V^+ = 2.7V to 60V</td>
<td>±5</td>
<td>nA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>I_{OUTA}</td>
<td>Output Current (Note 5)</td>
<td></td>
<td>1</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PSRR</td>
<td>Power Supply Rejection Ratio (Note 6)</td>
<td>V^+ = 2.7V to 60V</td>
<td>120</td>
<td>127</td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td>CMRR</td>
<td>Common Mode Rejection Ratio</td>
<td>V^+ = 2.7V, V_{SENSE} = 5mV, V_{ICM} = 2.7V to 27V</td>
<td>110</td>
<td>125</td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>V^+ = 2.7V, V_{SENSE} = 5mV, V_{ICM} = 27V to 60V</td>
<td>103</td>
<td>125</td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td>V_{SENSE(MAX)}</td>
<td>Full-Scale Input Sense Voltage (Note 5)</td>
<td>R_{IN} = 500Ω</td>
<td>500</td>
<td>mV</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Gain Error (Note 7)</td>
<td></td>
<td>V^+ = 2.7V to 12V</td>
<td>−0.2</td>
<td>0</td>
<td>%</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>V^+ = 12V to 60V, V_{SENSE} = 5mV to 100mV, MS8 Package</td>
<td>−0.3</td>
<td>0</td>
<td>%</td>
<td></td>
</tr>
<tr>
<td>SENSELO Voltage (Note 8)</td>
<td>V^+ = 2.7V, V_{SENSE} = 100mV, R_{OUT} = 2k</td>
<td>2.5</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>V^+ = 2.7V, V_{SENSE} = 100mV</td>
<td>27</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output Swing High (V^+ to V_{OUTA})</td>
<td>V^+ = 2.7V, V_{SENSE} = 27mV</td>
<td>0.2</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>V^+ = 12V, V_{SENSE} = 120mV</td>
<td>0.5</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>BW</td>
<td>Signal Bandwidth</td>
<td>I_{OUT} = 1mA</td>
<td>1</td>
<td>MHz</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>I_{OUT} = 100μA</td>
<td>140</td>
<td>kHz</td>
<td></td>
<td></td>
</tr>
<tr>
<td>I_r</td>
<td>Input Step Response (to 50% of Final Output Voltage)</td>
<td>V^+ = 2.7V, V_{SENSE} = 24mV Step, Output Rising Edge</td>
<td>500</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>V^+ = 12V to 60V, V_{SENSE} = 100mV Step, Output Rising Edge</td>
<td>500</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>t_{SETTLE}</td>
<td>Settling Time to 1%</td>
<td>V_{SENSE} = 10mV to 100mV, R_{OUT} = 2k</td>
<td>2</td>
<td>μs</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
ELECTRICAL CHARACTERISTICS

The ● denotes the specifications which apply over the full operating temperature range, otherwise specifications are at \( T_A = 25^\circ C \), \( V^+ = 12V \), \( V_{PULLUP} = V^+ \), \( V_{LE} = 2.7V \), \( R_{IN} = 100\Omega \), \( R_{OUT} = R_1 + R_2 = 10k \), gain = 100, \( R_C = 25.5k \), \( C_L = C_{LC} = 2pF \), unless otherwise noted. (See Figure 2)

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>V_{TH(R)} (Note 9)</td>
<td>Rising Input Threshold Voltage</td>
<td>( V^+ = 2.7V ) to 60V</td>
<td>●</td>
<td>395</td>
<td>400</td>
<td>405</td>
</tr>
<tr>
<td>V_{HYS}</td>
<td>( V_{HYS} = V_{TH(R)} - V_{TH(F)} )</td>
<td>( V^+ = 2.7V ) to 60V</td>
<td>3</td>
<td>10</td>
<td>15</td>
<td>mV</td>
</tr>
<tr>
<td>Comparator Input Bias Current</td>
<td>( V_{INC} = 0V, V^+ = 60V )</td>
<td>●</td>
<td>–50</td>
<td>nA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>V_{OL}</td>
<td>Output Low Voltage</td>
<td>( I_{OUTC} = 500\mu A, V^+ = 2.7V )</td>
<td>●</td>
<td>60</td>
<td>150</td>
<td>220</td>
</tr>
<tr>
<td></td>
<td>High to Low Propagation Delay</td>
<td>5mV Overdrive</td>
<td>3</td>
<td>0.5</td>
<td>0.5</td>
<td>µs</td>
</tr>
<tr>
<td></td>
<td>Output Fall Time</td>
<td>100mV Overdrive</td>
<td>0.08</td>
<td>µs</td>
<td></td>
<td></td>
</tr>
<tr>
<td>I_{RESET}</td>
<td>Reset Time</td>
<td></td>
<td>0.5</td>
<td>µs</td>
<td></td>
<td></td>
</tr>
<tr>
<td>I_{RPW}</td>
<td>Minimum LE Reset Pulse Width</td>
<td>●</td>
<td>2</td>
<td>µs</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

Note 2: Input and output pins have ESD diodes connected to ground. The SENSEHI and SENSELO pins have additional current handling capability specified as SENSEHI, SENSELO Input Current.

Note 3: The LT6118I is guaranteed to meet specified performance from –40°C to 85°C. LT6118H is guaranteed to meet specified performance from –40°C to 125°C.

Note 4: Supply current is specified with the comparator output high. When the comparator output goes low the supply current will increase by 75µA typically.

Note 5: The full-scale input sense voltage and the maximum output current must be considered to achieve the specified performance.

Note 6: Supply voltage and input common mode voltage are varied while amplifier input offset voltage is monitored.

Note 7: The specified gain error does not include the effect of external resistors \( R_{IN} \) and \( R_{OUT} \). Although gain error is only guaranteed between 12V and 60V, similar performance is expected for \( V^+ < 12V \), as well.

Note 8: Refer to SENSEEHI, SENSELO Range in the Applications Information section for more information.

Note 9: The input threshold voltage which causes the output voltage of the comparator to transition from high to low is specified. The input voltage which causes the comparator output to transition from low to high is the magnitude of the difference between the specified threshold and the hysteresis.

TYPICAL PERFORMANCE CHARACTERISTICS

Performance characteristics taken at \( T_A = 25^\circ C \), \( V^+ = 12V \), \( V_{PULLUP} = V^+ \), \( V_{LE} = 2.7V \), \( R_{IN} = 100\Omega \), \( R_{OUT} = R_1 + R_2 = 10k \), gain = 100, \( R_C = 25.5k \), \( C_L = C_{LC} = 2pF \), unless otherwise noted. (See Figure 2)
**TYPICAL PERFORMANCE CHARACTERISTICS**

Performance characteristics taken at $T_A = 25^\circ C$, $V^+ = 12V$, $V_{PULLUP} = V^+$, $V_{LE} = 2.7V$, $R_{IN} = 100\Omega$, $R_{OUT} = R1 + R2 = 10k$, gain = 100, $R_C = 25.5k$, $C_L = C_{LC} = 2pF$, unless otherwise noted. (See Figure 2)
TYPICAL PERFORMANCE CHARACTERISTICS

Performance characteristics taken at T_A = 25°C, V^+ = 12V, V_{PULLUP} = V^+, V_LE = 2.7V, R_IN = 100Ω, R_OUT = R1 + R2 = 10k, gain = 100, R_C = 25.5k, C_L = C_{LC} = 2pF, unless otherwise noted. (See Figure 2)
**TYPICAL PERFORMANCE CHARACTERISTICS**

Performance characteristics taken at $T_A = 25°C$, $V^+ = 12V$, $V_{PULLUP} = V^+$, $V_{LE} = 2.7V$, $R_{IN} = 100\Omega$, $R_{OUT} = R1 + R2 = 10k$, gain = 100, $R_C = 25.5k$, $C_L = C_{LC} = 2pF$, unless otherwise noted. (See Figure 2)

![Hysteresis Distribution](image1)

![Hysteresis vs Temperature](image2)

![Hysteresis vs Supply Voltage](image3)

![LE Current vs Voltage](image4)

![Comparator Input Bias Current vs Input Voltage](image5)

![Comparator Input Bias Current vs Input Voltage](image6)

![Comparator Output Low Voltage vs Output Sink Current](image7)

![Comparator Output Leakage Current vs Pull-Up Voltage](image8)

![Comparator Propagation Delay vs Input Overdrive](image9)
TYPICAL PERFORMANCE CHARACTERISTICS

Performance characteristics taken at $T_A = 25^\circ C$, $V^+ = 12V$, $V_{PULLUP} = V^+$, $V_{LE} = 2.7V$, $R_{IN} = 100\Omega$, $R_{OUT} = R1 + R2 = 10k$, gain = 100, $R_C = 25.5k$, $C_L = C_{LC} = 2F$, unless otherwise noted. (See Figure 2)

Comparator Rise/Fall Time vs Pull-Up Resistor

Comparator Step Response (5mV INC Overdrive)

Comparator Step Response (100mV INC Overdrive)

Comparator Reset Response

PIN FUNCTIONS

SENSELO (Pin 1): Sense Amplifier Input. This pin must be tied to the load end of the sense resistor.

LE (Pin 2): Latch Control Pin. When high, the comparator latch is enabled. With the comparator latch enabled, the comparator output will latch at a low level once tripped. When the LE input is low, the comparator latch is disabled and the comparator functions transparently.

OUTC (Pin 3): Open-Drain Comparator Output. Off-state voltage may be as high as 60V above $V^-$, regardless of $V^+$ used.

$V^-$ (Pin 4): Negative Supply Pin. This pin is normally connected to ground.

INC (Pin 5): This is the inverting input of the comparator. The other comparator input is internally connected to the 400mV reference.
PIN FUNCTIONS

OUTA (Pin 6): Current Output of the Sense Amplifier. This pin will source a current that is equal to the sense voltage divided by the external gain setting resistor, RIN.

V+ (Pin 7): Positive Supply Pin. The V+ pin can be connected directly to either side of the sense resistor, RSENSE. When V+ is tied to the load end of the sense resistor, the SENSEHI pin can go up to 0.2V above V+. Supply current is drawn through this pin.

SENSEHI (Pin 8): Sense Amplifier Input. The internal sense amplifier will drive SENSEHI to the same potential as SENSELO. A resistor (typically RIN) tied from supply to SENSEHI sets the output current, IOUT = VSENSE/RIN, where VSENSE is the voltage developed across RSENSE.

Exposed Pad (Pin 9, DCB Package Only): V-. The exposed pad may be left open or connected to device V-. Connecting the exposed pad to a V- plane will improve thermal management in high voltage applications. The exposed pad should not be used as the primary connection for V-.

APPLICATIONS INFORMATION

The LT6118 high side current sense amplifier provides accurate monitoring of currents through an external sense resistor. The input sense voltage is level-shifted from the sensed power supply to a ground referenced output and is amplified by a user-selected gain to the output. The output voltage is directly proportional to the current flowing through the sense resistor.

The LT6118 comparator has a threshold set with a built-in 400mV precision reference and has 10mV of hysteresis. The open-drain output can be easily used to level shift to digital supplies.

Amplifier Theory of Operation

An internal sense amplifier loop forces SENSEHI to have the same potential as SENSELO as shown in Figure 2.
Applications Information

Connecting an external resistor, $R_{IN}$, between SENSEHI and $V_{SUPPLY}$ forces a potential, $V_{SENSE}$, across $R_{IN}$. A corresponding current, $I_{OUTA}$, equal to $V_{SENSE}/R_{IN}$, will flow through $R_{IN}$. The high impedance inputs of the sense amplifier do not load this current, so it will flow through an internal MOSFET to the output pin, OUTA.

The output current can be transformed back into a voltage by adding a resistor from OUTA to $V^–$ (typically ground). The output voltage is then:

$$V_{OUT} = V^– + I_{OUTA} \cdot R_{OUT}$$

where $R_{OUT} = R_1 + R_2$ as shown in Figure 2.

Table 1. Example Gain Configurations

<table>
<thead>
<tr>
<th>GAIN</th>
<th>$R_{IN}$</th>
<th>$R_{OUT}$</th>
<th>$V_{SENSE}$ FOR $V_{OUT} = 5V$</th>
<th>$I_{OUTA}$ AT $V_{OUT} = 5V$</th>
</tr>
</thead>
<tbody>
<tr>
<td>20</td>
<td>499Ω</td>
<td>10k</td>
<td>250mV</td>
<td>500µA</td>
</tr>
<tr>
<td>50</td>
<td>200Ω</td>
<td>10k</td>
<td>100mV</td>
<td>500µA</td>
</tr>
<tr>
<td>100</td>
<td>100Ω</td>
<td>10k</td>
<td>50mV</td>
<td>500µA</td>
</tr>
</tbody>
</table>

Useful Equations

Input Voltage: $V_{SENSE} = I_{SENSE} \cdot R_{SENSE}$

Voltage Gain: $\frac{V_{OUT}}{V_{SENSE}} = \frac{R_{OUT}}{R_{IN}}$

Current Gain: $\frac{I_{OUTA}}{I_{SENSE}} = \frac{R_{SENSE}}{R_{IN}}$

Note that $V_{SENSE}(MAX)$ can be exceeded without damaging the amplifier; however, output accuracy will degrade as $V_{SENSE}$ exceeds $V_{SENSE}(MAX)$, resulting in increased output current, $I_{OUTA}$.

Selection of External Current Sense Resistor

The external sense resistor, $R_{SENSE}$, has a significant effect on the function of a current sensing system and must be chosen with care.

First, the power dissipation in the resistor should be considered. The measured load current will cause power dissipation as well as a voltage drop in $R_{SENSE}$. As a result, the sense resistor should be as small as possible while still providing the input dynamic range required by the measurement. Note that the input dynamic range is the difference between the maximum input signal and the minimum accurately reproduced signal, and is limited primarily by input DC offset of the internal sense amplifier of the LT6118. To ensure the specified performance, $R_{SENSE}$ should be small enough that $V_{SENSE}$ does not exceed $V_{SENSE}(MAX)$ under peak load conditions. As an example, an application may require the maximum sense voltage be 100mV. If this application is expected to draw 2A at peak load, $R_{SENSE}$ should be set to 50mΩ.

Once the maximum $R_{SENSE}$ value is determined, the minimum sense resistor value will be set by the resolution or dynamic range required. The minimum signal that can be
APPLICATIONS INFORMATION

accurately represented by this sense amplifier is limited by the input offset. As an example, the LT6118 has a maximum input offset of 200µV. If the minimum current is 20mA, a sense resistor of 10mΩ will set VSENSE to 200µV. This is the same value as the input offset. A larger sense resistor will reduce the error due to offset by increasing the sense voltage for a given load current. Choosing a 50mΩ RSENSE will maximize the dynamic range and provide a system that has 100mV across the sense resistor at peak load (2A), while input offset causes an error equivalent to only 4mA of load current.

In the previous example, the peak dissipation in RSENSE is 200mW. If a 5mΩ sense resistor is employed, then the effective current error is 40mA, while the peak sense voltage is reduced to 10mV at 2A, dissipating only 20mW.

The low offset and corresponding large dynamic range of the LT6118 make it more flexible than other solutions in this respect. The 200µV maximum offset gives 68dB of dynamic range for a sense voltage that is limited to 500mV max.

Sense Resistor Connection

Kelvin connection of the SENSEHI and SENSELO inputs to the sense resistor should be used in all but the lowest power applications. Solder connections and PC board interconnections that carry high currents can cause significant error in measurement due to their relatively large resistances. One 10mm × 10mm square trace of 1oz copper is approximately 0.5mΩ. A 1mV error can be caused by as little as 2A flowing through this small interconnect. This will cause a 1% error for a full-scale VSENSE of 100mV. A 10A load current in the same interconnect will cause a 5% error for the same 100mV signal. By isolating the sense traces from the high current paths, this error can be reduced by orders of magnitude. A sense resistor with integrated Kelvin sense terminals will give the best results. Figure 2 illustrates the recommended method for connecting the SENSEHI and SENSELO pins to the sense resistor.

Selection of External Input Gain Resistor, RIN

RIN should be chosen to allow the required speed and resolution while limiting the output current to 1mA. The maximum value for RIN is 1kΩ to maintain good loop stability. For a given VSENSE, larger values of RIN will lower power dissipation in the LT6118 due to the reduction in IOUT while smaller values of RIN will result in faster response time due to the increase in IOUT. If low sense currents must be resolved accurately in a system that has a very wide dynamic range, a smaller RIN may be used if the maximum IOUTA current is limited in another way, such as with a Schottky diode across RSENSE (Figure 3). This will reduce the high current measurement accuracy by limiting the result, while increasing the low current measurement resolution.

Figure 3. Shunt Diode Limits Maximum Input Voltage to Allow Better Low Input Resolution Without Overranging

The power dissipated in the sense resistor can create a thermal gradient across a printed circuit board and consequently a gain error if RIN and ROUT are placed such that they operate at different temperatures. If significant power is being dissipated in the sense resistor then care should be taken to place RIN and ROUT such that the gain error due to the thermal gradient is minimized.

Selection of External Output Gain Resistor, ROUT

The output resistor, ROUT, determines how the output current is converted to voltage. VOUT is simply IOUTA • ROUT. Typically, ROUT is a combination of resistors configured as a resistor divider which has a voltage tap going to the comparator input to set the comparator threshold.

In choosing an output resistor, the maximum output voltage must first be considered. If the subsequent circuit is a buffer or ADC with limited input range, then ROUT must be chosen so that IOUTA(MAX) • ROUT is less than the allowed maximum input range of this circuit.
In addition, the output impedance is determined by $R_{OUT}$. If another circuit is being driven, then the input impedance of that circuit must be considered. If the subsequent circuit has high enough input impedance, then almost any useful output impedance will be acceptable. However, if the subsequent circuit has relatively low input impedance, or draws spikes of current such as an ADC load, then a lower output impedance may be required to preserve the accuracy of the output. More information can be found in the Output Filtering section. As an example, if the input impedance of the driven circuit, $R_{IN(DRIVEN)}$, is 100 times $R_{OUT}$, then the accuracy of $V_{OUT}$ will be reduced by 1% since:

$$V_{OUT} = I_{OUTA} \cdot \frac{R_{OUT} \cdot R_{IN(DRIVEN)}}{R_{OUT} + R_{IN(DRIVEN)}}$$

$$= I_{OUTA} \cdot R_{OUT} \cdot \frac{100}{101} = 0.99 \cdot I_{OUTA} \cdot R_{OUT}$$

Amplifier Error Sources

The current sense system uses an amplifier and resistors to apply gain and level-shift the result. Consequently, the output is dependent on the characteristics of the amplifier, such as gain error and input offset, as well as the matching of the external resistors.

Ideally, the circuit output is:

$$V_{OUT} = V_{SENSE} \cdot \frac{R_{OUT}}{R_{IN}}; \quad V_{SENSE} = R_{SENSE} \cdot I_{SENSE}$$

In this case, the only error is due to external resistor mismatch, which provides an error in gain only. However, offset voltage, input bias current and finite gain in the amplifier can cause additional errors:

Output Voltage Error, $\Delta V_{OUT(VOS)}$, Due to the Amplifier DC Offset Voltage, $V_{OS}$

$$\Delta V_{OUT(VOS)} = V_{OS} \cdot \frac{R_{OUT}}{R_{IN}}.$$

The DC offset voltage of the amplifier adds directly to the value of the sense voltage, $V_{SENSE}$. As $V_{SENSE}$ is increased, accuracy improves. This is the dominant error of the system and it limits the available dynamic range.

Output Voltage Error, $\Delta V_{OUT(IBIAS)}$, Due to the Bias Currents $I_B^+$ and $I_B^-$

The amplifier bias current $I_B^+$ flows into the SENSELO pin while $I_B^-$ flows into the SENSEHI pin. The error due to $I_B$ is the following:

$$\Delta V_{OUT(IBIAS)} = R_{OUT} \left( I_B^+ \cdot \frac{R_{SENSE}}{R_{IN}} - I_B^- \right)$$

Since $I_B^+ = I_B^-$, if $R_{SENSE} << R_{IN}$ then,

$$\Delta V_{OUT(IBIAS)} = -R_{OUT} \cdot (I_{BIAS})$$

It is useful to refer the error to the input:

$$\Delta V_{VIN(IBIAS)} = -R_{IN} \cdot (I_{BIAS})$$

For instance, if $I_{BIAS}$ is 100nA and $R_{IN}$ is 1k, the input referred error is 100µV. This error becomes less significant as the value of $R_{IN}$ decreases. The bias current error can be reduced if an external resistor, $R_{IN}^+$, is connected as shown in Figure 4, the error is then reduced to:

$$V_{OUT(IBIAS)} = \pm R_{OUT} \cdot I_{OS}; \quad I_{OS} = I_B^+ - I_B^-$$

Minimizing low current errors will maximize the dynamic range of the circuit.

Output Voltage Error, $\Delta V_{OUT(GAIN ERROR)}$, Due to External Resistors

The LT6118 exhibits a very low gain error. As a result, the gain error is only significant when low tolerance resistors are used to set the gain. Note the gain error is systematically negative. For instance, if 0.1% resistors are used for $R_{IN}$ and $R_{OUT}$ then the resulting worst-case gain error is $-0.4\%$ with $R_{IN} = 100\Omega$. Figure 5 is a graph...


**Applications Information**

![Gain Error vs Resistor Tolerance](figure5.png)

![RC Network Achieves Power-On Reset](figure6.png)

of the maximum gain error which can be expected versus the external resistor tolerance.

**Output Current Limitations Due to Power Dissipation**

The LT6118 can deliver a continuous current of 1mA to the OUTA pin. This current flows through \( R_{IN} \) and enters the current sense amplifier via the SENSEHI pin. The power dissipated in the LT6118 due to the output signal is:

\[
P_{OUT} = (V_{SENSEHI} - V_{OUTA}) \cdot I_{OUTA}
\]

Since \( V_{SENSEHI} = V^+ \),
\[
P_{OUT} = (V^+ - V_{OUTA}) \cdot I_{OUTA}
\]

There is also power dissipated due to the quiescent power supply current:

\[
P_S = I_S \cdot V^+
\]

The comparator output current flows into the comparator output pin and out of the \( V^- \) pin. The power dissipated in the LT6118 due to the comparator is often insignificant and can be calculated as follows:

\[
P_{OUTC} = (V_{OUTC} - V^-) \cdot I_{OUTC}
\]

The total power dissipated is the sum of these dissipations:

\[
P_{TOTAL} = P_{OUTA} + P_{OUTC} + P_S
\]

At maximum supply and maximum output currents, the total power dissipation can exceed 150mW. This will cause significant heating of the LT6118 die. In order to prevent damage to the LT6118, the maximum expected dissipation in each application should be calculated. This number can be multiplied by the \( \theta_{JA} \) value, 163°C/W for the MS8 package or 64°C/W for the DFN, to find the maximum expected die temperature. Proper heat sinking and thermal relief should be used to ensure that the die temperature does not exceed the maximum rating.

**LE Pin**

The LE pin is used to enable the comparator output latch. When the LE pin is high, the output latch is enabled and the comparator output will stay low once it is tripped. When LE is low, the comparator output latch is disabled and the comparator operates transparently. To continuously operate the comparator transparently, the LE pin should be grounded. Do not leave the LE pin floating.

**Power-On Reset**

During startup the state of the comparator output cannot be guaranteed. To guarantee the correct state of the comparator output on startup, a power-on reset (POR) is required. A POR can be implemented by holding the LE pin low until the LT6118 is in such a state that the comparator output is stable. This can be achieved by using an RC network between the LE, \( V^+ \) and GND as shown in Figure 6. When power is applied to the LT6118, the RC network causes the voltage on the LE pin to remain below the \( V_{IL} \) (0.5V) threshold long enough for the comparator output to settle into the correct state. The LE pin should remain below 0.5V for at least 100µs after power up in order to guarantee a valid comparator output. The RC value can be determined with the following equation:

\[
RC = \frac{t}{\ln \left( \frac{V^+}{V^+ - 0.5V} \right)}; \ t \geq 100\mu s
\]

![Figure 6. RC Network Achieves Power-On Reset](figure6.png)


**APPLICATIONS INFORMATION**

The RC will need to be chosen based on the supply voltage of the circuit. Figure 7 can be used to easily determine an appropriate RC combination for an applications supply voltage range.

![Minimum Resistance for Three Typical Capacitor Values](image1)

**Output Filtering**

The AC output voltage, \( V_{OUT} \), is simply \( I_{OUTA} \cdot Z_{OUT} \). This makes filtering straightforward. Any circuit may be used which generates the required \( Z_{OUT} \) to get the desired filter response. For example, a capacitor in parallel with \( R_{OUT} \) will give a lowpass response. This will reduce noise at the output, and may also be useful as a charge reservoir to keep the output steady while driving a switching circuit such as a MUX or ADC. This output capacitor in parallel with \( R_{OUT} \) will create an output pole at:

\[
f_{-3dB} = \frac{1}{2 \pi R_{OUT} C_L}
\]

**SENSELO, SENSEHI Range**

The difference between \( V_{BATT} \) (see Figure 8) and \( V^+ \), as well as the maximum value of \( V_{SENSE} \), must be considered to ensure that the SENSELO pin doesn’t exceed the range listed in the Electrical Characteristics table. The SENSELO and SENSEHI pins of the LT6118 can function from 0.2V above the positive supply to 33V below it. These operating voltages are limited by internal diode clamps shown in Figures 1 and 2. On supplies less than 35.5V, the lower range is limited by \( V^- + 2.5V \). This allows the monitored supply, \( V_{BATT} \), to be separate from the LT6118 positive supply as shown in Figure 8. Figure 9 shows the range of operating voltages for the SENSELO and SENSEHI inputs, for different supply voltage inputs \( (V^+) \). The SENSELO and SENSEHI range has been designed to allow the LT6118 to monitor its own supply current (in addition to the load), as long as \( V_{SENSE} \) is less than 200mV. This is shown in Figure 10.

![V+ Powered Separately from Load Supply (V_BATT)](image2)

**Minimum Output Voltage**

The output of the LT6118 current sense amplifier can produce a non-zero output voltage when the sense voltage is zero. This is a result of the sense amplifier \( V_{OS} \) being forced across \( R_{IN} \) as discussed in the Output Voltage Error, \( \Delta V_{OUT(VOS)} \) section. Figure 11 shows the effect of the input offset voltage on the transfer function for parts at

![Minimum Output Voltage](image3)
the VOS limits. With a negative offset voltage, zero input sense voltage produces an output voltage. With a positive offset voltage, the output voltage is zero until the input sense voltage exceeds the input offset voltage. Neglecting VOS, the output circuit is not limited by saturation of pull-down circuitry and can reach 0V.

**Response Time**

The LT6118 amplifier is designed to exhibit fast response to inputs for the purpose of circuit protection or current monitoring. This response time will be affected by the external components in two ways, delay and speed.

If the output current is very low and an input transient occurs, there may be an increased delay before the output voltage begins to change. The Typical Performance Characteristics show that this delay is short and it can be improved by increasing the minimum output current, either by increasing Rsense or decreasing Rin. Note that the Typical Performance Characteristics are labeled with respect to the initial sense voltage.

The speed is also affected by the external components. Using a larger Rout will decrease the response time, since \( V_{OUT} = I_{OUTA} \times Z_{OUT} \) where \( Z_{OUT} \) is the parallel combination of Rout and any parasitic and/or load capacitance. Note that reducing Rin or increasing Rout will both have the effect of increasing the voltage gain of the circuit. If the output capacitance is limiting the speed of the system, Rin and Rout can be decreased together in order to maintain the desired gain and provide more current to charge the output capacitance.

The response time of the comparator is the sum of the propagation delay and the fall time. The propagation delay is a function of the overdrive voltage on the input of the comparator. A larger overdrive will result in a lower propagation delay. This helps achieve a fast system response time to fault events. The fall time is affected by the load on the output of the comparator as well as the pull-up voltage.

The LT6118 amplifier has a typical response time of 500ns and the comparators have a typical response time of 500ns. When configured as a system, the amplifier output drives the comparator input causing a total system response time which is typically greater than that implied by the individually specified response times. This is due to the overdrive on the comparator input being determined by the speed of the amplifier output.

**Internal Reference and Comparator**

The integrated precision reference and comparator combined with the high precision current sense allow for rapid and easy detection of abnormal load currents. This is often critical in systems that require high levels of safety and reliability. The LT6118 comparator is optimized for fault detection and is designed with a latching output. The latching output prevents faults from clearing themselves and requires a separate system or user to reset the output. In applications where the comparator output can intervene and disconnect loads from the supply, a latched output is required to avoid oscillation. The latching output is also useful for detecting problems that are intermittent. In applications where a latching output is not desired the LE pin can be tied low to disable the latch.
The comparator has one input available externally. The other comparator input is connected internally to the 400mV precision reference. The input threshold (the voltage which causes the output to transition from high to low) is designed to be equal to that of the reference. The reference voltage is established with respect to the device V– connection.

**Comparator Input**

The comparator input can swing from V– to 60V regardless of the supply voltage used. The input current for inputs well above the threshold is just a few pAs. With decreasing input voltage, a small bias current begins to be drawn out of the input near the threshold, reaching 50nA max when at ground potential. Note that this change in input bias current can cause a small nonlinearity in the OUTA transfer function if the comparator input is coupled to the amplifier output with a voltage divider. For example, if the maximum comparator input current is 50nA, and the resistance seen looking out of the comparator input is 1k, then a change in output voltage of 50µV will be seen on the analog output when the comparator input voltage passes through its threshold.

**Setting Comparator Threshold**

The comparator has an internal 400mV precision reference. In order to set the trip point of the LT6118 comparator as configured in Figure 12, the input sense voltage at which the comparator will trip, VSENSE(TRIP) must be calculated:

\[ V_{SENSE(TRIP)} = I_{SENSE(TRIP)} \times R_{SENSE} \]

The selection of RIN is discussed in the Selection of External Input Gain Resistor RIN section. Once RIN is selected, ROUT can be calculated:

\[ R_{OUT} = R_{IN} \times \frac{400 \text{mV}}{V_{SENSE(TRIP)}} \]

Since the amplifier output is connected directly to the comparator input, the gain from VSENSE to VOUT is:

\[ A_V = \frac{400 \text{mV}}{V_{SENSE(TRIP)}} \]

As shown in Figure 13, R2 can be used to increase the gain from VSENSE to VOUT without changing VSENSE(TRIP). As before, R1 can be easily calculated:

\[ R_1 = R_{IN} \times \frac{400 \text{mV}}{V_{SENSE(TRIP)}} \]

**Figure 12. Basic Comparator Configuration**

For more information [www.linear.com/LT6118](http://www.linear.com/LT6118)
The gain is now: 
\[ A_V = \frac{R_1 + R_2}{R_{IN}} \]

This gain equation can be easily solved for R2: 
\[ R_2 = A_V \times R_{IN} - R_1 \]

If the configuration of Figure 10 gives too much gain, R2 can be used to reduce the gain without changing \( V_{SENSE(TRIP)} \) as shown in Figure 14. \( A_V \) can be easily calculated: 
\[ A_V = \frac{R_1}{R_{IN}} \]
This gain equation can be easily solved for $R_1$:

$$R_1 = A_V \cdot R_{IN}$$

The value of $R_2$ can be calculated:

$$R_2 = \frac{400 \text{mV} \cdot R_{IN} - V_{\text{SENSE(TRIP)}} \cdot R_1}{V_{\text{SENSE(TRIP)}}}$$

**Hysteresis**

The comparator has a typical built-in hysteresis of 10mV to simplify design, ensure stable operation in the presence of noise at the input, and to reject supply noise that might be induced by state change load transients. The hysteresis is designed such that the threshold voltage is altered when the output is transitioning from low to high as is shown in Figure 15.

External positive feedback circuitry can be employed to increase the effective hysteresis if desired, but such circuitry will have an effect on both the rising and falling input thresholds, $V_{TH}$ (the actual internal threshold remains unaffected).

Figure 16 shows how to add additional hysteresis to the comparator.

$R_5$ can be calculated from the amplifier output current which is required to cause the comparator output to trip, $I_{\text{OVER}}$:

$$R_5 = \frac{400 \text{mV}}{I_{\text{OVER}}}, \text{Assuming } (R_1 + R_2) \gg R_5$$

To ensure $(R_1 + R_2) \gg R_5$, $R_1$ should be chosen such that $R_1 \gg R_5$ so that $V_{\text{OUTA}}$ does not change significantly when the comparator trips.

$R_3$ should be chosen to allow sufficient $V_{OL}$ and comparator output rise time due to capacitive loading.

$R_2$ can be calculated:

$$R_2 = R_1 \cdot \left( \frac{V_{DD} - 390 \text{mV}}{V_{\text{HYS(EXTRA)}}} \right)$$
APPLICATIONS INFORMATION

Note that the hysteresis being added, $V_{HYS(EXTRA)}$, is in addition to the typical 10mV of built-in hysteresis. For very large values of $R2$ PCB related leakage may become an issue. A tee network can be implemented to reduce the required resistor values.

The approximate total hysteresis is:

$$V_{HYS} = 10mV + R1 \cdot \left( \frac{V_{DD} - 390mV}{R2} \right)$$

For example, to achieve $I_{OVER} = 900\mu A$ with $50mV$ of total hysteresis, $R5 = 442\Omega$. Choosing $R1 = 4.42k$, $R3 = 10k$ and $V_{DD} = 5V$ results in $R2 = 513k$.

The analog output voltage will also be affected when the comparator trips due to the current injected into $R5$ by the positive feedback. Because of this, it is desirable to have $(R1 + R2) >> R5$. The maximum $V_{OUTA}$ error caused by this can be calculated as:

$$\Delta V_{OUTA} = V_{DD} \cdot \left( \frac{R5}{R1 + R2 + R5} \right)$$

In the previous example, this is an error of 4.3mV at the output of the amplifier or 43µV at the input of the amplifier assuming a gain of 100.

Since the comparator can be used independently of the current sense amplifier, it is useful to know the threshold voltage equations with additional hysteresis. The input rising edge threshold which causes the output to transition from high to low is:

$$V_{TH(R)} = 400mV \cdot \left( 1 + \frac{R1}{R2} \right)$$

The input falling edge threshold which causes the output to transition from low to high is:

$$V_{TH(F)} = 390mV \left( 1 + \frac{R1}{R2} \right) - V_{DD} \left( \frac{R1}{R2} \right)$$

Comparator Output

The comparator output can maintain a logic-low level of 150mV while sinking 500µA. The output can sink higher currents at elevated $V_{OL}$ levels as shown in the Typical Performance Characteristics. Load currents are conducted to the $V^-$ pin. The output off-state voltage may range between 0V and 60V with respect to $V^-$, regardless of the supply voltage used.

Reverse-Supply Protection

The LT6118 is not protected internally from external reversal of supply polarity. To prevent damage that may occur during this condition, a Schottky diode should be added in series with $V^-$ (Figure 17). This will limit the reverse current through the LT6118. Note that this diode will limit the low voltage operation of the LT6118 by effectively reducing the supply voltage to the part by $V_D$.

Also note that the comparator reference, comparator output and LE input are referenced to the $V^-$ pin. In order to preserve the precision of the reference and to avoid driving the comparator inputs below $V^-$, $R2$ must connect to the $V^-$ pin. This will shift the amplifier output voltage up by $V_D$. $V_{OUTA}$ can be accurately measured differentially across $R1$ and $R2$. The comparator output low voltage will also be shifted up by $V_D$. The LE pin threshold is referenced to the $V^-$ pin. In order to provide valid input levels to the LT6118 and avoid driving LE below $V^-$ the negative supply of the driving circuit should be tied to $V^-$ of the LT6118.
The electronic fuse can be reset either by pulling LE line low or by cycling the power to the system. The circuit is designed to have a 100µs power-on period. After power, while LE is still below the threshold, the comparator is kept transparent to allow for initial inrush current.
**TYPICAL APPLICATIONS**

**MCU Interfacing with Hardware Interrupts**

The comparator is set to have a 300mA overcurrent threshold. The MCU will receive the comparator output as a hardware interrupt and immediately run an appropriate fault routine.

**Simplified DC Motor Torque Control**

The figure above shows a simplified DC motor control circuit. The circuit controls motor current, which is proportional to motor torque; the LT6118 is used to provide current feedback to an integrator that servos the motor current to the current set point. The LTC®6992 is used to convert the output of the difference amp to the motors PWM control signal.

For more information www.linear.com/LT6118

Downloaded from Arrow.com.
PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.

MS8 Package
8-Lead Plastic MSOP
(Reference LTC DWG # 05-08-1660 Rev G)

NOTE:
1. DIMENSIONS IN MILLIMETER/(INCH)
2. DRAWING NOT TO SCALE
3. DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
   MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.152mm (.006") PER SIDE
4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.
   INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152mm (.006") PER SIDE
5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX
PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.

DCB Package
8-Lead Plastic DFN (2mm × 3mm)
(Reference LTC DWG # 05-08-1718 Rev A)

NOTE:
1. DRAWING IS NOT A JEDEC PACKAGE OUTLINE
2. DRAWING NOT TO SCALE
3. ALL DIMENSIONS ARE IN MILLIMETERS
4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE
5. EXPOSED PAD SHALL BE SOLDER PLATED
6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE

Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights.

Downloaded from Arrow.com.
The low sampling current of the LTC2470 16-bit delta sigma ADC is ideal for the LT6118.