









SN65DP141

SLLSES6C - FEBRUARY 2016 - REVISED DECEMBER 2021

# SN65DP141 DisplayPort Linear Redriver

# 1 Features

- Supports VESA DisplayPort 1.4a, 2.0, and eDP 1.4
- Quad channel linear redriver supporting data rates up to 12 Gbps including DisplayPort RBR, HBR, HBR2, HBR3, and UHBR10
- Protocol agnostic •
- Transparent to DP link training •
- Position independent on the link suitable for source, sink, and cable applications
- 15-dB analog equalization at 6 GHz
- Output linear dynamic range: 1200 mV •
- Bandwidth: >20 GHz
- Better than 16-dB return loss at 6 GHz
- 2.5-V or 3.3-V ±5% single power supply option
- Low power consumption with 80 mW per channel at 2.5 V  $V_{CC}$
- GPIO or I<sup>2</sup>C control •

# 2 Applications

- **Tablets**
- **Notebooks**
- **Desktops**
- **Docking stations**

# **3 Description**

The SN65DP141 is an asynchronous, protocolagnostic, low latency, four-channel linear equalizer optimized for use up to 12 Gbps and compensates for losses due to board traces and cables.

The device is transparent to DisplayPort (DP) link training such a way that a DP source and a sink can perform effective link training overcoming traditional aux snooping re-drivers' shortcomings. Additionally, the device is position independent. It can be placed inside source, cable or sink effectively providing a negative loss component to the overall link budget. Linear equalization inside SN65DP141 also increases link margin when used with a receiver implementing Decision Feedback Equalization (DFE).

SN65DP141 allows independent channel control for equalization, gain, dynamic range using both I<sup>2</sup>C and GPIO configurations.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| SN65DP141   | WQFN (38) | 7.00 mm × 5.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



Copyright © 2016, Texas Instruments Incorporated

**Simplified Schematic** 



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.



# **Table of Contents**

| 1 Features1                                               |
|-----------------------------------------------------------|
| 2 Applications1                                           |
| 3 Description1                                            |
| 4 Revision History                                        |
| 5 Pin Configuration and Functions                         |
| 6 Specifications                                          |
| 6.1 Absolute Maximum Ratings5                             |
| 6.2 ESD Ratings5                                          |
| 6.3 Recommended Operating Conditions5                     |
| 6.4 Thermal Information6                                  |
| 6.5 Electrical Characteristics6                           |
| 6.6 Switching Characteristics7                            |
| 6.7 Switching Characteristics, I <sup>2</sup> C Interface |
| 6.8 Typical Characteristics9                              |
| 7 Parameter Measurement Information10                     |
| 8 Detailed Description14                                  |
| 8.1 Overview                                              |
| 8.2 Functional Block Diagram14                            |

| 8.3 Feature Description                               | .15  |
|-------------------------------------------------------|------|
| 8.4 Device Functional Modes                           |      |
| 8.5 Register Maps                                     |      |
| 9 Application and Implementation                      | .23  |
| 9.1 Application Information                           |      |
| 9.2 Typical Application                               |      |
| 10 Power Supply Recommendations                       |      |
| 11 Layout                                             |      |
| 11.1 Layout Guidelines                                | 26   |
| 11.2 Layout Example                                   | 27   |
| 12 Device and Documentation Support                   | .28  |
| 12.1 Receiving Notification of Documentation Updates. | .28  |
| 12.2 Support Resources                                | . 28 |
| 12.3 Trademarks                                       |      |
| 12.4 Electrostatic Discharge Caution                  | .28  |
| 12.5 Glossary                                         |      |
| 13 Mechanical, Packaging, and Orderable               |      |
| Information                                           | . 28 |
|                                                       |      |

# **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision B (September 2021) to Revision C (December 2021) Page                                                                                                                   |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| • | Changed the I2C_EN pin Type from <i>internal pull-up</i> to <i>internal pull-down</i>                                                                                                        |
| С | hanges from Revision A (October 2016) to Revision B (September 2021) Page                                                                                                                    |
| • | Updated the numbering format for tables, figures, and cross-references throughout the document                                                                                               |
| • | 1.4a, 2.0, and eDP 1.41<br>Updated the features from: including DisplayPort RBR, HBR, HBR2, and HBR3 to: including DisplayPort<br>RBR, HBR, HBR2, HBR3, and UHBR10                           |
| • | Updated the DP bit rates from: RBR to HBR3 (1.6 Gbps, 2.7 Gbps, 5.4 Gbps and 8.1 Gbps to: RBR to UHBR10 (1.6 Gbps, 2.7 Gbps, 5.4 Gbps, 8.1 Gbps and 10.0 Gbps in the <i>Overview</i> section |
| • | Updated Operating data rate from HBR3 (8.1 Gbps) to UHBR10 (10 Gbps)                                                                                                                         |
| С | hanges from Revision * (February 2016) to Revision A (October 2016) Page                                                                                                                     |
| • | Replaced Figure 9-2                                                                                                                                                                          |



# **5** Pin Configuration and Functions



It is required for the thermal pad to be soldered to ground for better thermal performance.

# Figure 5-1. RLJ Package 38 Pins (WQFN) Top View

#### Table 5-1. Pin Functions

| PIN<br>NAME NO.  |                           | <b>TYPE</b> <sup>(1)</sup> | DESCRIPTION                                                                      |  |  |  |  |
|------------------|---------------------------|----------------------------|----------------------------------------------------------------------------------|--|--|--|--|
|                  |                           | ITFE                       |                                                                                  |  |  |  |  |
| DIFFERENTIAL HIG | FFERENTIAL HIGH-SPEED I/O |                            |                                                                                  |  |  |  |  |
| IN0_P            | 1                         | I                          | Differential input, lane 0 (with 50 $\Omega$ termination to input common mode)   |  |  |  |  |
| IN0_N            | 2                         | I                          | Differential input, rane o (with 50 12 termination to input common mode)         |  |  |  |  |
| IN1_P            | 4                         | I                          | Differential input, lane 1 (with 50 $\Omega$ termination to input common mode)   |  |  |  |  |
| IN1_N            | 5                         | I                          | Sinerential input, fane 1 (with 50 to termination to input common mode)          |  |  |  |  |
| IN2_P            | 8                         | I                          | Differential input, lane 2 (with 50 $\Omega$ termination to input common mode)   |  |  |  |  |
| IN2_N            | 9                         | I                          |                                                                                  |  |  |  |  |
| IN3_P            | 11                        | I                          | - Differential input, lane 3 (with 50 $\Omega$ termination to input common mode) |  |  |  |  |
| IN3_N            | 12                        | I                          | Differential input, rane 5 (with 50 12 termination to input common mode)         |  |  |  |  |
| OUT0_P           | 31                        | 0                          | Differential output, lane 0                                                      |  |  |  |  |
| OUT0_N           | 30                        | 0                          |                                                                                  |  |  |  |  |
| OUT1_P           | 28                        | 0                          | Differential output, lane 1                                                      |  |  |  |  |
| OUT1_N           | 27                        | 0                          |                                                                                  |  |  |  |  |
| OUT2_P           | 24                        | 0                          | Differential output long 2                                                       |  |  |  |  |
| OUT2_N           | 23                        | 0                          | — Differential output, lane 2                                                    |  |  |  |  |
| OUT3_P           | 21                        | 0                          | Differential output Japa 3                                                       |  |  |  |  |
| OUT3_N           | 20                        | 0                          | Differential output, lane 3                                                      |  |  |  |  |

Copyright © 2021 Texas Instruments Incorporated

# SN65DP141 SLLSES6C – FEBRUARY 2016 – REVISED DECEMBER 2021



# Table 5-1. Pin Functions (continued)

| PIN            |                                                   | TYPE <sup>(1)</sup> DESCRIPTION                                |                                                                                                                                                                    | 1011                                                                                                                                             |  |  |
|----------------|---------------------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME           | NO.                                               | - <b>TYPE</b> <sup>(1)</sup>                                   | DESCRIPT                                                                                                                                                           | ION                                                                                                                                              |  |  |
| CONTROL SIGNAL | S                                                 |                                                                | 1                                                                                                                                                                  |                                                                                                                                                  |  |  |
| DRV_PK#/SCL    | 15                                                | l<br>(with 200-kΩ internal<br>pull-up)                         | GPIO mode:<br>HIGH: disable Driver peaking<br>LOW: enables Driver 6-dB AC peaking                                                                                  | $I^2C$ mode: $I^2C$ CLK. Connect a 10-k $\Omega$ pull-up resistor externally.                                                                    |  |  |
| EQ_MODE/ ADD2  | 35                                                | l<br>(with 200-kΩ Internal<br>pull-down, 2.5 V/3.3<br>V CMOS ) | GPIO mode:<br>HIGH: Trace mode<br>LOW: Cable mode                                                                                                                  | I <sup>2</sup> C mode:<br>ADD2 along with pins ADD1 and ADD0<br>comprise the three bits of I <sup>2</sup> C slave<br>address. ADD2:ADD1:ADD0:XXX |  |  |
| EQ0/ADD0       | 33                                                | l<br>(2.5 V/3.3 V CMOS -<br>3-state)                           | GPIO mode:<br>Working with RX_GAIN and EQ1 to determine the<br>receiver DC and AC gain.                                                                            | I <sup>2</sup> C mode:<br>ADD0 along with pins ADD1 and ADD2<br>comprise the three bits of I <sup>2</sup> C slave<br>address. ADD2:ADD1:ADD0:XXX |  |  |
| EQ1/ADD1       | 34                                                | l<br>(2.5 V/3.3 V CMOS -<br>3-state)                           | GPIO mode:<br>Working with RX_GAIN and EQ0 to determine the<br>receiver DC and AC gain.                                                                            | I <sup>2</sup> C mode:<br>ADD1 along with pins ADD0 and ADD2<br>comprise the three bits of I <sup>2</sup> C slave<br>address ADD2:ADD1:ADD0:XXX  |  |  |
| I2C_EN         | 16                                                | l<br>(with 200-kΩ internal<br>pull-down)                       | Configures the device operation for I <sup>2</sup> C or GPIO mo<br>HIGH: enables I2C mode<br>LOW: enables GPIO mode                                                | de:                                                                                                                                              |  |  |
| PWD#           | 37                                                | l<br>(with 200-kΩ Internal<br>pull-up, 2.5 V/3.3 V<br>CMOS)    | HIGH: Normal Operation<br>LOW: Power downs the device, inputs off and outpu                                                                                        | ts disabled, resets I <sup>2</sup> C                                                                                                             |  |  |
| REXT           | 18                                                | I (analog)                                                     | External Bias Resistor: 1,200 $\Omega$ to GND                                                                                                                      |                                                                                                                                                  |  |  |
| RX_GAIN        | 36                                                | l<br>(2.5 V/3.3 V CMOS -<br>3-state)                           | GPIO mode:<br>Working with EQ0 and EQ1 to determine the<br>receiver DC and AC gain.                                                                                | I <sup>2</sup> C mode:<br>No action needed                                                                                                       |  |  |
| SDA            | 14                                                | I/O (open drain)                                               | GPIO mode:<br>No action needed.                                                                                                                                    | $I^2C$ mode:<br>$I^2C$ data. Connect a 10-k $\Omega$ pull-up resistor<br>externally.                                                             |  |  |
| TX_DC_GAIN/CS  | 17                                                | l<br>(with 200-kΩ Internal<br>pull-down, 2.5 V/3.3<br>V CMOS)  | GPIO mode:<br>HIGH: 6 dB DC gain for transmitter<br>LOW: 0 dB DC gain for transmitter                                                                              | I <sup>2</sup> C mode:<br>HIGH: acts as Chip Select<br>LOW: disables I <sup>2</sup> C interface                                                  |  |  |
| POWER SUPPLY   |                                                   |                                                                |                                                                                                                                                                    |                                                                                                                                                  |  |  |
| GND Center Pad |                                                   | Ground                                                         | The ground center pad is the metal contact at the bo<br>connected to the GND plane. At least 15 PCB vias a<br>and provide a solid ground. Refer to the package dra | re recommended to minimize inductance                                                                                                            |  |  |
| VCC            | 3, 6, 7, 10, 13,<br>19, 22, 25, 26,<br>29, 32, 38 | Power                                                          | Power supply 2.5 V ±5%, 3.3 V ±5%                                                                                                                                  |                                                                                                                                                  |  |  |

(1) I = input, O = output



# **6** Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> (2)

|                                                                         |              | MIN  | MAX                   | UNIT |
|-------------------------------------------------------------------------|--------------|------|-----------------------|------|
| Supply voltage range                                                    | VCC          | -0.3 | 4                     | V    |
| Differential voltage between INx_P and INx_N                            | VIN, DIFF    | -2.5 | 2.5                   | V    |
| Voltage at INx_P and INx_N,                                             | VIN+, IN–    | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| Voltage on control IO pins,V <sub>IO</sub>                              | · ·          | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| Continuous current at high speed differential data inputs(differential) | IN+, IN–     | -25  | 25                    | mA   |
| Continuous current at high speed differential data outputs              | IOUT+, IOUT- | -25  | 25                    | mA   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.

# 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                    |                                | MIN                   | NOM     | MAX                   | UNIT |
|--------------------|--------------------------------|-----------------------|---------|-----------------------|------|
| DR                 | Operating data rate            |                       |         | 12                    | Gbps |
| V <sub>CC</sub>    | Supply voltage                 | 2.375                 | 2.5/3.3 | 3.465                 | V    |
| T <sub>C</sub>     | Junction temperature           | -10                   |         | 125                   | °C   |
| T <sub>A</sub>     | Operating free-air temperature | -40                   |         | 85                    | °C   |
| CMOS D             | C SPECIFICATIONS               |                       |         |                       |      |
| VIH                | Input high voltage             | 0.8 x V <sub>CC</sub> |         |                       | V    |
| V <sub>(MID)</sub> | Input middle voltage           | V <sub>CC</sub> x 0.4 |         | V <sub>CC</sub> x 0.6 | V    |
| V <sub>IL</sub>    | Input low voltage              | -0.5                  |         | 0.2 x V <sub>CC</sub> | V    |



# 6.4 Thermal Information

|                       |                                              | SN65DP141  |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RLJ (WQFN) | UNIT |
|                       |                                              | 38 PINS    | -    |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 36.9       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 22.3       | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 10.7       | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 0.3        | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 10.6       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 1.9        | °C/W |

(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, SPRA953.

# **6.5 Electrical Characteristics**

over operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                                                                    | TEST CONDITIONS                                                                             | MIN | TYP                   | MAX | UNIT  |
|----------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----|-----------------------|-----|-------|
| POWER                | CONSUMPTION                                                                  | · · · · ·                                                                                   |     |                       |     |       |
| P <sub>DL</sub>      | Device Power dissipation                                                     | $V_{OD}$ = Low, $V_{CC}$ = 3.3 V and all 4 channels active                                  |     | 450                   | 625 | mW    |
|                      |                                                                              | $V_{\text{OD}}$ = Low, $V_{\text{CC}}$ = 2.5 V and all 4 channels active                    |     | 317                   | 475 | mW    |
| P <sub>DH</sub>      | Device Power dissipation                                                     | $V_{\text{OD}}$ = High, $V_{\text{CC}}$ = 3.3 V and all 4 channels active                   |     | 697                   | 925 | mW    |
|                      |                                                                              | $V_{OD}$ = High, $V_{CC}$ = 2.5 V and all 4 channels active                                 |     | 485                   | 675 | mW    |
| P <sub>DOFF</sub>    | Device power with all 4 channels switched off                                | Refer to I2C section for device configuration                                               |     | 10                    |     | mW    |
| CMOS D               | C SPECIFICATIONS                                                             |                                                                                             |     |                       |     |       |
| I <sub>IH</sub>      | High level input current                                                     | $V_{IN} = 0.9 \times V_{CC}$                                                                | -40 | 17                    | 40  | μΑ    |
| I <sub>IL</sub>      | Low level input current                                                      | $V_{IN} = 0.1 \times V_{CC}$                                                                | -40 | 17                    | 40  | μA    |
| CML INP              | PUTS (IN[3:0]_P, IN[3:0]_N)                                                  | · · · ·                                                                                     |     |                       |     |       |
| R <sub>IN</sub>      | Differential input resistance                                                | INx_P to INx_N                                                                              |     | 100                   |     | Ω     |
| V <sub>IN</sub>      | Input linear dynamic range                                                   | Gain = 0.5                                                                                  |     | 1200                  |     | mVpp  |
| V <sub>ICM</sub>     | Input common mode voltage                                                    | Internally biased                                                                           | V   | ′ <sub>CC</sub> – 0.8 |     | V     |
| SCD11                | Input differential to common mode conversion                                 | 100 MHz to 6 GHz                                                                            |     | -20                   |     | dB    |
| SDD11                | Differential input return loss                                               | 100 MHz to 6 GHz                                                                            |     | -15                   |     | dB    |
| CML OU               | TPUTS (OUT[3:0]_P, OUT[3:0]_N)                                               |                                                                                             |     |                       |     |       |
| V <sub>OD</sub>      | Output linear dynamic range                                                  | R <sub>L</sub> = 100 Ω, V <sub>OD</sub> = HIGH                                              |     | 1200                  |     | mVpp  |
|                      |                                                                              | $R_L$ = 100 $\Omega$ , $V_{OD}$ = LOW                                                       |     | 600                   |     | mVpp  |
| V <sub>OS</sub>      | Output offset voltage                                                        | $R_L$ = 100 $\Omega$ , 0 V applied at inputs                                                |     | 10                    |     | mVpp  |
| V <sub>OCM</sub>     | Output common mode voltage                                                   |                                                                                             | V   | ′ <sub>CC</sub> – 0.4 |     | V     |
| V <sub>CM(RIP)</sub> | Common mode output ripple                                                    | K28.5 pattern at 12 Gbps on all 4 channels,<br>No interconnect loss, V <sub>OD</sub> = HIGH |     | 10                    | 20  | mVRMS |
| V <sub>OD(RIP)</sub> | Differential path output ripple                                              | K28.5 pattern at 12 Gbps on all channels, No interconnect loss, $V_{IN}$ = 1200 mVpp.       |     |                       | 20  | mVpp  |
| V <sub>OC(SS)</sub>  | Change in steady-state common<br>mode output voltage between<br>logic states |                                                                                             |     | ±10                   |     | mV    |



# 6.6 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                                            | TEST CONDITIONS                                                                                                                        | MIN | TYP   | MAX | UNIT  |
|---------------------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|-------|
| CML OUT             | PUTS (OUT[3:0]_P, OUT[3:0]_N)                        | · · · · · ·                                                                                                                            |     |       | I   |       |
| t <sub>R</sub>      | Rise time <sup>(1)</sup>                             | Input signal with 30 ps rise time, 20% to 80%,<br>See Figure 7-3                                                                       |     | 31    |     | ps    |
| t <sub>F</sub>      | Fall time <sup>(1)</sup>                             | Input signal with 30 ps fall time, 20% to 80%,<br>See Figure 7-3                                                                       |     | 32    |     | ps    |
| SDD22               | Differential output return loss                      | 6 GHz (12 Gbps)                                                                                                                        |     | -14   |     | dB    |
|                     |                                                      | 4.05 GHz (HBR3, 8.1 Gbps)                                                                                                              |     | -9.33 |     | dB    |
|                     |                                                      | 4.05 GHz (HBR3, 8.1 Gbps)                                                                                                              |     | -6.35 |     | dB    |
|                     |                                                      | 1.35 GHz (HBR, 2.7Gbps)                                                                                                                |     | -3.5  |     | dB    |
| t <sub>PLH</sub>    | Low-to-high propagation delay                        | See Figure 7-2                                                                                                                         |     | 65    |     | ps    |
| t <sub>PHL</sub>    | High-to-low propagation delay                        |                                                                                                                                        |     | 65    |     | ps    |
| t <sub>SK(O)</sub>  | Inter-Pair (lane to lane) output skew <sup>(2)</sup> | All outputs terminated with 100 $\Omega$ , See Figure 7-4                                                                              |     | 8     |     | ps    |
| t <sub>SK(PP)</sub> | Part-to-part skew <sup>(3)</sup>                     | All outputs terminated with 100 $\Omega$                                                                                               |     |       | 50  | ps    |
| r <sub>OT</sub>     | Single ended output resistance                       | Single ended on-chip termination to $V_{\text{CC}},$ Outputs are AC coupled                                                            |     | 50    |     | Ω     |
| r <sub>OM</sub>     | Output termination mismatch at 1 MHz                 | $\Delta \mathbf{r}_{\rm OM} = 2 \mathbf{x} \left( \frac{\mathbf{rp} - \mathbf{m}}{\mathbf{rn} + \mathbf{rp}} \right) \mathbf{x} \ 100$ |     | 5%    |     |       |
|                     | Channel-to-channel isolation                         | Frequency at 6 GHz                                                                                                                     | 35  | 45    |     | dB    |
|                     | Output referred noise <sup>(4)</sup>                 | 10 MHz to 6 GHz, No other noise source present, $V_{OD}$ = LOW                                                                         |     | 400   |     | μVRMS |
|                     |                                                      | 10 MHz to 6 GHz, No other noise source present, $V_{\text{OD}}$ = HIGH                                                                 |     | 500   |     | μVRMS |
| EQUALIZ             | ATION                                                |                                                                                                                                        |     |       |     |       |
| G                   | At 6 GHz input signal                                | Equalization Gain, EQ = MAX                                                                                                            |     | 15    |     | dB    |
| V <sub>(pre)</sub>  | Output pre-cursor pre-emphasis                       | Input signal with 3.75 pre-cursor and measure it on<br>the output signal,<br>See Figure 7-5                                            |     | 3.75  |     | dB    |
| V <sub>(pst)</sub>  | Output post-cursor pre-emphasis                      | Input signal with 12 dB post-cursor and measure it<br>on the output signal,<br>See Figure 7-5                                          |     | 12    |     | dB    |

(1) Rise and Fall measurements include board and channel effects of the test environment, refer to Figure 7-1 and Figure 7-3.

(2)  $t_{SK(O)}$  is the magnitude of the time difference between the channels.

(3) t<sub>SK(PP)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same

(4) All noise sources added.



# 6.7 Switching Characteristics, I<sup>2</sup>C Interface

over operating free-air temperature range (unless otherwise noted)

|                    | PARAMETER                                                                                           | MIN | TYP | MAX | UNIT |
|--------------------|-----------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| f <sub>SCL</sub>   | SCL clock frequency                                                                                 |     |     | 400 | KHz  |
| t <sub>BUF</sub>   | Bus free time between START and STOP conditions                                                     | 1.3 |     |     | μs   |
| t <sub>HDSTA</sub> | "Hold time after repeated START condition.<br>After this period, the first clock pulse is generated | 0.6 |     |     | μs   |
| t <sub>LOW</sub>   | Low period of the SCL clock                                                                         | 1.3 |     |     | μs   |
| t <sub>HIGH</sub>  | High period of the SCL clock                                                                        | 0.6 |     |     | μs   |
| t <sub>SUSTA</sub> | Setup time for a repeated START condition                                                           | 0.6 |     |     | μs   |
| t <sub>HDDAT</sub> | Data HOLD time                                                                                      | 0   |     |     | μs   |
| t <sub>SUDAT</sub> | Data setup time                                                                                     | 100 |     |     | μs   |
| t <sub>R</sub>     | Rise time of both SDA and SCL signals                                                               |     |     | 300 | μs   |
| t <sub>F</sub>     | Fall time of both SDA and SCL signals                                                               |     |     | 300 | μs   |
| t <sub>susto</sub> | Setup time for STOP condition                                                                       | 0.6 |     |     | μs   |



# 6.8 Typical Characteristics





# **7 Parameter Measurement Information**



Copyright © 2016, Texas Instruments Incorporated





Figure 7-2. Propagation Delay Input to Output



Figure 7-3. Output Rise and Fall Times





Figure 7-4. Output Inter-Pair Skew



Figure 7-5. V<sub>(pre)</sub> and V<sub>(post)</sub> (test pattern is 111111100000000 (8-1s, 8-0s))



Figure 7-6. Receive Side Performance Test Circuit



Figure 7-7. Transmit Side Performance Test Circuit

Copyright © 2021 Texas Instruments Incorporated





Copyright © 2016, Texas Instruments Incorporated

Figure 7-8. Equivalent Input Circuit



Copyright © 2016, Texas Instruments Incorporated





Figure 7-10. Two – Wire Serial Interface Data Transfer



SILSES6C – FEBRUARY 2016 – REVISED DECEMBER 2021



Figure 7-11. Two – Wire Serial Interface Timing Diagram



# 8 Detailed Description

# 8.1 Overview

The SN65DP141 is an asynchronous, protocol-agnostic, low latency, four-channel linear equalizer optimized for use up to 12 Gbps. The characteristics of this device make it transparent to DisplayPort (DP) link training. It supports all the available DP bit rates from RBR to UHBR10 (1.6 Gbps, 2.7 Gbps, 5.4 Gbps, 8.1 Gbps, and 10.0 Gbps respectively). Additionally, the SN65DP141 is configurable to a trace or cable mode, and hence improves its performance depending on the type of channel it is being used. Its transparency to the DP link training makes the SN65DP141 a position independent device, suitable for source/sink or cable applications, effectively providing a *negative loss* component to the overall link budget, in order to compensate the signal degradation over the channel.

The SN65DP141 is configurable by means of I<sup>2</sup>C and GPIOs, allowing independent channel control for activation, equalization, gain, and dynamic range.



# 8.2 Functional Block Diagram

Copyright © 2016, Texas Instruments Incorporated



## 8.3 Feature Description

## 8.3.1 DC and AC Independent Gain Control

Besides the functional block diagram, the behavior of the SN65DP141 can be described as it is shown in Figure 8-1; where the input stage first applies a DC gain (0 dB or –6 dB) and then equalizes the signal, which is driven to the output stage where the SN65DP141 applies an output DC gain (0 dB or 6 dB).



Figure 8-1. DP141 Signal Chain Gain Control

### 8.3.2 Two-Wire Serial Interface and Control Logic

The SN65DP141 uses a 2-wire serial interface for digital control. The two circuit inputs, SDA and SCL, are driven, respectively, by the serial data and serial clock from a microcontroller, for example. The SDA and SCK pins require external 10 k $\Omega$  pull-ups to VCC.

The 2-wire interface allows write access to the internal memory map to modify control registers and read access to read out control and status signals. The SN65DP141 is a slave device only which means that it cannot initiate a transmission itself; it always relies on the availability of the SCK signal for the duration of the transmission. The master device provides the clock signal as well as the START and STOP commands. The protocol for a data transmission is as follows:

- 1. START command
- 2. 7 bit slave address (0000ADD [2:0]) followed by an eighth bit which is the data direction bit (R/W). A zero indicates a WRITE and a 1 indicates a READ. The ADD [2:0] address bits change with the status of the ADD2, ADD1, and ADD0 device pins, respectively. If the pins are left floating or pulled down, the 7 bit slave address is 0000000.
- 3. 8-bit register address
- 4. 8-bit register data word
- 5. STOP command

Regarding timing, the SN65DP141 is I<sup>2</sup>C compatible. The typical timing is shown in Figure 7-11 and a complete data transfer is shown in Figure 7-10. Parameters for these figures are defined in the I<sup>2</sup>C Interface section of the *Switching Characteristics*.

#### 8.3.3 Bus Idle

Both SDA and SCL lines remain HIGH

### 8.3.4 Start Data Transfer

A change in the state of the SDA line, from HIGH to LOW, while the SCL line is HIGH, defines a START condition (S). Each data transfer is initiated with a START condition.

#### 8.3.5 Stop Data Transfer

A change in the state of the SDA line from LOW to HIGH while the SCL line is HIGH defines a STOP condition (P). Each data transfer is terminated with a STOP condition; however, if the master still wishes to communicate on the bus, it can generate a repeated START condition and address another slave without first generating a STOP condition.

#### 8.3.6 Data Transfer

The number of data bytes transferred between a START and a STOP condition is not limited and is determined by the master device. The receiver acknowledges the transfer of data.



### 8.3.7 Acknowledge

Each receiving device, when addressed, is obliged to generate an acknowledge bit. The transmitter releases the SDA line and a device that acknowledges must pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is stable LOW during the HIGH period of the acknowledge clock pulse. Setup and hold times must be taken into account. When a slave-receiver doesn't acknowledge the slave address, the data line must be left HIGH by the slave. The master can then generate a STOP condition to abort the transfer. If the slave-receiver does acknowledge the slave address but some time later in the transfer cannot receive any more data bytes, the master must abort the transfer. This is indicated by the slave generating the not acknowledge on the first byte to follow. The slave leaves the data line HIGH and the master generates the STOP condition.

# 8.4 Device Functional Modes

### 8.4.1 TRACE and CABLE Equalization Modes

The SN65DP141 is optimized for both trace and cable application at its input. The device pin EQ\_MODE sets the EQ gain curve profile suitable for these two use cases.

### 8.4.2 Control Modes

The SN65DP141 features two control modes: GPIO and I2C, and the selection between these two modes is by means of the I2C\_EN terminal, which activates the GPIO when tied to LOW; otherwise, the I2C mode is active due to its internal pull-up resistance.

### 8.4.3 GPIO MODE

Device Pins RX\_GAIN, EQ1 and EQ0 determines receiver DC and AC gain as shown in Table 8-1 and Table 8-2.

| EQ1 | EQ0 | EQ Setting |
|-----|-----|------------|
| GND | GND | 000        |
| GND | HiZ | 000        |
| GND | VCC | 001        |
| HiZ | GND | 010        |
| HiZ | HiZ | 011        |
| HiZ | VCC | 100        |
| VCC | GND | 101        |
| VCC | HiZ | 110        |
| VCC | VCC | 111        |

Table 8-1. EQ Pin Settings

#### Table 8-2. RX DC and AC GAIN Settings

| EQ Conf            | iguration | EQ Gain         |                 |  |  |
|--------------------|-----------|-----------------|-----------------|--|--|
| EQ Setting RX_GAIN |           | EQ_DC_GAIN (dB) | EQ_AC_GAIN (dB) |  |  |
| 000 - 111          | LOW       | -6              | 1 - 9           |  |  |
| 000 - 111          | HiZ       | -6              | 7 - 17          |  |  |
| 000 - 111          | HIGH      | 0               | 1 - 9           |  |  |

# 8.4.4 I<sup>2</sup>C Mode

| EQ_MODE | EQ_DC GAIN | RX_GAIN<1:0> | EQ_Setting<2:0> | DC GAIN (dB) | AC GAIN (dB) | APPLICATION                          |  |  |  |  |
|---------|------------|--------------|-----------------|--------------|--------------|--------------------------------------|--|--|--|--|
| 0 1     | 0          | 00           | 000 to 111      | -6           | 1 to 9       | Short Input Cable; Large Input Swing |  |  |  |  |
|         | 0          | 11           | 000 to 111      | -6           | 7 to 17      | Long Input Cable; Large Input Swing  |  |  |  |  |
|         | 1          | 01           | 000 to 111      | 0            | 1 to 9       | Short Input Cable; Small Input Swing |  |  |  |  |
|         |            | 11           | 000 to 111      | 0            | 2 to 10      | Short Input Cable, Small Input Swing |  |  |  |  |
|         | 0          | 00           | 000 to 111      | -6           | 1 to 9       | Short Input Trace; Large Input Swing |  |  |  |  |
| 4       | 0          | 11           | 000 to 111      | -6           | 7 to 17      | Long Input Trace; Large Input Swing  |  |  |  |  |
| 1 -     | 1 -        | 01           | 000 to 111      | 0            | 1 to 9       | Short Input Trace; Small Input Swing |  |  |  |  |
|         |            | 11           | 000 to 111      | 0            | 2 to 10      | Short Input Trace, Small Input Swing |  |  |  |  |
|         |            |              |                 |              |              |                                      |  |  |  |  |

#### Table 8-3. I2C Control Settings Description for RX DC and AC GAIN

### 8.5 Register Maps

# 8.5.1 Register 0x00 (General Device Settings) (offset = 00000000) [reset = 00000000]

### Figure 8-2. Register 0x00 (General Device Settings)

| 7       | 6       | 5       | 4       | 3        | 2       | 1   | 0    |
|---------|---------|---------|---------|----------|---------|-----|------|
| SW_GPIO | PWRDOWN | SYNC_01 | SYNC_23 | SYNC_ALL | EQ_MODE |     | RSVD |
| R/W     | R/W     | R/W     | R/W     | R/W      | R/W     | R/W | R/W  |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

| Bit | Field    | Туре | Reset | Description                                                                                                                                                   |
|-----|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | SW_GPIO  | R/W  | 0     | Switching logic is controlled by GPIO or I2C:<br>0 = I2C control<br>1 = GPIO control                                                                          |
| 6   | PWRDOWN  | R/W  | 0     | Power down the device:<br>0 = Normal operation<br>1 = Powerdown                                                                                               |
| 5   | SYNC_01  | R/W  | 0     | All settings from channel 1 will be used for channel 0 and 1:<br>0 = Channel 0 tracking channel 1 settings<br>1 = No tracking tracking                        |
| 4   | SYNC_23  | R/W  | 0     | All settings from channel 2 will be used for channel 2 and 3:<br>0 = Channel 3 tracking channel 2 settings<br>1 = No channel tracking                         |
| 3   | SYNC_ALL | R/W  | 0     | All settings from channel 1 will be used on all channels:<br>0 = All channels tracking channel 1<br>1 = No channel tracking<br>Overwrites SYNC_01 and SYNC_23 |
| 2   | EQ_MODE  | R/W  | 0     | Set EQ mode:<br>0 = Cable mode<br>1 = Trace mode                                                                                                              |
| 1   |          | R/W  | 0     |                                                                                                                                                               |
| 0   | RSVD     | R/W  | 0     | For TI use only                                                                                                                                               |

# 8.5.2 Register 0x01 (Channel Enable) (offset = 00000000) [reset = 00000000]

Figure 8-3. Register 0x01 (Channel Enable)

| 7 | 6 | 5 | 4 | 3         | 2         | 1         | 0         |
|---|---|---|---|-----------|-----------|-----------|-----------|
|   |   |   |   | LN_EN_CH3 | LN_EN_CH2 | LN_EN_CH1 | LN_EN_CH0 |
| R | R | R | R | R/W       | R/W       | R/W       | R/W       |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

|     | Table 8-5. Register 0x01 (Channel Enable) |      |       |                                                |  |  |  |  |  |  |
|-----|-------------------------------------------|------|-------|------------------------------------------------|--|--|--|--|--|--|
| Bit | Field                                     | Туре | Reset | Description                                    |  |  |  |  |  |  |
| 7   |                                           | R    | 0     |                                                |  |  |  |  |  |  |
| 6   |                                           | R    | 0     |                                                |  |  |  |  |  |  |
| 5   |                                           | R    | 0     |                                                |  |  |  |  |  |  |
| 4   |                                           | R    | 0     |                                                |  |  |  |  |  |  |
| 3   | LN_EN_CH3                                 | R/W  | 0     | Channel 3 enable:<br>0 = Enable<br>1 = Disable |  |  |  |  |  |  |
| 2   | LN_EN_CH2                                 | R/W  | 0     | Channel 3 enable:<br>0 = Enable<br>1 = Disable |  |  |  |  |  |  |
| 1   | LN_EN_CH1                                 | R/W  | 0     | Channel 1 enable:<br>0 = Enable<br>1 = Disable |  |  |  |  |  |  |
| 0   | LN_EN_CH0                                 | R/W  | 0     | Channel 0 enable:<br>0 = Enable<br>1 = Disable |  |  |  |  |  |  |

## Table 8-5. Register 0x01 (Channel Enable)



## 8.5.3 Register 0x02 (Channel 0 Control Settings) (offset = 00000000) [reset = 00000000]

|      | Figure 8-4. Register 0x02 (Channel 0 Control Settings) |               |               |         |            |            |            |  |  |  |  |
|------|--------------------------------------------------------|---------------|---------------|---------|------------|------------|------------|--|--|--|--|
| 7    | 6                                                      | 5             | 4             | 3       | 2          | 1          | 0          |  |  |  |  |
| RSVD | EQ Setting<2>                                          | EQ Setting<1> | EQ Setting<0> | TX_GAIN | EQ_DC_GAIN | RX_GAIN<1> | RX_GAIN<0> |  |  |  |  |
| R/W  | R/W                                                    | R/W           | R/W           | R/W     | R/W        | R/W        | R/W        |  |  |  |  |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

| Bit | Field         | Туре | Reset | Description                                                                                                     |
|-----|---------------|------|-------|-----------------------------------------------------------------------------------------------------------------|
| 7   | RSVD          | R/W  | 0     |                                                                                                                 |
| 6   | EQ Setting<2> | R/W  | 0     | Equalizer adjustment setting:                                                                                   |
| 5   | EQ Setting<1> | R/W  | 0     | 000 = Minimum equalization setting<br>111 = Maximum equalization setting                                        |
| 4   | EQ Setting<0> | R/W  | 0     |                                                                                                                 |
| 3   | TX GAIN       | R/W  | 0     | Channel [0] TX_DC_GAIN control:<br>0 = Set 0 dB DC gain for transmitter<br>1 = Set 6 dB DC gain for transmitter |
| 2   | EQ_DC_GAIN    | R/W  | 0     | Channel [0] EQ DC gain:<br>0 = Set EQ DC gain to -6 dB<br>1 = Set EQ DC gain to -0 dB                           |
| 1   | RX_GAIN<1>    | R/W  | 0     | Equivalent to RX_GAIN control pin for channel [0].                                                              |
| 0   | RX_GAIN<0>    | R/W  | 0     | 00: RX_GAIN = Low<br>01: RX_GAIN = HiZ<br>11: RX_GAIN = High                                                    |

### Table 8-6. Register 0x02 (Channel 0 Control Settings)

# 8.5.4 Register 0x03 (Channel 0 Enable Settings) (offset = 00000000) [reset = 00000000]

#### Figure 8-5. Register 0x03 (Channel 0 Enable Settings)

| 7 | 6 | 5 | 4 | 3 | 2        | 1     | 0      |
|---|---|---|---|---|----------|-------|--------|
|   |   |   |   |   | DRV_PEAK | EQ_EN | DRV_EN |
| R | R | R | R | R | R/W      | R/W   | R/W    |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 8-7. Register 0x03 (Channel 0 Enable Settings)

| Bit | Field     | Туре | Reset | Description                                                                                       |
|-----|-----------|------|-------|---------------------------------------------------------------------------------------------------|
| 7   |           | R    | 0     |                                                                                                   |
| 6   |           | R    | 0     |                                                                                                   |
| 5   |           | R    | 0     |                                                                                                   |
| 4   |           | R    | 0     |                                                                                                   |
| 3   |           | R    | 0     |                                                                                                   |
| 2   | DRV_PEAK  | R/W  | 0     | Channel [0] driver peaking:<br>0 = Disables driver Peaking<br>1 = Enables driver 6 db AC Peaking" |
| 1   | EQ_EN     | R/W  | 0     | Channel [0] EQ stage enable:<br>0 = Enable<br>1 = Disable                                         |
| 0   | RSVDRV_EN | R/W  | 0     | Channel [0] driver stage enable:<br>0 = Enable<br>1 = Disable                                     |



# 8.5.5 Register 0x05 (Channel 1 Control Settings) (offset = 00000000) [reset = 00000000]

| Figure 8-6. Re | gister 0x05 ( | (Channel 1 C | Control Settings) |  |
|----------------|---------------|--------------|-------------------|--|
|                |               |              |                   |  |

| 7    | 6             | 5             | 4             | 3       | 2          | 1          | 0          |
|------|---------------|---------------|---------------|---------|------------|------------|------------|
| RSVD | EQ Setting<2> | EQ Setting<1> | EQ Setting<0> | TX_GAIN | EQ_DC_GAIN | RX_GAIN<1> | RX_GAIN<0> |
| R/W  | R/W           | R/W           | R/W           | R/W     | R/W        | R/W        | R/W        |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

| Bit | Field         | Туре | Reset | Description                                                                                                     |
|-----|---------------|------|-------|-----------------------------------------------------------------------------------------------------------------|
| 7   | RSVD          | R/W  | 0     |                                                                                                                 |
| 6   | EQ Setting<2> | R/W  | 0     | Equalizer adjustment setting:                                                                                   |
| 5   | EQ Setting<1> | R/W  | 0     | 000 = Minimum equalization setting<br>111 = Maximum equalization setting                                        |
| 4   | EQ Setting<0> | R/W  | 0     |                                                                                                                 |
| 3   | TX_GAIN       | R/W  | 0     | Channel [1] TX_DC_GAIN control:<br>0 = Set 0 dB DC gain for transmitter<br>1 = Set 6 dB DC gain for transmitter |
| 2   | EQ_DC_GAIN    | R/W  | 0     | Channel [1] EQ DC gain:<br>0 = Set EQ DC gain to -6 dB<br>1 = Set EQ DC gain to -0 dB                           |
| 1   | RX_GAIN<1>    | R/W  | 0     | Equivalent to RX_GAIN control pin for channel [1].                                                              |
| 0   | RX_GAIN<0>    | R/W  | 0     | 00: RX_GAIN = Low<br>01: RX_GAIN = HiZ<br>11: RX_GAIN = High                                                    |

## Table 8-8. Register 0x05 (Channel 1 Control Settings)

### 8.5.6 Register 0x06 (Channel 1 Enable Settings) (offset = 00000000) [reset = 00000000]

#### Figure 8-7. Register 0x06 (Channel 1 Enable Settings)

| 7 | 6 | 5 | 4 | 3 | 2        | 1     | 0      |
|---|---|---|---|---|----------|-------|--------|
|   |   |   |   |   | DRV_PEAK | EQ_EN | DRV_EN |
| R | R | R | R | R | R/W      | R/W   | R/W    |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 8-9. Register 0x06 (Channel 1 Enable Settings)

| Bit | Field    | Туре | Reset | Description                                                                                      |
|-----|----------|------|-------|--------------------------------------------------------------------------------------------------|
| 7   |          | R    | 0     |                                                                                                  |
| 6   |          | R    | 0     |                                                                                                  |
| 5   |          | R    | 0     |                                                                                                  |
| 4   |          | R    | 0     |                                                                                                  |
| 3   |          | R    | 0     |                                                                                                  |
| 2   | DRV_PEAK | R/W  | 0     | Channel [1] driver peaking:<br>0 = Disables driver Peaking<br>1 = Enables driver 6 db AC Peaking |
| 1   | EQ_EN    | R/W  | 0     | Channel [1] EQ stage enable:<br>0 = Enable<br>1 = Disable                                        |
| 0   | DRV_EN   | R/W  | 0     | Channel [1] driver stage enable:<br>0 = Enable<br>1 = Disable                                    |



## 8.5.7 Register 0x08 (Channel 2 Control Settings) (offset = 00000000) [reset = 00000000]

|      | Figure 8-8. Register 0x08 (Channel 2 Control Settings) |               |               |         |            |            |            |  |
|------|--------------------------------------------------------|---------------|---------------|---------|------------|------------|------------|--|
| 7    | 6                                                      | 5             | 4             | 3       | 2          | 1          | 0          |  |
| RSVD | EQ Setting<2>                                          | EQ Setting<1> | EQ Setting<0> | TX_GAIN | EQ_DC_GAIN | RX_GAIN<1> | RX_GAIN<0> |  |
| R/W  | R/W                                                    | R/W           | R/W           | R/W     | R/W        | R/W        | R/W        |  |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

| Bit | Field         | Туре | Reset | Description                                                                                                     |
|-----|---------------|------|-------|-----------------------------------------------------------------------------------------------------------------|
| 7   | RSVD          | R/W  | 0     |                                                                                                                 |
| 6   | EQ Setting<2> | R/W  | 0     | Equalizer adjustment setting:                                                                                   |
| 5   | EQ Setting<1> | R/W  | 0     | 000 = Minimum equalization setting<br>111 = Maximum equalization setting                                        |
| 4   | EQ Setting<0> | R/W  | 0     |                                                                                                                 |
| 3   | TX_GAIN       | R/W  | 0     | Channel [2] TX_DC_GAIN control:<br>0 = Set 0 dB DC gain for transmitter<br>1 = Set 6 dB DC gain for transmitter |
| 2   | EQ_DC_GAIN    | R/W  | 0     | Channel [2] EQ DC gain:<br>0 = Set EQ DC gain to -6 dB<br>1 = Set EQ DC gain to -0 dB                           |
| 1   | RX_GAIN<1>    | R/W  | 0     | Equivalent to RX_GAIN control pin for channel [2].                                                              |
| 0   | RX_GAIN<0>    | R/W  | 0     | 00: RX_GAIN = Low<br>01: RX_GAIN = HiZ<br>11: RX_GAIN = High                                                    |

## Table 8-10. Register 0x08 (Channel 2 Control Settings)

# 8.5.8 Register 0x09 (Channel 2 Enable Settings) (offset = 00000000) [reset = 00000000]

#### Figure 8-9. Register 0x09 (Channel 2 Enable Settings)

| 7 | 6 | 5 | 4 | 3 | 2        | 1     | 0      |
|---|---|---|---|---|----------|-------|--------|
|   |   |   |   |   | DRV_PEAK | EQ_EN | DRV_EN |
| R | R | R | R | R | R/W      | R/W   | R/W    |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 8-11. Register 0x09 (Channel 2 Enable Settings)

| Bit | Field    | Туре | Reset | Description                                                                                      |
|-----|----------|------|-------|--------------------------------------------------------------------------------------------------|
| 7   |          | R    | 0     |                                                                                                  |
| 6   |          | R    | 0     |                                                                                                  |
| 5   |          | R    | 0     |                                                                                                  |
| 4   |          | R    | 0     |                                                                                                  |
| 3   |          | R    | 0     |                                                                                                  |
| 2   | DRV_PEAK | R/W  | 0     | Channel [2] driver peaking:<br>0 = Disables driver Peaking<br>1 = Enables driver 6 db AC Peaking |
| 1   | EQ_EN    | R/W  | 0     | Channel [2] driver stage enable:<br>0 = Enable<br>1 = Disable                                    |
| 0   | DRV_EN   | R/W  | 0     | Channel [2] driver stage enable:<br>0 = Enable<br>1 = Disable                                    |



# 8.5.9 Register 0x0B (Channel 3 Control Settings) (offset = 00000000) [reset = 00000000]

|      | Figure 8-10. Register 0x0B (Channel 3 Control Settings) |               |               |         |            |            |            |
|------|---------------------------------------------------------|---------------|---------------|---------|------------|------------|------------|
| 7    | 6                                                       | 5             | 4             | 3       | 2          | 1          | 0          |
| RSVD | EQ Setting<2>                                           | EQ Setting<1> | EQ Setting<0> | TX_GAIN | EQ_DC_GAIN | RX_GAIN<1> | RX_GAIN<0> |
| R/W  | R/W                                                     | R/W           | R/W           | R/W     | R/W        | R/W        | R/W        |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

| Bit | Field         | Туре | Reset | Description                                                                                                     |
|-----|---------------|------|-------|-----------------------------------------------------------------------------------------------------------------|
| 7   | RSVD          | R/W  | 0     |                                                                                                                 |
| 6   | EQ Setting<2> | R/W  | 0     | Equalizer adjustment setting:                                                                                   |
| 5   | EQ Setting<1> | R/W  | 0     | 000 = Minimum equalization setting<br>111 = Maximum equalization setting                                        |
| 4   | EQ Setting<0> | R/W  | 0     |                                                                                                                 |
| 3   | TX_GAIN       | R/W  | 0     | Channel [3] TX_DC_GAIN control:<br>0 = Set 0 dB DC gain for transmitter<br>1 = Set 6 dB DC gain for transmitter |
| 2   | EQ_DC_GAIN    | R/W  | 0     | Channel [3] EQ DC gain:<br>0 = Set EQ DC gain to -6 dB<br>1 = Set EQ DC gain to -0 dB                           |
| 1   | RX_GAIN<1>    | R/W  | 0     | Equivalent to RX_GAIN control pin for channel [3].                                                              |
| 0   | RX_GAIN<0>    | R/W  | 0     | 00: RX_GAIN = Low<br>01: RX_GAIN = HiZ<br>11: RX_GAIN = High                                                    |

## Table 8-12. Register 0x0B (Channel 3 Control Settings)

# 8.5.10 Register 0x0C (Channel 3 Control Settings) (offset = 00000000) [reset = 00000000]

#### Figure 8-11. Register 0x0C (Channel 3 Enable Settings)

| 7 | 6 | 5 | 4 | 3 | 2        | 2 1   |        |
|---|---|---|---|---|----------|-------|--------|
|   |   |   |   |   | DRV_PEAK | EQ_EN | DRV_EN |
| R | R | R | R | R | R/W      | R/W   | R/W    |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 8-13. Register 0x0C (Channel 3 Enable Settings)

| Bit | Field     | Туре | Reset | Description                                                                                     |
|-----|-----------|------|-------|-------------------------------------------------------------------------------------------------|
| 7   |           | R    | 0     |                                                                                                 |
| 6   |           | R    | 0     |                                                                                                 |
| 5   |           | R    | 0     |                                                                                                 |
| 4   |           | R    | 0     |                                                                                                 |
| 3   |           | R    | 0     |                                                                                                 |
| 2   | DRV_PEAK  | R/W  | 0     | Channel [3] driver peaking:<br>0 = Disables driver Peaking<br>1 = Enables driver 6db AC Peaking |
| 1   | EQ_EN     | R/W  | 0     | Channel [3] EQ stage enable:<br>0 = Enable<br>1 = Disable                                       |
| 0   | RSVDRV_EN | R/W  | 0     | Channel [3] driver stage enable:<br>0 = Enable<br>1 = Disable                                   |



# 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 9.1 Application Information

The SN65DP141 can be used in Source, Sink, cable, and dongle applications, where the device is transparent to the DisplayPort link layer. For illustrating purposes, this section shows the implementation of a DisplayPort dongle, Figure 9-1 shows an example of the SN65DP141 on a dongle board, where the AUX channel is directly connected from source to sink, meanwhile the power can be provided either way from the DP source or an external power source.

### 9.2 Typical Application





Copyright © 2016, Texas Instruments Incorporated

Figure 9-1. SN65DP141 Application Diagram

#### 9.2.1 Design Requirements

The SN65DP141 can be designed into many types of applications. All applications have certain requirements for the system to work properly. The voltage rails are required to support the lowest possible power consumption. Configure the device by using I2C. The GPIO configuration is provided as I<sup>2</sup>C is not available in all cases. Because sources may have different naming conventions, confirm the link between source and sink is correctly mapped through the SN65DP141.

| PARAMETER                         | VALUE                                |  |  |  |  |
|-----------------------------------|--------------------------------------|--|--|--|--|
| Operating data rate               | UHBR10 (10 Gbps)                     |  |  |  |  |
| Supply voltage                    | 3.3 V                                |  |  |  |  |
| Main link input voltage           | V <sub>ID</sub> = 75 mVpp to 1.2 Vpp |  |  |  |  |
| Control pin Low                   | 1 KΩ pulled to GND                   |  |  |  |  |
| Control pin Mid                   | No Connect                           |  |  |  |  |
| Control pin Low                   | 1 KΩ pulled to High                  |  |  |  |  |
| Main link AC decoupling capacitor | 75 to 200 nF, recommend 100 nF       |  |  |  |  |

## Table 0.1 Design Barameters



First approach for GAIN configuration: It is highly recommend that DC GAIN be set to 1, this leads the output to preserve the input amplitude (GAIN = 1):

- For GPIO implementation: Use a pull-up resistor on the GAIN terminal (pin 36), refer to the schematic in Figure 9-2.
- For I<sup>2</sup>C implementation: write a 1 to the bit 2 of the registers 0x02, 0x05, 0x08 and 0x0B. Refer to Section 8.3.2 for a detailed description of the I<sup>2</sup>C interface

# 9.2.2 Detailed Design Procedure

Designing in the SN65DP141 requires the following:

- Determine the loss profile on the DP input and output channels and cables.
- Based upon the loss profile and signal swing, determine the optimal configuration for the SN65DP141, to pass electrical compliance (Equalization mode, EQ Gain, DC gain, and AC Gain).
- See Figure 9-2 for information on using the AC coupling capacitors and control pin resistors, as well as for recommended decouple capacitors from VCC pins to ground.
- Configure the TheSN65DP141 using the GPIO terminals or the I<sup>2</sup>C interface:
  - GPIO Using the terminals EQ\_MODE, EQ1, EQ1, and gain.
  - I<sup>2</sup>C Refer to the I2C Register Maps and the Two-Wire Serial Interface and Control Logic sections for a detailed configuration procedures.
- The thermal pad must be connected to ground.



Figure 9-2. SN65DP141 Application Schematic



### 9.2.3 Application Curves



# **10 Power Supply Recommendations**

To minimize the power supply noise floor, provide good decoupling near the SN65DP141 power pins. It is recommended to place one 0.01- $\mu$ F ceramic capacitor at each power pin, and two 0.1- $\mu$ F ceramic capacitors on each power node. The distance between the SN65DP141 and capacitors should be minimized to reduce loop inductance and provide optimal noise filtering. Placing the capacitor underneath the SN65DP141 on the bottom of the PCB is often a good choice. A 100-pF ceramic capacitor can be put at each power pin to optimize the EMI performance.



# 11 Layout

# 11.1 Layout Guidelines

- Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow.
- Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance.
- Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links usually have margin to tolerate discontinuities such as vias.
- If an additional supply voltage plane or signal layer is needed, add a second power/ground plane system to the stack to keep it symmetrical. This makes the stack mechanically stable and prevents it from warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high frequency bypass capacitance significantly.
- The control pin pull-up and pull-down resistors are shown in application section for reference. If a high level is needed then only uses the pull up. If a low level is needed only use the pull down.
- Place passive components within the signal path, such as source-matching resistors or ac-coupling capacitors, next to each other. Routing as in case a) creates wider trace spacing than in b); the resulting discontinuity, however, is limited to a far narrower area.
- When routing traces next to a via or between an array of vias, make sure that the via clearance section does not interrupt the path of the return current on the ground plane below.
- Avoid metal layers and traces underneath or between the pads off the DisplayPort connectors for better impedance matching. Otherwise they will cause the differential impedance to drop below 75 Ω and fail the board during TDR testing.
- Use solid power and ground planes for 100  $\Omega$  impedance control and minimum power noise.
- For a multi-layer PCB, it is recommended to keep one common GND layer underneath the device and connect all ground terminals directly to this plane. For 100 Ω differential impedance, use the smallest trace spacing possible, which is usually specified by the PCB vendor.
- Keep the trace length as short as possible to minimize attenuation.
- Place bulk capacitors (that is, 10 μF) close to power sources, such as voltage regulators or where the power is supplied to the PCB.



Figure 11-1. PCB Stack



# 11.2 Layout Example



Figure 11-2. Example Layout (Top)







# 12 Device and Documentation Support

# **12.1 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### **12.2 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 12.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### **12.4 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.5 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                 |                       |      | (4)           | (5)                 |              |              |
| SN65DP141RLJR         | Active | Production    | WQFN (RLJ)   38 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 85    | DP141        |
| SN65DP141RLJR.A       | Active | Production    | WQFN (RLJ)   38 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 85    | DP141        |
| SN65DP141RLJRG4       | Active | Production    | WQFN (RLJ)   38 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 85    | DP141        |
| SN65DP141RLJRG4.A     | Active | Production    | WQFN (RLJ)   38 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 85    | DP141        |
| SN65DP141RLJT         | Active | Production    | WQFN (RLJ)   38 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 85    | DP141        |
| SN65DP141RLJT.A       | Active | Production    | WQFN (RLJ)   38 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 85    | DP141        |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

Downloaded from Arrow.com.



www.ti.com

# PACKAGE OPTION ADDENDUM

17-Jun-2025



www.ti.com

# TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN65DP141RLJR               | WQFN            | RLJ                | 38 | 3000 | 330.0                    | 16.4                     | 5.25       | 7.25       | 1.45       | 8.0        | 16.0      | Q1               |
| SN65DP141RLJRG4             | WQFN            | RLJ                | 38 | 3000 | 330.0                    | 16.4                     | 5.25       | 7.25       | 1.45       | 8.0        | 16.0      | Q1               |
| SN65DP141RLJT               | WQFN            | RLJ                | 38 | 250  | 330.0                    | 16.4                     | 5.25       | 7.25       | 1.45       | 8.0        | 16.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

18-Jun-2025



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65DP141RLJR   | WQFN         | RLJ             | 38   | 3000 | 367.0       | 367.0      | 38.0        |
| SN65DP141RLJRG4 | WQFN         | RLJ             | 38   | 3000 | 367.0       | 367.0      | 38.0        |
| SN65DP141RLJT   | WQFN         | RLJ             | 38   | 250  | 367.0       | 367.0      | 38.0        |

# **MECHANICAL DATA**



NOTES:

A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994.

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-leads (QFN) package configuration.

D. The package thermal pad must be soldered to the board for thermal and mechanical performance.

E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. F. Falls within JEDEC M0—220.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated