











TPS65142

SLVSAX5B-JULY 2011-REVISED AUGUST 2015

# **TPS65142 LCD Bias Power Integrated with WLED Backlight Drivers**

#### 1 Features

- Integrated Bias and Backlight Power
- 2.3-V to 6-V Input Voltage Range for Bias
  - Up to 16.5 V Boost Converter with 1.8-A Switch Current
  - 1.2-MHz / 650-kHz Selectable Switching Frequency
  - Internal Compensation
  - Internal Soft-start at Power on
  - Reset Function (XAO Signal)
  - Regulated VGH
  - Regulated VGL
  - Gate Voltage Shaping
  - LCD Discharge Function
- 150-mA Unity Gain VCOM Buffer
- 4.5-V to 24-V WLED Backlight Input Range
  - Integrated 1.5-A / 40-V MOSFET
  - Boost Output Tracks WLED Voltage
  - Internal Compensation
  - External Current Setting Input
  - 6 Current-Sink Channels of 25 mA
  - Better than 3% Current Matching
  - Up to 1000:1 PWM Dimming Range
- Overvoltage Protection
- Thermal Shutdown
- Undervoltage Lockout
- 32-Pin 6 mm × 3 mm QFN Package

# 2 Applications

- Note-PC TFT-LCD Panels
- Tablet TFT-LCD Panels

# 3 Description

The TPS65142 provides a compact solution to the bias power and the WLED backlight in note-pc TFT-LCD panels. The device features a boost converter, a positive charge pump regulator, and a negative charge pump regulator to power the source drivers and the gate drivers. A 150 mA unity-gain high-speed buffer is offered to drive the VCOM plane. Gate voltage shaping and the LCD discharge function are offered to improve the image quality. A reset function allows a proper reset of the TCON at the power on. The TPS65142 also offers the complete solution to driver up to 6 chains of WLEDs with 1000:1 ratio PWM dimming.

All features are integrated in a compact 6 x 3 mm<sup>2</sup>. Thin QFN package.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| TPS65142    | WQFN (32) | 6.00 mm x 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# Simplified Block Diagram





| Ta | h | ما | Ωf  | Co           | nte | nte  |
|----|---|----|-----|--------------|-----|------|
| ıa | ~ |    | VI. | $\mathbf{v}$ |     | 111. |

| 1 | Features 1                           | 7  | Detailed Description                 | 13               |
|---|--------------------------------------|----|--------------------------------------|------------------|
| 2 | Applications 1                       |    | 7.1 Overview                         | 13               |
| 3 | Description 1                        |    | 7.2 Functional Block Diagram         | 13               |
| 4 | •                                    |    | 7.3 Feature Description              | 14               |
| 5 | Pin Configuration and Functions3     | 8  | Application and Implementation       | <mark>22</mark>  |
| 6 | Specifications4                      |    | 8.1 Typical Application              | 22               |
| U | 6.1 Absolute Maximum Ratings         | 9  | Device and Documentation Support     |                  |
|   | 6.2 ESD Ratings                      |    | 9.1 Community Resources              | <u>23</u>        |
|   | 6.3 Recommended Operating Conditions |    | 9.2 Trademarks                       | 23               |
|   | 6.4 Thermal Information              |    | 9.3 Electrostatic Discharge Caution  | 23               |
|   | 6.5 Electrical Characteristics       |    | 9.4 Glossary                         | 23               |
|   | 6.6 Timing Requirements              | 10 | Mechanical, Packaging, and Orderable |                  |
|   | 6.7 Typical Characteristics9         |    | Information                          | <mark>2</mark> 4 |
|   |                                      |    |                                      |                  |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cna           | anges from Revision A (November 2012) to Revision B                                                                                                                                                                            | Page   |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| •             | Added the ESD Ratings table, Feature Description, Application and Implementation, Power Supply Recommendations, Device and Documentation Support, and Mechanical, Packaging, and Orderab                                       |        |
|               |                                                                                                                                                                                                                                |        |
|               | Deleted the Ordering Information table                                                                                                                                                                                         |        |
|               | Added Timing Requirements table.                                                                                                                                                                                               |        |
| •             | Added sentence to the <i>Power Up Sequence</i> section: "To ensure proper start-up"                                                                                                                                            | 21     |
| •             | Changed Figure 32                                                                                                                                                                                                              | 21     |
|               | gg                                                                                                                                                                                                                             |        |
|               | anges from Original (July 2011) to Revision A                                                                                                                                                                                  | Page   |
| Cha           |                                                                                                                                                                                                                                | Page   |
| Cha           | anges from Original (July 2011) to Revision A                                                                                                                                                                                  | Page   |
| Cha<br>•<br>• | anges from Original (July 2011) to Revision A  Deleted COMP pin from ABSOLUTE MAXIMUM RATINGS  Changed I <sub>(IFB_MAX)</sub> TEST CONDITION IFB from 450 mV to 500 mV  Changed I <sub>(IFB_MAX)</sub> min from 25 mA to 28 mA | Page 4 |
| Cha<br>•<br>• | anges from Original (July 2011) to Revision A  Deleted COMP pin from ABSOLUTE MAXIMUM RATINGS                                                                                                                                  | Page 4 |
| Cha           | anges from Original (July 2011) to Revision A  Deleted COMP pin from ABSOLUTE MAXIMUM RATINGS  Changed I <sub>(IFB_MAX)</sub> TEST CONDITION IFB from 450 mV to 500 mV  Changed I <sub>(IFB_MAX)</sub> min from 25 mA to 28 mA | Page   |

Product Folder Links: TPS65142

Submit Documentation Feedback

Copyright © 2011–2015, Texas Instruments Incorporated



# 5 Pin Configuration and Functions



**Pin Functions** 

| PIN   | l   |     | DESCRIPTION                                                                                                                  |
|-------|-----|-----|------------------------------------------------------------------------------------------------------------------------------|
| NAME  | NO. | 1/0 | DESCRIPTION                                                                                                                  |
| AGND  | 3   |     | Analog ground                                                                                                                |
| BL_SW | 13  |     | The backlight boost converter switching node                                                                                 |
| DCTRL | 17  | -1  | Backlight PWM dimming control input                                                                                          |
| DRVN  | 4   | 0   | Voltage driver of the negative charge pump                                                                                   |
| DRVP  | 27  |     | Voltage driver of positive charge pump                                                                                       |
| EN    | 11  | I   | Backlight enable input                                                                                                       |
| FB    | 31  | I   | AVDD Boost converter feedback pin                                                                                            |
| FBN   | 5   | I   | Negative charge pump feedback pin                                                                                            |
| FBP   | 26  | I   | Positive charge pump feedback pin                                                                                            |
| FREQ  | 32  | I   | AVDD boost converter switching frequency selection: 1.2MHz when $V_{(FREQ)} = V_{IN}$ and 650 kHz when $V_{(FREQ)} = ground$ |
| IFB1  | 18  | I   | Channel 1 of the WLED backlight current sink                                                                                 |
| IFB2  | 19  | I   | Channel 2 of the WLED backlight current sink                                                                                 |
| IFB3  | 20  | I   | Channel 3 of the WLED backlight current sink                                                                                 |
| IFB4  | 9   | I   | Channel 4 of the WLED backlight current sink                                                                                 |
| IFB5  | 10  | I   | Channel 5 of the WLED backlight current sink                                                                                 |
| IFB6  | 12  | ı   | Channel 6 of the WLED backlight current sink                                                                                 |
| ISET  | 16  | I   | WLED current sink level programming input                                                                                    |
| OPI   | 30  | I   | Input voltage of VCOM Buffer                                                                                                 |

Product Folder Links: TPS65142

Copyright © 2011–2015, Texas Instruments Incorporated

Submit Documentation Feedback



#### Pin Functions (continued)

| PIN  | J    |     |                                                                                                                                                                                                        |  |  |  |  |
|------|------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME | NO.  | I/O | DESCRIPTION                                                                                                                                                                                            |  |  |  |  |
|      | _    |     | 0                                                                                                                                                                                                      |  |  |  |  |
| OPO  | 29   | 0   | Output voltage of VCOM Buffer                                                                                                                                                                          |  |  |  |  |
| PGND | ePAD |     | Exposed pad that serves as the power ground for both boost converters                                                                                                                                  |  |  |  |  |
| RE   | 23   |     | Sets the slope for the gate shaping function. Pin for external Resistor                                                                                                                                |  |  |  |  |
| REF  | 8    | 0   | Reference voltage for the negative charge pump                                                                                                                                                         |  |  |  |  |
| SUP  | 28   | I   | Supply pin of the gate shaping and operational amplifier blocks. Connected as well to the overvoltage protection comparator. This pin needs to be connected to the output of the AVDD boost converter. |  |  |  |  |
| SW   | 1    |     | Switch pin of the AVDD boost converter                                                                                                                                                                 |  |  |  |  |
| VBAT | 14   | ı   | Input of the backlight boost converter                                                                                                                                                                 |  |  |  |  |
| VDET | 6    | - 1 | Reset IC threshold pin (Voltage divider)                                                                                                                                                               |  |  |  |  |
| VDPM | 21   | 0   | Sets the delay to enable VGHM Output. Pin for external capacitor. Floating if no delay needed                                                                                                          |  |  |  |  |
| VFLK | 22   | ı   | Charge/discharge signal for VGHM                                                                                                                                                                       |  |  |  |  |
| VGH  | 25   | I   | Input for positive Charge Pump                                                                                                                                                                         |  |  |  |  |
| VGHM | 24   | 0   | Output for gate-high modulation                                                                                                                                                                        |  |  |  |  |
| VIN  | 2    | I   | Input supply pin                                                                                                                                                                                       |  |  |  |  |
| VO   | 15   | 0   | The output of the backlight boost converter                                                                                                                                                            |  |  |  |  |
| XAO  | 7    | 0   | Reset IC output pulling down XAO pin when active.                                                                                                                                                      |  |  |  |  |

# 6 Specifications

# 6.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|             |                                                          | VALU          | JE                                | UNIT |
|-------------|----------------------------------------------------------|---------------|-----------------------------------|------|
|             |                                                          | MIN           | MAX                               | UNIT |
|             | Input voltage range                                      | -0.3          | 6.5                               | V    |
| Voltage     | FB, FREQ, VDPM, VFLK, VDET, FBN, $\overline{\text{XAO}}$ | -0.3          | 6.5                               | V    |
|             | SW, OPI, OPO, SUP, DRVP, DRVN, EN, DCTRL, IFB1 to IFB6   | -0.3          | 20                                | V    |
|             | REF, FBP and ISET                                        | -0.3          | 3.6                               | V    |
|             | VGH, VGHM, RE                                            | -0.3          | 35                                | V    |
|             | VBAT                                                     | -0.3          | 24                                | V    |
|             | BL_SW and VO                                             | -0.3          | 40                                | V    |
| Continuous  | power dissipation                                        | See the Theri | See the Thermal Information Table |      |
| Storage tem | perature range                                           | -65           | 150                               | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process..



# 6.3 Recommended Operating Conditions

|                 |                                                         | MIN | TYP | MAX  | UNIT |
|-----------------|---------------------------------------------------------|-----|-----|------|------|
| V <sub>IN</sub> | Input voltage range                                     | 2.3 |     | 6    | V    |
| Vs              | AVDD Boost output voltage range <sup>(1)</sup>          |     |     | 16.5 | V    |
| $V_{GH}$        | Positive charge pump output voltage range               |     |     | 32   | V    |
| $V_{BAT}$       | Battery voltage range                                   | 4.5 |     | 24   | V    |
| Vo              | WLED boost converter output voltage                     |     |     | 38   | V    |
| $V_{GL}$        | Negative charge pump output voltage range               | -14 |     |      | V    |
| L <sub>1</sub>  | Inductor for the AVDD boost converter <sup>(2)</sup>    | 4.7 |     | 10   | μΗ   |
| L <sub>2</sub>  | Inductor for the WLED boost converter                   | 4.7 |     | 10   | μΗ   |
| C <sub>IN</sub> | Input decoupling capacitor                              | 1   |     |      | μF   |
| C <sub>O1</sub> | Output decoupling capacitor of the AVDD boost converter |     | 20  |      | μF   |
| C <sub>O2</sub> | Output decoupling capacitor of the WLED boost converter | 2.2 |     | 10   | μF   |
| T <sub>A</sub>  | Operating ambient temperature                           | -40 |     | 85   | °C   |
| TJ              | Operating junction temperature                          | -40 |     | 125  | °C   |

<sup>(1)</sup> Maximum output voltage is limited by the overvoltage protection and not the maximum power switch rating

#### 6.4 Thermal Information

|                     | THERMAL METRIC(1)                            | WQFN          | LINUTO   |
|---------------------|----------------------------------------------|---------------|----------|
|                     | I HERMAL METRIC"                             | RTG (32 PINS) | UNITS    |
| $R_{\theta JA}$     | Junction-to-ambient thermal resistance       | 35.4          |          |
| $R_{\theta JCtop}$  | Junction-to-case (top) thermal resistance    | 19.9          |          |
| $R_{\theta JB}$     | Junction-to-board thermal resistance         | 5.6           | °C // // |
| ΨЈТ                 | Junction-to-top characterization parameter   | 0.2           | °C/W     |
| $\Psi_{JB}$         | Junction-to-board characterization parameter | 5.4           |          |
| R <sub>θJCbot</sub> | Junction-to-case (bottom) thermal resistance | 1.7           |          |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

### 6.5 Electrical Characteristics

 $V_{IN}=3.3~V,~V_S=9V,~V_{GH}=20~V,~V_{BAT}=10.8V,~I_{ISET}=15\mu\text{A},~V_{IFBx}=0.5V,~EN=V_{IN},~T_A=-40^{\circ}\text{C}~to~85^{\circ}\text{C},~typical~values~are~at~T_A=25^{\circ}\text{C}~(unless~otherwise~noted)}$ 

|                      | PARAMETER                            | TEST CONDITIONS                                       | MIN | TYP  | MAX  | UNIT |
|----------------------|--------------------------------------|-------------------------------------------------------|-----|------|------|------|
|                      |                                      | SUPPLY                                                |     |      |      |      |
| $I_{Q(IN)}$          | Operating quiescent current into VIN | Device not switching                                  |     | 0.17 | 0.5  | mA   |
| $I_{Q(VGH)}$         | Operating quiescent current into VGH | V <sub>GH</sub> = 20 V, VFLK not oscillating          |     | 22   | 40   | μΑ   |
|                      | Operating guidesent current into CUD | Device not switching. V <sub>S</sub> = 9 V, EN = high |     | 2.8  |      | mA   |
| I <sub>Q(SUP)</sub>  | Operating quiescent current into SUP | Device not switching. V <sub>S</sub> = 9 V, EN = GND  |     | 2.5  |      | MA   |
| I <sub>SD(VIN)</sub> | Shutdown current into VIN            | V <sub>IN</sub> = 1.8 V, V <sub>S</sub> = GND         |     | 20   | 33   | μA   |
| I <sub>SD(VGH)</sub> | Shutdown current into VGH            | V <sub>IN</sub> = 1.8 V, V <sub>GH</sub> = 32 V       |     | 30   | 50   | μA   |
| I <sub>SD(SUP)</sub> | Shutdown current into SUP            | V <sub>IN</sub> = 1.8 V, V <sub>S</sub> = 16.5 V      |     | 3    | 5    | μA   |
| $I_{Q(BAT)}$         | VBAT pin quiescent current           | WLED boost regulator switching, no load               |     |      | 0.2  | mA   |
| I <sub>SD(BAT)</sub> | VBAT pin shutdown current            | EN = GND                                              |     |      | 18   | μΑ   |
| I <sub>Q(VO)</sub>   | VO pin quiescent current             | V <sub>O</sub> = 35 V                                 |     |      | 75   | μA   |
|                      | VIN under veltege leekeut threehold  | V <sub>IN</sub> falling                               | 1.9 |      | 2.1  | V    |
|                      | VIN under voltage lockout threshold  | V <sub>IN</sub> rising                                |     |      | 2.2  | V    |
| UVLO                 | VPAT under veltege leekeut threehold | V <sub>BAT</sub> rising                               |     |      | 4.45 | V    |
|                      | VBAT under voltage lockout threshold | V <sub>BAT</sub> falling                              | 3.9 |      |      | ٧    |
|                      | UVLO voltage of WLED control circuit |                                                       |     | 2.2  | 2.5  | V    |

<sup>(2)</sup> Refer to application section for further information.



# **Electrical Characteristics (continued)**

 $V_{IN}=3.3~V,~V_S=9V,~V_{GH}=20~V,~V_{BAT}=10.8V,~I_{ISET}=15\mu\text{A},~V_{IFBx}=0.5V,~EN=V_{IN},~T_A=-40^{\circ}\text{C}~to~85^{\circ}\text{C},~typical~values~are~at~T_A=25^{\circ}\text{C}~(unless~otherwise~noted)}$ 

|                       | PARAMETER                                  | TEST CONDITIONS                                                                | MIN   | TYP                   | MAX   | UNIT |
|-----------------------|--------------------------------------------|--------------------------------------------------------------------------------|-------|-----------------------|-------|------|
|                       | LOGIC S                                    | SIGNALS FREQ, VFLK, EN, DCTRL                                                  |       |                       |       |      |
| V <sub>IH</sub>       | Logic high input voltage                   | V <sub>IN</sub> = 2.5 V to 6 V                                                 | 2     |                       |       | V    |
| V <sub>IL</sub>       | Logic low input voltage                    | V <sub>IN</sub> = 2.5 V to 6 V                                                 |       |                       | 0.5   | V    |
| I <sub>LKG</sub>      | Input leakage current of VFLK pin          | VFLK = 6 V, FREQ = GND                                                         |       |                       | 0.1   | μA   |
| R <sub>PD</sub>       | Pull-down resistance for EN and DCTRL pins | EN = DCTRL = 3.3 V                                                             | 400   | 800                   | 1600  | kΩ   |
|                       | 4                                          | AVDD BOOST CONVERTER                                                           |       |                       |       |      |
| Vs                    | Output voltage boost <sup>(1)</sup>        |                                                                                | 7     |                       | 16.5  | V    |
| V <sub>OVP</sub>      | Overvoltage protection                     | VS rising                                                                      | 16.9  | 18                    | 19    | V    |
|                       | Established a secondaria a secondaria      | $T_A = -40$ °C to 85°C                                                         | 1.226 | 1.24                  | 1.254 |      |
| $V_{FB}$              | Feedback regulation voltage                | T <sub>A</sub> = 25°C                                                          | 1.23  | 1.24                  | 1.25  | V    |
| I <sub>FB</sub>       | Feedback input bias current                | V <sub>FB</sub> = 1.240 V                                                      |       |                       | 0.1   | μA   |
|                       | N. I. IMOSEET                              | V <sub>IN</sub> = V <sub>GS</sub> = 5 V, I <sub>SW</sub> = current limit       |       | 0.13                  | 0.38  | 0    |
| r <sub>DS(ON)</sub>   | N-channel MOSFET on-resistance             | V <sub>IN</sub> = V <sub>GS</sub> = 3.3 V, I <sub>SW</sub> = current limit     |       | 0.15                  | 0.44  | Ω    |
| I <sub>Lkg(SW)</sub>  | AVDD Boost converter SW leakage current    | V <sub>IN</sub> = 1.8 V, V <sub>SW</sub> = 17 V, Device not switching          |       |                       | 30    | μΑ   |
|                       | N. Changal MOCETT assessed limit           | VIN = 2.5 V to 6 V                                                             | 1.8   | 2.5                   | 3.2   | Α    |
| I <sub>LIM</sub>      | N-Channel MOSFET current limit             | VIN = 2.3 V to 2.5 V                                                           | 1.5   |                       |       | Α    |
|                       |                                            | FREQ = high                                                                    | 0.9   | 1.2                   | 1.5   | MHz  |
| f <sub>BOOST</sub>    | Switching frequency                        | FREQ = low                                                                     | 470   | 625                   | 780   | kHz  |
| T <sub>SS</sub>       | Softstart time                             | FREQ = high, $L_1$ = 6.8 $\mu$ H, $C_{O1}$ = 2 $0\mu$ F and 10 mA load current |       | 2                     |       | ms   |
|                       | Line regulation                            | V <sub>IN</sub> = 2.5 V 6 V, I <sub>OUT</sub> = 10 mA                          |       | 0.008                 |       | %/V  |
|                       | Load regulation                            | I <sub>OUT</sub> = 0 mA500 mA                                                  |       | 0.15                  |       | %/A  |
|                       |                                            | VGH REGULATOR                                                                  |       |                       |       |      |
| f <sub>SWP</sub>      | Switching frequency                        |                                                                                | 0.    | 5 x f <sub>BOOS</sub> | Г     | MHz  |
| .,                    |                                            | $T_A = -40$ °C to 85°C                                                         | 1.210 | 1.240                 | 1.270 | V    |
| $V_{FBP}$             | Reference voltage of feedback              | T <sub>A</sub> = 25°C                                                          | 1.221 | 1.240                 | 1.259 |      |
| I <sub>FBP</sub>      | Feedback input bias current                | V <sub>FBP</sub> = 1.240 V                                                     |       |                       | 0.1   | μA   |
| r <sub>DS(ON)P1</sub> | DRVP R <sub>DS(ON)</sub> (PMOS)            | $V_S = 9 \text{ V}, I_{(DRVP)} = 40 \text{ mA}$                                |       | 8                     | 20    | Ω    |
| r <sub>DS(ON)N1</sub> | DRVP R <sub>DS(ON)</sub> (NMOS)            | $V_S = 9 \text{ V}, I_{(DRVP)} = -40 \text{ mA}$                               |       | 3                     | 10    | Ω    |
|                       |                                            | VGL REGULATOR                                                                  |       |                       |       |      |
| f <sub>SWN</sub>      | Switching frequency                        |                                                                                | 0.    | 5 x f <sub>BOOS</sub> | Г     | MHz  |
| V <sub>REF</sub>      | Reference voltage                          |                                                                                | 3.05  | 3.12                  | 3.18  | ٧    |
| V <sub>FBN</sub>      | Reference voltage of feedback              |                                                                                | -48   | 0                     | 48    | mV   |
| I <sub>FBN</sub>      | Feedback input bias current                | V <sub>FBN</sub> = 0 V                                                         |       |                       | 0.1   | μΑ   |
| r <sub>DS(ON)P2</sub> | DRVN R <sub>DS(ON)</sub> (PMOS)            | $V_S = 9 \text{ V}, I_{(DRVN)} = 40 \text{ mA}$                                |       | 8                     | 20    | Ω    |
| r <sub>DS(ON)N2</sub> | DRVN R <sub>DS(ON)</sub> (NMOS)            | $V_S = 9 \text{ V}, I_{(DRVN)} = -40 \text{ mA}$                               |       | 3                     | 10    | Ω    |
|                       | GAT                                        | TE VOLTAGE SHAPING VGHM                                                        |       |                       |       |      |
| I <sub>(DPM)</sub>    | Capacitor charge current VDPM pin          |                                                                                | 17    | 20                    | 23    | μA   |
| r <sub>DS(ON)M1</sub> | VGH to VGHM r <sub>DS(ON)</sub> (M1 PMOS)  | VFLK = low, I <sub>(VGHM)</sub> = 20 mA                                        |       | 13                    | 25    | Ω    |
| r <sub>DS(ON)M2</sub> | VGHM to RE r <sub>DS(ON)</sub> (M2 PMOS)   | VFLK = high, I <sub>(VGHM)</sub> = 20 mA, VGHM = 7.5 V                         |       | 13                    | 25    | Ω    |

<sup>(1)</sup> Maximum output voltage limited by the overvoltage protection and not the maximum power switch rating

Submit Documentation Feedback

Copyright © 2011–2015, Texas Instruments Incorporated

Downloaded from Arrow.com.



# **Electrical Characteristics (continued)**

 $V_{IN}=3.3~V,~V_S=9V,~V_{GH}=20~V,~V_{BAT}=10.8V,~I_{ISET}=15\mu\text{A},~V_{IFBx}=0.5V,~EN=V_{IN},~T_A=-40^{\circ}\text{C}~to~85^{\circ}\text{C},~typical~values~are~at~T_A=25^{\circ}\text{C}~(unless~otherwise~noted)}$ 

|                        | PARAMETER                             | TEST CONDITIONS                                                      | MIN                  | TYP                      | MAX       | UNIT |
|------------------------|---------------------------------------|----------------------------------------------------------------------|----------------------|--------------------------|-----------|------|
|                        |                                       | RESET                                                                |                      |                          |           |      |
| $V_{IN(DET)}$          | VIN voltage range for reset detection |                                                                      | 1.6                  |                          | 6         | V    |
| $V_{(DET)}$            | Reset IC threshold                    | Falling                                                              | 1.074                | 1.1                      | 1.126     | V    |
| V <sub>(DET_HYS)</sub> | Reset IC threshold hysteresis         |                                                                      |                      | 65                       |           | mV   |
| I <sub>(DET_B)</sub>   | Reset IC input bias current           | V <sub>(DET)</sub> = 1.1 V                                           |                      |                          | 0.1       | μΑ   |
| I <sub>XAO</sub>       | Reset sink current capability (2)     | $V_{(XAO_ON)} = 0.5 \text{ V}$                                       | 1                    |                          |           | mA   |
| I <sub>LKG(XAO)</sub>  | Reset leakage current                 | $V_{(XAO)} = V_{IN} = 3.3 \text{ V}$                                 |                      |                          | 2         | μΑ   |
|                        |                                       | VCOM BUFFER                                                          |                      |                          |           |      |
| V <sub>SUP</sub>       | SUP input supply range (3)            |                                                                      | 7                    |                          | 16.5      | V    |
| I <sub>B</sub>         | Input bias current                    | $V_{CM} = V_{(OPI)} = V_{SUP}/2 = 4.5 \text{ V}$                     | -1                   |                          | 1         | μΑ   |
| $V_{CM}$               | Common Mode Input Voltage Range       | V <sub>OFFSET</sub> = 10 mV, I <sub>(OPO)</sub> = 10 mA              | 2                    |                          | $V_S - 2$ | V    |
| CMRR                   | Common Mode Rejection Ratio (4)       | $V_{CM} = V_{(OPI)} = V_{(SUP)}/2 = 4.5 \text{ V}, 1 \text{ MHz}$    |                      | 66                       |           | dB   |
| A <sub>VOL</sub>       | Open Loop Gain <sup>(4)</sup>         | $V_{CM} = V_{(OPI)} = V_{(SUP)}/2 = 4.5 \text{ V}, \text{ no load}$  |                      | 90                       |           | dB   |
| $V_{OL}$               | Output Voltage Swing Low              | $I_{(OPO)} = 10 \text{ mA}$                                          |                      | 0.10                     | 0.25      | V    |
| V <sub>OH</sub>        | Output Voltage Swing High             | I <sub>(OPO)</sub> = 10 mA                                           | V <sub>S</sub> - 0.8 | V <sub>S</sub> –<br>0.65 |           | V    |
|                        | Short Circuit Current                 | Source $(V_{(OPI)} = 4.5V, V_{(OPO)} = GND)$                         | 150                  |                          |           | mA   |
| I <sub>SC</sub>        | Short Circuit Current                 | Sink $(V_{(OPI)} = 4.5 \text{ V}, V_{(OPO)} = 9 \text{ V})$          | 150                  |                          |           | MA   |
|                        | Output Current                        | Source ( $V_{(OPI)} = 4.5 \text{ V}, V_{(OFFSET)} = 15 \text{ mV}$ ) |                      | 150                      |           | A    |
| I <sub>O</sub>         | Output Current                        | Sink (V <sub>(OPI)</sub> = 4.5 V, V <sub>(OFFSET)</sub> = 15 mV)     |                      | 140                      |           | mA   |
| PSRR                   | Power Supply Rejection Ratio (4)      |                                                                      |                      | 40                       |           | dB   |
| SR                     | Slew Rate <sup>(4)</sup>              | $A_V = 1$ , $V_{(OPI)} = 2 V_{PP}$                                   |                      | 40                       |           | V/µs |
| BW                     | -3 dB Bandwidth <sup>(4)</sup>        | $A_V = 1$ , $V_{(OPI)} = 60 \text{ mV}_{PP}$                         |                      | 50                       |           | MHz  |

External pull-up resistor to be chosen so that the current flowing into  $\overline{XAO}$  Pin (/XAO = 0 V) when active is below I<sub>(XAO) MIN</sub> = 1 mA. Maximum output voltage limited by the Overvoltage Protection and not the maximum Power Switch rating.

Typical values are for reference only



# **Electrical Characteristics (continued)**

 $V_{IN}=3.3~V,~V_S=9V,~V_{GH}=20~V,~V_{BAT}=10.8V,~I_{ISET}=15\mu\text{A},~V_{IFBx}=0.5V,~EN=V_{IN},~T_A=-40^{\circ}\text{C}~to~85^{\circ}\text{C},~typical~values~are~at~T_A=25^{\circ}\text{C}~(unless~otherwise~noted)}$ 

|                        | PARAMETER                                              | TEST CONDITIONS                                             | MIN      | TYP     | MAX   | UNIT |
|------------------------|--------------------------------------------------------|-------------------------------------------------------------|----------|---------|-------|------|
|                        | W                                                      | LED CURRENT REGULATION                                      | ·        |         |       |      |
| V <sub>(ISET)</sub>    | ISET pin voltage                                       |                                                             | 1.204    | 1.229   | 1.253 | V    |
| K <sub>(ISET)</sub>    | Current multiple I <sub>OUT</sub> /ISET <sup>(5)</sup> | ISET current = 20 μA                                        |          | 1000    |       |      |
| I <sub>FB</sub>        | Current accuracy (5)                                   | ISET current = 20 μA                                        | 19.4     | 20      | 20.6  | mA   |
| K <sub>m</sub>         | $(I_{max}-I_{min})/I_{AVG}$                            | ISET current = 20 μA                                        |          | 1%      | 2.5%  |      |
| I <sub>LKG</sub>       | IFB pin leakage current                                | IFB voltage = 20 V on all pins                              |          |         | 3     | μΑ   |
| I <sub>(IFB_MAX)</sub> | Current sink max output current                        | IFB = 500 mV                                                | 28       |         |       | mA   |
|                        | WLE                                                    | D BOOST OUTPUT REGULATION                                   | ·        |         |       |      |
| $V_{(IFB\_L)}$         | V <sub>O</sub> dial up threshold                       | Measured on V <sub>(IFB) min</sub>                          |          | 400     |       | mV   |
| $V_{(IFB\_H)}$         | V <sub>O</sub> dial down threshold                     | Measured on V <sub>(IFB) min</sub>                          |          | 700     |       | mV   |
| V <sub>(reg_L)</sub>   | Minimum V <sub>O</sub> regulation voltage              |                                                             |          |         | 16    | V    |
| V <sub>O(step)</sub>   | V <sub>O</sub> stepping voltage                        |                                                             |          | 100     | 150   | mV   |
|                        | WLED B                                                 | OOST REGULATOR POWER SWITCH                                 | ·        |         |       |      |
| R <sub>(PWM_SW)</sub>  | PWM FET on-resistance                                  |                                                             |          | 0.2     | 0.45  | Ω    |
| I <sub>(LN_NFET)</sub> | PWM FET leakage current                                | V <sub>(BL_SW)</sub> = 35 V, T <sub>A</sub> = 25°C          |          |         | 1     | μΑ   |
|                        |                                                        | WLED OSCILLATOR                                             | <u> </u> |         | ·     |      |
| $f_S$                  | Oscillator frequency                                   |                                                             | 0.9      | 1.0     | 1.2   | MHz  |
| D <sub>max</sub>       | Maximum duty cycle of WLED Boost                       | IFB = 0 V                                                   | 89%      | 94%     |       |      |
| D <sub>min</sub>       | Minimum duty cycle of WLED Boost                       |                                                             |          |         | 7%    |      |
|                        | CURRENT LIMIT, OVE                                     | R VOLTAGE AND SHORT CIRCUIT PROT                            | TECTIONS |         |       |      |
| I <sub>LIM</sub>       | N-Channel MOSFET current limit                         | $D = D_{MAX}$                                               | 1.5      |         | 3     | Α    |
| $V_{OVP}$              | VO overvoltage threshold                               | Measured on the VO pin                                      | 38       | 39      | 40    | V    |
| V <sub>OVP(IFB)</sub>  | IFB overvoltage threshold                              | Measured on the IFBx pin                                    | 15       | 17      | 20    | V    |
| $V_{SC}$               | Short circuit detection threshold                      | V <sub>BAT</sub> –V <sub>O</sub> , V <sub>O</sub> ramp down |          | 1.7     | 2.5   | V    |
| $V_{SC(dly)}$          | Short circuit detection delay during start up          |                                                             |          | 32      |       | ms   |
|                        |                                                        |                                                             | THERMA   | AL SHUT | DOWN  |      |
| $T_{SD}$               | Thermal shutdown                                       | Temperature rising                                          |          | 150     |       | °C   |
| T <sub>SDHYS</sub>     | Thermal shutdown hysteresis                            |                                                             |          | 14      |       | °C   |

<sup>(5)</sup> Tested at  $T_A = 25$ °C to 85°.

## 6.6 Timing Requirements

|                |                                                                                                                                          | MIN | NOM | MAX | UNIT |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>d</sub> | Rising edge delay between $V_{BAT}$ and $V_{IN}$ , measured at their respective rising edge UVLO threshold voltages (see Figure 32). (1) | 0   |     |     | S    |

<sup>(1)</sup> This means that the voltage on the VBAT pin must exceed its UVLO threshold before the voltage on the VIN pin rises above its UVLO threshold.



# 6.7 Typical Characteristics





Figure 1. Boost Converter Efficiency vs Output Current

Figure 2. Boost Converter Load Transient Response





Figure 3. Boost Converter Continuous Conduction Mode

Figure 4. Boost Converter Discontinuous Conduction Mode





Figure 5. Positive Charge Pump Output Voltage Ripple

Figure 6. Positive Charge Pump Load Transient Response

# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**



Product Folder Links: TPS65142

Submit Documentation Feedback

Figure 11. Power On Sequence

Copyright © 2011–2015, Texas Instruments Incorporated

Figure 12. Power Off Sequence



# **Typical Characteristics (continued)**



Product Folder Links: TPS65142

Copyright © 2011–2015, Texas Instruments Incorporated

Figure 17. WLED Driver Efficiency vs Output Current

Submit Documentation Feedback

Figure 18. WLED Driver Efficiency vs Output Current

# NSTRUMENTS

# **Typical Characteristics (continued)**





Figure 19. WLED Driver Switching Waveforms

Figure 20. WLED Driver Output Ripple at PWM Dimming





Figure 21. WLED Driver Power-On Sequence





Figure 22. WLED Driver Open WLED Protection





Figure 23. WLED Driver PWM Dimming Linearity 100 Hz

Product Folder Links: TPS65142

Figure 24. WLED Driver PWM Dimming Linearity 1 kHz

Submit Documentation Feedback

Copyright © 2011-2015, Texas Instruments Incorporated



# 7 Detailed Description

#### 7.1 Overview

The TPS65142 offers a compact and complete solution to the bias power and the WLED backlight in note-pc TFT-LCD panels. The device features an AVDD boost regulator, a positive charge pump regulator, and a negative charge pump regulator to power the source drivers and the gate drivers. A 150-mA unity-gain high-speed buffer is provided to drive the VCOM plane. Gate voltage shaping and the LCD discharge function are offered to improve the image quality. A reset function allows a proper reset of the TCON at power on or the gate driver ICs during power off. The TPS65142 also includes the complete solution to drive up to 6 chains of WLEDs with 1000:1 ratio PWM dimming.

### 7.2 Functional Block Diagram



### 7.3 Feature Description

#### 7.3.1 AVDD Boost Regulator

The AVDD boost regulator is designed for output voltages up to 16.5 V with a switch peak current limit of 1.8 A minimum. The device, which operates in a current-mode scheme with quasi-constant frequency, is internally compensated to minimize the pin and component counts. The switching frequency is selectable between 650 kHz and 1.2 MHz and the minimum input voltage is 2.3 V.

During the on-time, the current rises in the inductor. When the current reaches a threshold value set by the internal GM amplifier, the power transistor is turned off. The polarity of the inductor voltage changes and forward biases the Schottky diode, which lets the current flow towards the output of the boost regulator. The off-time is fixed for a certain input voltage  $V_{IN}$  and output voltage  $V_{S}$ , and therefore maintains the same frequency when varying these parameters. However, for different output loads, the frequency changes slightly due to the voltage drop across the  $r_{DS(on)}$  of the power transistor which will have an effect on the voltage across the inductor and thus on  $t_{ON}$  ( $t_{OFF}$  remains fixed).

The fixed off-time maintains a quasi-fixed frequency that provides better stability for the system over a wide range of input and output voltages than conventional boost converters. The TPS65142 topology has also the benefits of providing very good load and line regulations, and excellent line and load transient responses.



Figure 25. Boost Converter Block Diagram

### 7.3.1.1 Setting the Output Voltage

The output voltage is set by an external resistor divider. Typically, a minimum current of 50  $\mu$ A flowing through the feedback divider is enough to cover the noise fluctuation. If 70  $\mu$ A is chosen for higher noise immunity, the resistors shown in Figure 25 are then calculated as:

$$R_3 = \frac{V_{FB}}{70 \,\mu\text{A}} \approx 18.2 \,\text{k}\Omega$$
  $R_2 = R_3 \times \left(\frac{V_S}{V_{FB}} - 1\right)$  (1)

where  $V_{FBP} = 1.240 \text{ V}$ 

#### 7.3.1.2 Soft-Start (AVDD Boost Converter)

The AVDD boost converter has an internal digital soft-start to prevent high inrush current during start-up. The typical soft-start time is 2 ms.

Product Folder Links: TPS65142

Submit Documentation Feedback

Copyright © 2011–2015, Texas Instruments Incorporated



#### 7.3.1.3 Frequency Select Pin (FREQ)

The digital frequency-select pin FREQ allows to set the switching frequency of the device to 650 kHz (FREQ = low) or 1.2 MHz (FREQ = high). Higher switching frequency improves load transient response but reduces slightly the efficiency. The other benefit of a higher switching frequency is the lower output voltage ripple. Usually, it is recommended to use 1.2-MHz switching frequency unless light load efficiency is a major concern.

#### 7.3.1.4 Overvoltage Protection

The AVDD boost converter has an integrated over-voltage protection to prevent the power switch from exceeding the absolute maximum switch voltage rating at pin SW in case the feedback (FB) pin is floating or shorted to GND. In such an event, the output voltage rises and is monitored with the overvoltage protection comparator over the SUP pin. As soon as the comparator trips at typically 18 V, the boost converter turns the N-Channel MOSFET switch off. The output voltage falls below the overvoltage threshold and the converter continues to operate. In order to detect overvoltage, the SUP pin must to be connected to the output voltage of the boost converter  $V_{\rm S}$ .

#### 7.3.2 Regulated Positive Charge Pump

The positive charge pump sets the voltage applied on the VGH input pin, up to 32 V in tripler mode configuration. The charge pump block regulates the VGH voltage by adjusting the drive current  $I_{DRVP}$ . Typically, a minimum current of 50  $\mu$ A flowing through the feedback divider is usually enough to cover the noise fluctuation. If 70  $\mu$ A is chosen for higher noise immunity, the resistors of the divider used to set the  $V_{GH}$  voltage are calculated as (refer to Figure 26):

$$R_8 = \frac{V_{FBP}}{70 \,\mu\text{A}} \approx 18.2 \,\text{k}\Omega$$
  $R_7 = R_8 \times \left(\frac{V_{GH}}{V_{FBP}} - 1\right)$  (2)

where  $V_{FBP} = 1.240 \text{ V}$ 



Figure 26. Block Diagram of the Positive Charge Pump Regulator



#### 7.3.3 Negative Charge Pump

Figure 27 shows the block diagram of the negative charge pump. The negative charge pump needs to generate a voltage of -6 V to -7 V with a negative inverter or -12 V to -13 V with a negative doubler. The reference voltage from the REF pin is 3.15 V. The bias to the REF block comes from the SUP pin. The error amplifier is referenced to the ground. The  $V_{GL}$  can be set with the following equation:

$$V_{GL} = -\frac{R_4}{R_5} \times V_{REF}$$
 (3)

where  $V_{REF} = 3.12 \text{ V}$ 



Figure 27. Block Diagram of the Negative Charge Pump Regulator with a Negative Inverter Configuration



Figure 28. Negative Doubler Configuration for the Negative Charge Pump Regulator

#### 7.3.4 Gate Voltage Shaping

The VGHM output is controlled by the VFLK logic input and the VDPM voltage level.

The VDPM pin allows the user to set a delay before the Gate Voltage Shaping starts. The voltage of the VDPM pin is zero volt at power on. When the output voltage of the AVDD boost converter rises above a power-good threshold, a power-good signal enables a 20-µA current source that charges the capacitor connected between the VDPM pin and the ground. When the VDPM-pin voltage rises to 1.24 V, the Gate Voltage Shaping is enabled.

The VFLK input controls the M1 and the M2 transistors, as shown in Figure 29, after the Gate Voltage Shaping is enabled:

Product Folder Links: TPS65142

When VFLK = "low", M1 is turned on so VGHM is connected to the VGH input.

Submit Documentation Feedback

Copyright © 2011–2015, Texas Instruments Incorporated



When VFLK = "high", M2 is turned on so VGHM voltage is discharged through M2 and the resistor connected to the RE pin.



Figure 29. Block Diagram of the Gate Voltage Shaping Function



Figure 30. Gate Voltage Shaping Timing

#### 7.3.5 VCOM Buffer

The VCOM Buffer power supply pin is the SUP pin connected to the AVDD boost converter  $V_S$ . To achieve good performance and minimize the output noise, a 1- $\mu$ F ceramic bypass capacitor is required directly from the SUP pin to ground. The buffer is not designed to drive high capacitive loads; therefore, it is recommended to connect a series resistor at the output to provide stable operation when driving a high capacitive load. With a 3.3- $\Omega$  series resistor, a capacitive load of 10 nF can be driven, which is usually sufficient for typical LCD applications.

#### 7.3.6 Reset

The device has an integrated reset function with an open-drain output capable of sinking 1 mA. The reset function monitors the voltage applied to its sense input  $V_{(DET)}$ . As soon as the voltage on  $V_{(DET)}$  falls below the threshold voltage,  $V_{(DET)}$ , of typically 1.1 V, the reset function asserts its reset signal by pulling XAO low. Typically, a minimum current of 50  $\mu$ A flowing through the feedback divider is enough to cover the noise fluctuation. Therefore, to select  $R_{12}$  and  $R_{13}$  (see Figure 33), one has to set the input voltage limit ( $V_{IN(LIM)}$ ) at which the reset function will pull XAO to low state.  $V_{IN(LIM)}$  must be higher than the UVLO threshold. If 70  $\mu$ A is chosen,

$$R_{13} = \frac{V_{(DET)}}{70 \ \mu A} \approx 18.2 \ k\Omega$$
  $R_{12} = R_{13} \times \left(\frac{V_{(N(LIM)}}{V_{(DET)}} - 1\right)$  (4)

where  $V_{DET} = 1.1 \text{ V}$ .

The  $\overline{XAO}$  output is also controlled by the UVLO function. When the input voltage is below the UVLO threshold,  $\overline{XAO}$  output is forced low until the input voltage is lower than 1.6 V. The  $\overline{XAO}$  output is in an unknown state when the input voltage is below the 1.6 V threshold.

Submit Documentation Feedback



Figure 31. Voltage Detection and XAO Pin

When the input voltage VIN rises, once the voltage on VDET pin exceeds its threshold voltage plus the hysteresis, the  $\overline{XAO}$  signal will go high.

The reset function is operational for  $V_{IN} \ge 1.6 \text{ V}$ .

The reset function is configured as a standard open-drain and requires a pull-up resistor. The resistor  $R_{(XAO)}$  ( $R_{14}$  in Figure 33), which must be connected between the  $\overline{XAO}$  pin output and a positive voltage  $V_X$  greater than 2 V – 'high' logic level can be chosen as follows:

$$R_{14} > \frac{V_X}{1 \text{ mA}}$$
 and  $R_{14} < \frac{V_X - 2 V}{2 \mu A}$  (5)

#### 7.3.7 Under-voltage Lockout (UVLO)

The TPS65142 monitors both VIN and VBAT inputs for under-voltage lockout. When the VIN input in under its UVLO threshold, the whole IC is disabled to avoid mis-operation. When the VIN input rises above its UVLO threshold, all functions are enabled except the WLED driver. The WLED driver, including the WLED boost converter and the current sinks, will be enabled when the VBAT input is also higher than its UVLO threshold.

#### 7.3.8 Thermal Shutdown

A thermal shutdown is implemented to prevent damages because of excessive heat and power dissipation. Typically the thermal shutdown threshold for the junction temperature is 150°C. When the thermal shutdown is triggered the device stops switching until the junction temperature falls below typically 136°C. Then the device starts switching again.

#### 7.3.9 WLED Boost Regulator

The WLED boost regulator is a current-mode PWM regulator with internal loop compensation. The internal compensation ensures a stable output over the full input and output voltage range. The WLED boost regulator switches at fixed 1 MHz. The output voltage of the boost regulator is automatically set by the TPS65142 to minimize the voltage drop across the current-sink IFBx pins. The lowest IFB-pin voltage to regulated to 400 mV. When the output voltage is too close to the input, the WLED boost regulator may not be able to regulate the output due to the limitation of the minimum duty cycle. In that case, the user needs to increase the number of WLED in series or to include series ballast resistors to provide enough headroom for the boost converter to operate. The WLED boost regulator cannot regulate its output to a voltage below 15 V.

Product Folder Links: TPS65142

Submit Documentation Feedback

Copyright © 2011–2015, Texas Instruments Incorporated



#### 7.3.10 Current Sinks

The six current sink regulators can each provide a maximum of 25 mA. The IFB current must be programmed to the highest WLED current expected using an ISET-pin resistor with the following equation:

$$I_{(FB)} = K_{(ISET)} \frac{V_{(ISET)}}{R_{(ISET)}}$$
(6)

where

 $K_{(ISET)}$  = Current multiple (1000 typical)

V<sub>(ISET)</sub> = ISET pin voltage (1.229 V typical)

 $R_{(ISET)} = ISET$ -pin resistor value

The TPS65142 has built-in precise current sink regulators. The current matching error among 6 current sinks is below 2.5%. This means the differential values between the maximum and minimum currents of the six current sinks divided by the average current of the six is less than 2.5%.

#### 7.3.11 Unused IFB Pins

If the application requires less than 6 WLED strings, one can easily disable unused IFBx pins by simply leaving the unused IFB pin open or shorting it to ground. If the IFB pin is open, the boost output voltage ramps up to  $V_O$  overvoltage threshold during start up. The IC then detects the zero current string and removes it from the feedback loop. If the IFB pin is shorted to ground, the IC detects the short immediately after WLED driver is enable, and the boost output voltage does not go up to  $V_O$  overvoltage threshold. Instead, it ramps to the regulation voltage after the soft start.

#### 7.3.12 PWM Dimming

The WLED brightness is controlled by the PWM signal on the DCTRL pin. The frequency and duty cycle of the DCTRL signal is replicated on the IFB pin current. Keep the dimming frequency in the range of 100 Hz to 1 kHz to avoid screen flickering and to maintain dimming linearity. Screen flickering may occur if the dimming frequency is below the range. The minimum achievable duty cycle increases with the dimming frequency. For example, while a 0.1% dimming duty cycle, giving a 1000:1 dimming range, is achievable at 100 Hz dimming frequency, only 1% duty cycle, giving a 100:1 dimming range, is achievable with a 1-kHz dimming frequency, and 5% dimming duty cycle is achievable with 5 kHz dimming frequency. The device can work at high dimming frequency such as 20 kHz, but then only 15% duty cycle can be achieved. The TPS65142 is designed to minimize the AC ripple on the output capacitor during PWM dimming. Careful passive component selection is also critical to minimize AC ripple on the output capacitor.

#### 7.3.13 Enabling the WLED Driver

The WLED driver (including the WLED boost converter and the six current sinks) is enabled when all following four conditions are satisfied:

- 1. the VBAT input voltage is higher than its under-voltage-lockout (UVLO) threshold;
- 2. the REF regulator output is higher than its power-good threshold;
- 3. the output voltage  $V_O$  is within 2 V of the input voltage  $V_{BAT}$ ;
- 4. and the enable input from the EN pin is high.

Pulling the EN pin low shuts down the WLED driver.

# 7.3.14 Soft-Start of WLED Boost Regulator

Once the above four conditions are satisfied, the WLED boost converter begins the internal soft-start. The soft-start function gradually ramps up the reference voltage of the error amplifier to prevent the output-voltage over shoot and inrush current from the VBAT input.

#### 7.3.15 Protection of WLED Driver

The TPS65142 has multiple protection mechanisms to secure the safe operation of the WLED driver.



#### 7.3.15.1 Current Limit Protection

The WLED boost regulator switching MOSFET has a pulse-by-pulse over-current limit of 1.5 A (minimum value). The PWM switch turns off when the inductor current reaches this current threshold and remains off until the beginning of the next switching cycle. This protects the device and external components under over-load conditions. When there is sustained overcurrent condition for more than 16 ms (under 100% dimming duty cycle), the IC turns off and requires VBAT POR or the EN pin toggling to restart.

Under severe over load and/or short-circuit conditions, the VO pin can be pulled below the input (VBAT pin voltage). Under this condition, the current can flow directly from the input to the output through the inductor and the Schottky diode. Turning off the PWM switch alone does not limit current anymore. In this case, the TPS65142 relies on the fuse at the input to protect the whole system. When the TPS65142 detects the output voltage to be 1 V (short-circuit detection threshold) below the input voltage, it shuts down the WLED driver. The IC restarts after input power-on reset (VBAT POR) or EN pin logic toggling.

#### 7.3.15.2 Open WLED String Protection

If one of the WLED strings is open, the boost output rises to its over-voltage threshold (39 V typically). The IC detects the open WLED string by sensing no current in the corresponding IFBx pin. As a result, the IC removes the open IFBx pin from the voltage feedback loop. The output voltage drops and is regulated to the voltage for the remaining connected WLED strings. The IFBx current of the connected WLED string remains in regulation during the whole transition.

The IC shuts down if it detects that all of the WLED strings are open.

#### 7.3.15.3 Overvoltage Protection

If the overvoltage threshold is reached, but the current sensed on the IFBx pin is below the regulation target, the IC regulates the boost output at the overvoltage threshold. This operation could occur when the WLED is turned on under cold temperature, and the forward voltages of the WLEDs exceed the over-voltage threshold. Maintaining the WLED current allows the WLED to warm up and their forward voltages to drop below the overvoltage threshold.

If any IFBx pin voltage exceeds IFB overvoltage threshold (17 V typical), the IC turns off the corresponding current sink and removes this IFB pin from VO regulation loop. The remaining IFBx pins' current regulation is not affected. This condition often occurs when there are several shorted WLEDs in one string. WLED mismatch typically does not create such large voltage difference among WLED strings.

### 7.3.16 Power Up/Down Sequence

The power up and power down sequences are shown in Figure 32.

The operation of the bias converters are gated by the UVLO of the VIN voltage. The start-up of the WLED boost converter is gated by the UVLO of the VBAT input, the power good of the REF output, the (VBAT - 2 V) and VO comparator output, and the EN input. The REF output is powered by the output of the AVDD boost converter through the SUP pin; and hence, the WLED boost converter will not start before the AVDD boost converter.

#### 7.3.16.1 Power Up Sequence

The power up sequence of the bias portion is as following. When the VIN rises above the ULVO threshold, and the internal device enable signal is asserted. The AVDD boost converter begins the soft-start, the REF regulator starts to rise, the VCOM buffer is enabled, and both charge pumps begins to operate. When the REF output reaches its regulation voltage, a VREF power good signal is asserted for the WLED section. The AVDD boost converter continues the soft start until its output voltage reaches the AVDD power good threshold when an AVDD power good signal is asserted. The AVDD power good signal enables the 20-µA current to the VDPM pin to start the gate voltage shaping delay timer. The delay is programmed by the external capacitor connected to the VDPM pin and should be long enough to ensure that both charge pumps are ready before the delay ends. Once the delay ends, the gate voltage shaping (VGHM) output is enabled to be controlled by the VFLK input.

The power up sequence of the WLED driver section is as following. When the four conditions for the Enabling the WLED Driver section are satisfied, the WLED boost converter begins the soft start, together with the start of the current sinks. When any of the four conditions is not satisfied, the WLED boost converter will stop switching.



To ensure proper start-up of the TPS65142 device, it is recommended to apply  $V_{BAT}$  before  $V_{IN}$  (see *Timing Requirements* and Figure 32).

## 7.3.16.2 Power Down Sequence and LCD Discharge Function

The power down sequence of the bias section is as following. When the input voltage  $V_{IN}$  falls below a predefined threshold set by  $V_{(DET\_THRESHOLD)}$ ,  $\overline{XAO}$  is driven low and the VGHM output is driven to  $V_{GH}$ . (Note that when  $V_{IN}$  falls below the UVLO threshold, all IC functions are disabled except  $\overline{XAO}$  and VGHM outputs). Since VGHM is connected to VGH, it tracks the output of the positive charge pump as it decays. This feature, together with  $\overline{XAO}$ , can be used to discharge the panel by turning on all the pixel TFTs and discharging them into the gradually decaying VGHM voltage. VHGM is held low during power-up.

The REF regulator will be disabled when  $V_{\text{IN}}$  falls below the UVLO threshold, hence, the WLED boost converter as well.



Figure 32. Power Up/Down Sequence

Product Folder Links: TPS65142

Copyright © 2011–2015, Texas Instruments Incorporated

Submit Documentation Feedback



# 8 Application and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Typical Application



Figure 33. Typical Application Circuit

Submit Documentation Feedback

Copyright © 2011–2015, Texas Instruments Incorporated



# 9 Device and Documentation Support

#### 9.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 9.2 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 9.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 9.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TPS65142

Submit Documentation Feedback

Copyright © 2011–2015, Texas Instruments Incorporated

24

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
| TPS65142RTGR          | Active     | Production    | WQFN (RTG)   32 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | TS65142          |
| TPS65142RTGR.B        | Active     | Production    | WQFN (RTG)   32 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | TS65142          |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



www.ti.com 2-Jul-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS65142RTGR | WQFN            | RTG                | 32 | 3000 | 330.0                    | 16.4                     | 3.3        | 6.3        | 1.0        | 8.0        | 16.0      | Q1               |



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 2-Jul-2025



### \*All dimensions are nominal

|   | Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Г | TPS65142RTGR | WQFN         | RTG             | 32   | 3000 | 367.0       | 367.0      | 38.0        |

# RTG (R-PWQFN-N32)

# PLASTIC QUAD FLATPACK NO-LEAD



- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
  - B. This drawing is subject to change without notice.
  - C. QFN (Quad Flatpack No-Lead) package configuration.
  - D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
  - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
  - F. Reference JEDEC MO-220.



# RTG (R-PWQFN-N32)

# PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters



# RTG (R-PWQFN-N32)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SCBA017, SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated