

# NCN26010XMNEVB 10BASE-T1S MACPHY Evaluation Board User's Manual

# EVBUM2832/D

# Reserving 13 mm 15 mm 15

Figure 1. Evaluation Board Photo

#### Introduction

The NCN26010XMNEVB is a PCB designed to allow customers access to **onsemi**'s NCN26010 SPI enabled 10BASE-T1S MACPHY. Its main purpose is to demonstrate the MACPHY's basic functionality and doubles as a lab tool to allow customers to develop their own embedded software drivers for the NCN26010 device.

#### **Features**

The NCN26010XMNEVB Eval board includes all circuitry to allow the board to act as a 10BASE-T1S MACPHY node, when connected to a host computer / MCU via SPI.

The eval board NCN26010XMNEVB, carrying the NCN26010 has two RJ45 connectors that allow attaching a twisted single pair data cable. For ease of use, standard cat 5 Ethernet cables can be connected to the RJ45 connectors. Note that only one pair (connected to pin 1 and 2) of the RJ45 connector is used.

The SPI connection can be done through a PMOD connector on the NCN26010 eval board, allowing the connection to MCU demo– and eval boards of various vendors. One example of such a Eval board is **onsemi**'s RSL10 BDK–GEVK.

When pairing the NCN26010XMNEVB with the NCN26010BMNEVB, users can connect the eval board to a Raspberry Pi single board computer (SBC).

For details on how this is done, please refer to the NCN26010XMNEVK eval kit users guide.

To allow monitoring of the SPI traffic, the EVB features a 0.1" pitched pin header that is easily accessible. This header could also be used to connect a logic analyzer, allowing tracing of the SPI signals while in full operation together with a (not supplied) Raspberry Pi or any other suitable host MCU or SBC. Users can also use this connector for connecting to host PCBs (3<sup>rd</sup> party MCU eval boards) that do not offer a PMOD connector.



Figure 2. Evaluation Kit Simplified Block Diagram

#### **APPLICATIONS INFORMATION**

To act as a communication node, the evaluation board needs a host computer to perform any network communication. The NCN26010XMNEVB performs the functions of a MAC (media access controller) and a PHY (physical layer) device.

The upper layer protocols need to be provided by software running on the host. The host will also have to handle the SPI

communication between the MACPHY and the host, since the MACPHY operates as an SPI slave device.

In addition, the MACPHY provides an IRQn signal that signals new RX data and other events that need to be handled by the host.

#### **Connectors and Jumper locations**

The following picture shows the top view of the EVB:



Figure 3. Evaluation Board - Top View

# **Power Supply, Test Points and Connectors**

NCN26010XMNEVB needs a single 3.3 V power supply that can provide a peak current of at least 100 mA. Note that at full operation the board draws approx. 45 mA of current but has an inrush current of up to 100 mA at power on.

Power can be fed through the PMOD connector J6 or the edge connector J5.

Following is a list of all connectors and test points on the NCN26010XMNEVB evaluation board.

**Table 1. CONNECTORS AND JUMPERS** 

| Name on Board | Function                                                                | Comment                                                                                                                                                                                                                                                                                                                                                                                 |
|---------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| J1            | Dual RJ45 SPE                                                           | These two connectors are used to connect standard Cat5 ethernet cables. Note that only the twisted pair connecting to pins 1 and 2 of the RJ45 connectors are used. Users can crimp their own cables by utilizing pins 1 and 2 of the RJ45 connectors.  The two sockets are electrically connected to connecting multiple NCN26010 boards to build a larger network.                    |
| J2            | Jumper to set termination                                               | When closed, the board provides a 100 $\Omega$ termination resistor across the MDI terminal. Note that only the boards at both ends of the multidrop segment should have the termination resistor enabled                                                                                                                                                                               |
| J3            | Digital IO voltage selection                                            | Use this jumper to select between a 3.3 V and 2.5 V VDDIO voltage. The eval board has a 2.5 V Voltage regulator to allow interfacing with MCUs that use 2.5 V IOs; set the jumper accordingly. Note that in any case, the Eval boards power supply will have to be 3.3 V                                                                                                                |
| J4            | Jumper to set Opt-BIN Termination  UNEP  100nF  UNEN  100nF  UNEN  47nF | When closed, adds a capacitor and a 100 $k\Omega$ resistor to ground. This jumper should only be set when J2 is set.                                                                                                                                                                                                                                                                    |
| J5            | SPI and IRQ debug/Monitoring                                            | This port can be used to connect a logic analyzer, allowing to monitor the OA-Protocol on the SPI interface. It can also be used to interface to MCU boards that do not have a PMOD connector. The board can also be powered though this port. When connecting the board via the PMOD (J6) connector, do not use J5 to power the board. The pinout of J5 is detailed on the eval board. |
| J6            | PMOD connector                                                          | This is the primary connector allowing to power the Eval board and bring the SPI, DIO and IRQ signals to a host MCU. The pinout mostly follows the Digilent PMOD interface Type 2A                                                                                                                                                                                                      |
| J7, J8        | GND                                                                     | Ground connection bar. Allows easy ground connection for oscilloscope probes or similar.                                                                                                                                                                                                                                                                                                |

In addition to connectors and jumpers, the board features several test points that allow monitoring of various signals. See Table 2.

**Table 2. TEST POINTS** 

| Name on Board | Function                               | Comments                                                                                                                                                                                                                                                                              |
|---------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TP1           | Clock input.                           | In case the board should be clocked by an external clock, TP1 can be used to inject a 25 MHz LVCMOS external clock signal. For this to work, the on–board crystal circuit needs to be disconnected from the NCN26010 device. This is done by removing the 0 $\Omega$ resistor R7.     |
| TP2, TP3      | LineP and LineN Test Points            | TP2 and TP3 can be used to monitor the 10BASE-T1S signal at the NCN26010 pins (behind the decoupling network).  onsemi recommends the use of a differential probe with low capacitance, when monitoring the LINEN/P differential 10BASE-T1S signals                                   |
| TL1, TL2      | MDI L+ and L- Test Point (LINEP/N_OUT) | Same as TP2 and T3, these test points can be used to monitor the activity on the SPE Ethernet line (or cable).  In contrast to TP2 and TP3, TL1 and TL2 are test points that allow monitoring the SPE signal before the AC coupling capacitors and the common mode choke (at the MDI) |
| TP7           | Clock output                           | This test pin can be used to monitor the 25MHz system clock of the device.<br>See datasheet for details on how to enable or disable this output.                                                                                                                                      |

#### **Connector Pinouts**

#### PMOD connector J6

The PMOD connector J6 is used to connect the eval board to the host CPU. Its pinout mainly follows the Digilent recommendations for SPI PMOD 2A connector pinout. The numbering follows the PMOD recommendation. The Table 3 shows the numbering scheme when looking directly at the connector from the left edge of the board.

**Table 3. PMOD PIN NUMBERING** 

| 1 | 2 | 3 | 4  | 5  | 6  |
|---|---|---|----|----|----|
| 7 | 8 | 9 | 10 | 11 | 12 |

See table below for the pin out and pin description of the J6 PMOD connector.

**Table 4. J6 PMOD CONNECTOR PINOUT** 

| Pin | Signal | Comment                                                                                                                                                                                                                                                                                  |  |
|-----|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1   | CSn    | SPI active low chip select. Driven by the host, input to the eval board. This pin is used to select the device for SPI transaction. When low the NCN26010 will accept SPI data from the host.                                                                                            |  |
| 2   | MOSI   | Master Out Slave In Output from Host, input to NCN26010 MOSI is part of the SPI interface.                                                                                                                                                                                               |  |
| 3   | MISO   | Master In Slave Out Input to Host, output from NCN26010 MISO is part of the SPI interface                                                                                                                                                                                                |  |
| 4   | SCK    | SPI clock driven by Host The SPI clock needs to be in the range between 15 and 25 MHz to comply with the requirements of the Open Alliance specification                                                                                                                                 |  |
| 5   | GND    | Ground connection                                                                                                                                                                                                                                                                        |  |
| 6   | VDD    | 3.3 V power supply. Used to power the Evaluation Board                                                                                                                                                                                                                                   |  |
| 7   | IRQn   | Interrupt request signal, driven by NCN26010. Output from NCN26010, input to the host computer / MCU. Used by NCN26010 to signal RX data and other events.                                                                                                                               |  |
| 8   | RSTn   | To reset the device, this pin needs to be driven low by the host. As this pin is an open drain bidirectional pin on NCN26010, it should never be driven to VDD (to prevent damage to both, the host and the NCN26010). The board provides a 3.3 k $\Omega$ pull–up resistor on this pin. |  |
| 9   | DIO1   | Digital GPIO from NCN26010, see datasheet for details                                                                                                                                                                                                                                    |  |
| 10  | DIO0   | Digital GPIO from NCN26010, see datasheet for details                                                                                                                                                                                                                                    |  |
| 11  | GND    | Ground connection                                                                                                                                                                                                                                                                        |  |
| 12  | VDD    | 3.3 V power supply. Used to power the Evaluation Board                                                                                                                                                                                                                                   |  |

#### Side connector J5

The side connector J5 can be used to monitor the SPI traffic as well as the DIO0/1 and IRQn pins of NCN26010.

As it provides all necessary pins to connect the NCN26010XMNEVB to a host MCU, it can also be used instead of the PMOD (J6) connector for 3<sup>rd</sup> party SBC or MCU boards that do not offer a PMOD port.

The pinout of the J5 connector is shown in the Table 5. For a brief functional description please consult Table 4.

**Table 5. J5 Side Connector Pinout** 

| Pin number | Function |
|------------|----------|
| 1          | GND      |
| 2          | CSn      |
| 3          | MOSI     |
| 4          | MISO     |
| 5          | SCK      |
| 6          | IRQn     |
| 7          | RSTn     |
| 8          | DIO1     |
| 9          | DIO0     |
| 10         | 3.3V VDD |

#### **Using an External Clock**

If the user of the NCN26010 desires to not use the on-board crystal oscillator but rather use an external

25 MHz clock instead, such clock can be fed into the board via the XI (TP1) test point after removing the R7 resistor.



Figure 4.

# **Bypassing the Common Mode Choke**

In some cases, users may wish to test the performance without a common mode choke.

To bypass the common mode choke, two 0  $\Omega$  resistors R2 and R1 need to be populated by the user.

In addition, users can also remove the common mode choke from the boards when R1 and R2 are populated.

#### NCN26010XMNEBV Schematic



Figure 5. NCN26010XMNEBV Schematic

All brand names and product names appearing in this document are registered trademarks or trademarks of their respective holders.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

The evaluation board/kit (research and development board/kit) (hereinafter the "board") is not a finished product and is not available for sale to consumers. The board is only intended for research, development, demonstration and evaluation purposes and will only be used in laboratory/development areas by persons with an engineering/technical training and familiar with the risks associated with handling electrical/mechanical components, systems and subsystems. This person assumes full responsibility/liability for proper and safe handling. Any other use, resale or redistribution for any other purpose is strictly prohibited.

THE BOARD IS PROVIDED BY ONSEMI TO YOU "AS IS" AND WITHOUT ANY REPRESENTATIONS OR WARRANTIES WHATSOEVER. WITHOUT LIMITING THE FOREGOING, ONSEMI (AND ITS LICENSORS/SUPPLIERS) HEREBY DISCLAIMS ANY AND ALL REPRESENTATIONS AND WARRANTIES IN RELATION TO THE BOARD, ANY MODIFICATIONS, OR THIS AGREEMENT, WHETHER EXPRESS, IMPLIED, STATUTORY OR OTHERWISE, INCLUDING WITHOUT LIMITATION ANY AND ALL REPRESENTATIONS AND WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, TITLE, NON-INFRINGEMENT, AND THOSE ARISING FROM A COURSE OF DEALING, TRADE USAGE, TRADE CUSTOM OR TRADE PRACTICE.

onsemi reserves the right to make changes without further notice to any board.

You are responsible for determining whether the board will be suitable for your intended use or application or will achieve your intended results. Prior to using or distributing any systems that have been evaluated, designed or tested using the board, you agree to test and validate your design to confirm the functionality for your application. Any technical, applications or design information or advice, quality characterization, reliability data or other services provided by **onsemi** shall not constitute any representation or warranty by **onsemi**, and no additional obligations or liabilities shall arise from **onsemi** having provided such information or services.

onsemi products including the boards are not designed, intended, or authorized for use in life support systems, or any FDA Class 3 medical devices or medical devices with a similar or equivalent classification in a foreign jurisdiction, or any devices intended for implantation in the human body. You agree to indemnify, defend and hold harmless onsemi, its directors, officers, employees, representatives, agents, subsidiaries, affiliates, distributors, and assigns, against any and all liabilities, losses, costs, damages, judgments, and expenses, arising out of any claim, demand, investigation, lawsuit, regulatory action or cause of action arising out of or associated with any unauthorized use, even if such claim alleges that onsemi was negligent regarding the design or manufacture of any products and/or the board.

This evaluation board/kit does not fall within the scope of the European Union directives regarding electromagnetic compatibility, restricted substances (RoHS), recycling (WEEE), FCC, CE or UL, and may not meet the technical requirements of these or other related directives.

FCC WARNING — This evaluation board/kit is intended for use for engineering development, demonstration, or evaluation purposes only and is not considered by **onsemi** to be a finished end product fit for general consumer use. It may generate, use, or radiate radio frequency energy and has not been tested for compliance with the limits of computing devices pursuant to part 15 of FCC rules, which are designed to provide reasonable protection against radio frequency interference. Operation of this equipment may cause interference with radio communications, in which case the user shall be responsible, at its expense, to take whatever measures may be required to correct this interference.

onsemi does not convey any license under its patent rights nor the rights of others.

LIMITATIONS OF LIABILITY: **onsemi** shall not be liable for any special, consequential, incidental, indirect or punitive damages, including, but not limited to the costs of requalification, delay, loss of profits or goodwill, arising out of or in connection with the board, even if **onsemi** is advised of the possibility of such damages. In no event shall **onsemi**'s aggregate liability from any obligation arising out of or in connection with the board, under any theory of liability, exceed the purchase price paid for the board, if any.

The board is provided to you subject to the license and other terms per **onsemi**'s standard terms and conditions of sale. For more information and documentation, please visit www.onsemi.com.

#### **ADDITIONAL INFORMATION**

TECHNICAL PUBLICATIONS:

Technical Library: <a href="https://www.onsemi.com/design/resources/technical-documentation">www.onsemi.com/design/resources/technical-documentation</a> onsemi Website: <a href="https://www.onsemi.com/design/resources/technical-documentation">www.onsemi.com/design/resources/technical-documentation</a> onsemi Website: <a href="https://www.onsemi.com/design/resources/technical-documentation">www.onsemi.com/design/resources/technical-documentation</a> onsemi Website: <a href="https://www.onsemi.com/design/resources/technical-documentation">www.onsemi.com/design/resources/technical-documentation</a> onsemi Website: <a href="https://www.onsemi.com/design/resources/technical-documentation">www.onsemi.com/design/resources/technical-documentation</a> onsemi.

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales