CD54HC4066, CD74HC4066, CD74HCT4066 SCHS208E - FEBRUARY 1998 - REVISED JULY 2024 # **High-Speed CMOS Logic Quad Bilateral Switch** #### 1 Features - Wide analog-input-voltage range: 0 V - 10 V - Low ON resistance: - V<sub>CC</sub> = 4.5 V: 25 Ω - V<sub>CC</sub> = 9 V: 15 Ω - Fast switching and propagation delay times - Low OFF leakage current - Wide operating temperature range: - -55°C to 125°C - HC types: - 2 V to 10 V operation - High noise immunity: $N_{IL} = 30\%$ , $N_{IH} = 30\%$ of $V_{CC}$ at $V_{CC} = 5 V$ and 10 V - HCT types: - Direct LSTTL input logic compatibility, $V_{II} = 0.8$ V (maximum), V<sub>IH</sub> = 2 V (minimum) - CMOS input compatibility, I<sub>I</sub> ≤ 1 μA at Vol, Voh ## 2 Applications - Analog signal switching and multiplexing: signal gating, modulators, squelch controls, demodulators, choppers, commutating switches - Digital signal switching and multiplexing: Analogto-digital and digital-to-analog conversions - Digital control of frequency, impedance, phase, and analog-signal gain - **Building automation** # GND = 7V<sub>CC</sub> = 14 **Functional Block Diagram** ## 3 Description The 'HC4066 and CD74HCT4066 devices contain four independent digitally controlled analog switches that use silicon-gate CMOS technology to achieve operating speeds similar to LSTTL with the low power consumption of standard CMOS integrated circuits. These switches feature the characteristic linear ON resistance of the metal-gate CD4066B device. Each switch is turned on by a high-level voltage on its control input. #### **Device Information** | PART NUMBER | TEMP. RANGE (°C) | PACKAGE <sup>(1)</sup> | |-------------|------------------|------------------------| | CD74HC4066 | -55 to 125 | D (SOIC, 14) | | CD74HC4000 | -55 to 125 | PW (TSSOP, 14) | | CD74HCT4066 | -55 to 125 | D (SOIC, 14) | For more information, see Section 19. **Logic Diagram** # **Table of Contents** | 1 Features1 | 15 Test Circuits and Waveforms10 | |---------------------------------------------|---------------------------------------------------------| | 2 Applications1 | 16 Detailed Description11 | | 3 Description | 16.1 Functional Block Diagram11 | | 4 Pin Configuration and Functions3 | 16.2 Device Functional Modes11 | | 5 Absolute Maximum Ratings4 | 17 Device and Documentation Support12 | | 6 ESD Ratings4 | 17.1 Receiving Notification of Documentation Updates 12 | | 7 Thermal Information4 | 17.2 Support Resources12 | | 8 Recommended Operating Conditions5 | 17.3 Trademarks12 | | 9 Electrical Characteristics: HC Devices6 | 17.4 Electrostatic Discharge Caution12 | | 10 Electrical Characteristics: HCT Devices7 | 17.5 Glossary12 | | 11 Switching Characteristics HC8 | 18 Revision History12 | | 12 Switching Characteristics HCT9 | 19 Mechanical, Packaging, and Orderable | | 13 Analog Channel Specifications9 | Information12 | | 14 Analog Test Circuits10 | | # **4 Pin Configuration and Functions** Figure 4-1. CD74HC4066 D or PW Package, 14-Pin SOIC or TSSOP CD74HCT4066 r D Package, 14-Pin SOIC (Top View) **Table 4-1. Pin Functions** | PIN TYPE <sup>(1)</sup> | | TVDE(1) | DESCRIPTION | |-------------------------|-----|---------|---------------------------| | NAME | NO. | ITPE | DESCRIPTION | | 1Y | 1 | I/O | Input/Output for Switch 1 | | 1Z | 2 | I/O | Input/Output for Switch 1 | | 2Z | 3 | I/O | Input/Output for Switch 2 | | 2Y | 4 | I/O | Input/Output for Switch 2 | | 2E | 5 | I | Control pin for Switch 2 | | 3E | 6 | I | Control pin for Switch 3 | | GND | 7 | - | Ground Pin | | 3Y | 8 | I/O | Input/Output for Switch 3 | | 3Z | 9 | I/O | Input/Output for Switch 3 | | 4Z | 10 | I/O | Input/Output for Switch 4 | | 4Y | 11 | I/O | Input/Output for Switch 4 | | 4E | 12 | I | Control pin for Switch 4 | | 1E | 13 | I | Control pin for Switch 1 | | V <sub>CC</sub> | 14 | - | Power Pin | (1) Signal Types: I = Input, O = Output, I/O = Input or Output. ## **5 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) (2) | | | | MIN | MAX | UNIT | |--------------------------------------------------------------------------|--------------------------------------------|---------------------------------------------------------------------|------|------|------| | V <sub>CC</sub> HCT | DC Supply voltage | | -0.5 | 7 | V | | V <sub>CC</sub> HC <sup>(1)</sup> | DC Supply voltage | | -0.5 | 10.5 | V | | I <sub>IK</sub> | DC input diode current | For $V_1 < -0.5V$ or $V_1 > V_{CC} + 0.5V$ | -20 | 20 | mA | | Io | DC switch current <sup>(2)</sup> | For $V_1$ < -0.5V or $V_1$ > VCC + 0.5V | -20 | 20 | mA | | I <sub>OK</sub> | DC Output diode current | OC Output diode current For $V_O < -0.5V$ or $V_O > V_{CC} + -0.5V$ | | 25 | mA | | DC Output<br>Source or Sink<br>Current per<br>Output Pin, I <sub>O</sub> | For $V_O > -0.5V$ or $V_O < V_{CC} + -0.5$ | -25 | 25 | mA | | | I <sub>CC</sub> | DC V <sub>CC</sub> or ground current | | -50 | 50 | mA | | T <sub>JMAX</sub> | Maximum junction temperature (P | lastic Package) | | 150 | °C | - (1) Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) In certain applications, the external load-resistor current may include both VCC and signal-line components. To avoid drawing VCC current when switch current flows into the transmission gate inputs, (terminals 1, 4, 8 and 11) the voltage drop across the bidirectional switch must not exceed 0.6V (calculated from RON values shown in the DC Electrical Specifications Table). No VCC current will flow through RLif the switch current flows into terminals 2, 3, 9 and 10. 2. ## **6 ESD Ratings** | | | | VALUE | UNIT | |--------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±500 | V | | | V <sub>(ESD)</sub> | Electrostatic discrarge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±200 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 7 Thermal Information | THERMAL METRIC | | CD74H0 | Cx4066 | | |-----------------|----------------------------------------|----------|------------|------| | | | D (SOIC) | PW (TSSOP) | UNIT | | | | 14 PINS | 14 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 108.4 | 133.9 | °C/W | # **8 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM MAX | UNIT | |---------------------------------|-----------------------------------------------------------------|----------------------|-----|-----------------|------| | V <sub>CC</sub> | Supply voltage range (T <sub>A</sub> = full package temperature | CD54 and 74HC types | 2 | 10 | V | | | range)(2) | CD54 and 74HCT types | 4.5 | 5.5 | | | V <sub>IS</sub> | Analog switch I/O voltage | | 0 | V <sub>CC</sub> | V | | T <sub>A</sub> | Ambient temperature | | -55 | 125 | °C | | | | 2 V | 0 | 1000 | | | t <sub>r</sub> , t <sub>f</sub> | Input rise and fall times | 4.5 V | 0 | 500 | ns | | | | 6 V | 0 | 400 | | ## 9 Electrical Characteristics: HC Devices Over operating free-air temperature range, $V_{SUPPLY}$ = ±5 V, and $R_L$ = 100 $\Omega$ , (unless otherwise noted)<sup>(1)</sup> | PARAMETER | | | TES | T CONDITIONS | | MIN | TYP | MAX | UNIT | | |--------------------------------------------|--------------------------|------------------------|------------------------|---------------------|-----------------|-----------------|------|------|------|---| | SIGNAL INPUTS (V <sub>IS</sub> ) AND OUTPU | TS (V <sub>os</sub> | ı | | | | | | | | | | | | V <sub>IS</sub> (V) | V <sub>I</sub> (V) | V <sub>cc</sub> (V) | T <sub>A</sub> | | | | | | | | | | | | 25°C | | | 1.5 | | | | | | | | 2 | -40°C to +85°C | | | 1.5 | | | | | | | | | -55°C to +125°C | | | 1.5 | | | | | | | | | 25°C | | | 3.15 | | | | High Level Input Voltage | $V_{IH}$ | | | 4.5 | -40°C to +85°C | | | 3.15 | V | | | | | | | | –55°C to +125°C | | | 3.15 | | | | | | | | | 25°C | | | 6.3 | | | | | | | | 9 | -40°C to +85°C | | | 6.3 | | | | | | | | | –55°C to +125°C | | | 6.3 | | | | | | | | | 25°C | 0.5 | | | | | | | | | | 2 | -40°C to +85°C | 0.5 | | | | | | | | | | | -55°C to +125°C | 0.5 | | | | | | | | | | | 25°C | 1.35 | | | | | | Low Level Input Voltage | $V_{IL}$ | | | 4.5 | -40°C to +85°C | 1.35 | - | | V | | | | | | | | -55°C to +125°C | 1.35 | | | | | | | | | | | 25°C | 2.7 | | | | | | | | | | 9 | -40°C to +85°C | 2.7 | | | | | | | | | | | –55°C to +125°C | 2.7 | | | | | | | | | | 4.5 | 25°C | | 25 | 80 | | | | | | | | | -40°C to +85°C | | | 106 | | | | | | | | | –55°C to +125°C | | | 128 | | | | | | | | | 25°C | | 20 | 75 | | | | | | V <sub>CC</sub> or GND | V <sub>CC</sub> or GND | | 6 | -40°C to +85°C | | | 94 | Ω | | | | | -vcc | | | –55°C to +125°C | | - | 113 | ; | | | | | | | 25°C | | 15 | 60 | | | | | | | | 9 | -40°C to +85°C | | | 78 | | | | | | | | | –55°C to +125°C | | | 95 | | | | 'ON" Resistance IO = 1mA | R <sub>ON</sub> | | | | 25°C | | 35 | 95 | | | | | | | | 4.5 | -40°C to +85°C | | | 118 | | | | | | | | | –55°C to +125°C | | | 142 | | | | | | | | | 25°C | | 24 | 84 | | | | | | V <sub>CC</sub> to GND | | 6 | -40°C to +85°C | | | 105 | Ω | | | | | | | | –55°C to +125°C | | | 126 | | | | | | | | | 25°C | | 31 | 70 | | | | | | | | 9 | -40°C to +85°C | | | 88 | 4 | | | | | | | | –55°C to +125°C | | | 105 | | | | | | | VCC | 4.5 | 25°C | | 1 | | | | | ON" Resistance Between Any Two | <b>▲</b> R <sub>ON</sub> | | VCC | 6 | 25°C | | 0.75 | | Ω | | | Switches | ON | | VCC | 9 | 25°C | | 0.5 | | | | | | | | | | 25°C | | | ±0.1 | | | | Off-Switch Leakage Current | l <sub>z</sub> | V <sub>CC</sub> or GND | VII | 10 | –55°C to 85°C | | | ±1 | - | | | 2 2ton Loanago Ourront | I <sub>Z</sub> \ | | GND V <sub>IL</sub> | ' ' | –55°C to 125°C | | | ±1 | μ, ι | | Over operating free-air temperature range, $V_{SUPPLY} = \pm 5 \text{ V}$ , and $R_L = 100 \Omega$ , (unless otherwise noted)<sup>(1)</sup> | PARAMETER | | • | TEST C | ONDITIONS | | MIN | TYP | MAX | UNIT | |-------------------------------------|------------------|----------------------------------------|------------------------|---------------|----------------|-----|-----|------|------| | | | | | | 25°C | | | ±0.1 | | | Input Leakage Current (Any Control) | I <sub>IL</sub> | V <sub>CC</sub> or | r GND | 10 | –55°C to 85°C | | | ±1 | μΑ | | | | | | | –55°C to 125°C | | | ±1 | | | | | | | 6 | 25°C | | | 18.5 | | | | | | | | –55°C to 85°C | | | 20 | | | Quiescent Device Current | | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | · CND | | –55°C to 125°C | | | 40 | | | | Icc | VCC OI | V <sub>CC</sub> or GND | 25°C | | | 35 | μA | | | | | | | –55°C to 85°C | | | 160 | | | | | | | | | –55°C to 125°C | | | 320 | | | CONTROL (ADDRESS OR INHIBIT) | , V <sub>C</sub> | , | | | ' | | | | | <sup>(1)</sup> Peak-to-Peak voltage symmetrical about $(V_{DD} - V_{EE}) / 2$ . ## 10 Electrical Characteristics: HCT Devices Over operating free-air temperature range, $V_{SUPPLY} = \pm 5 \text{ V}$ , and $R_L = 100 \Omega$ , (unless otherwise noted)<sup>(1)</sup> | PARAMETER | | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | | | |---------------------------------------------|--------------------------|------------------------|------------------------|---------------------|-----------------|-----|------|------|----| | SIGNAL INPUTS (V <sub>IS</sub> ) AND OUTPU | rs (V <sub>os</sub> | ) | | | | | | | | | | | V <sub>IS</sub> (V) | V <sub>I</sub> (V) | V <sub>CC</sub> (V) | T <sub>A</sub> | | | | | | | | | | | 25°C | 2 | | | | | High Level Input Voltage | $V_{IH}$ | | | | –40°C to +85°C | 2 | | | V | | | | | | 1 E to E E | –55°C to +125°C | 2 | | | | | | | | | 4.5 to 5.5 | 25°C | | | 8.0 | | | Low Level Input Voltage | $V_{IL}$ | | | | –40°C to +85°C | | | 8.0 | V | | | | | | | –55°C to +125°C | | | 0.8 | | | | | | | | 25°C | | 25 | 80 | | | | | V <sub>CC</sub> or GND | | | –40°C to +85°C | | | 106 | Ω | | "ON" Resistance IO = 1mA | В | | vcc | 4.5 | –55°C to +125°C | | | 128 | | | ON Resistance IO = IMA | R <sub>ON</sub> | V <sub>CC</sub> to GND | VCC | 4.5 | 25°C | | 35 | 95 | | | | | | | | –40°C to +85°C | | | 118 | Ω | | | | | | | –55°C to +125°C | | | 142 | | | "ON" Resistance Between Any Two<br>Switches | ▲R <sub>ON</sub> | | vcc | 4.5 | 25°C | | 1 | | Ω | | | | | V <sub>IL</sub> | 5.5 | 25°C | | | ±0.1 | | | Off-Switch Leakage Current | IZ | V <sub>CC</sub> or GND | | | –55°C to 85°C | | | ±1 | μA | | | | | | | –55°C to 125°C | | | ±1 | | | | | | | | 25°C | | | ±0.1 | | | Input Leakage Current (Any Control) | I <sub>IL</sub> | | V <sub>CC</sub> or GND | 5.5 | –55°C to 85°C | | | ±1 | μΑ | | | | | | | –55°C to 125°C | | | ±1 | | | | | | | | 25°C | | | 2 | | | Quiescent Device Current | $I_{CC}$ | | V <sub>CC</sub> or GND | 5.5 | –55°C to 85°C | | | 20 | | | | | | | | –55°C to 125°C | | | 40 | | | Additional Quiescent Device Current | | | | | 25°C | | 100 | 360 | μA | | Per Input Pin: 1 Unit Load | <b>▲</b> I <sub>CC</sub> | I <sub>CC</sub> | V <sub>CC</sub> - 2.1 | 4.5 to 5.5 | –55°C to 85°C | | | 450 | | | | | | | | –55°C to 125°C | | | 490 | | Over operating free-air temperature range, $V_{SUPPLY} = \pm 5 \text{ V}$ , and $R_L = 100 \Omega$ , (unless otherwise noted)<sup>(1)</sup> | | , OOITEL , E , ( | | | |----------------------------------------------|------------------|---------|----------| | PARAMETER | TEST CONDITIONS | MIN TYP | MAX UNIT | | CONTROL (ADDRESS OR INHIBIT), V <sub>C</sub> | | | | (1) Peak-to-Peak voltage symmetrical about $(V_{DD} - V_{EE}) / 2$ . # 11 Switching Characteristics HC over operating free-air temperature range (unless otherwise noted) | | Parameter | Test Co | nditions | C <sub>L</sub> (pF) | MIN | NOM | MAX | UNIT | |----------------------------------------|-------------------------------------|---------|----------------|---------------------|-----|-----|-----|------| | | | | 25°C | | | | 60 | ns | | | | 2 | -40°C to 85°C | | | | 75 | ns | | | | | -55°C to 125°C | ] | | | 90 | ns | | Propagati | | | 25°C | ] | | | 12 | ns | | on Delay<br>Time | | 4.5 | -40°C to 85°C | 50 | - | | 15 | ns | | Switch In | t <sub>PHL</sub> , t <sub>PLH</sub> | | -55°C to 125°C | | | | 18 | ns | | to Out | | | 25°C | | | | 8 | ns | | | | 9 | -40°C to 85°C | | | | 11 | ns | | | | | -55°C to 125°C | | | | 13 | ns | | | | 5 | 25°C | 15 | | 4 | | ns | | | | | 25°C | | | | 100 | ns | | | | 2 | -40°C to 85°C | | | | 125 | ns | | | | | -55°C to 125°C | | | | 150 | ns | | Propagati<br>on Delay | | | 25°C | | | , | 20 | ns | | Time | t t | 4.5 | -40°C to 85°C | 50 | | | 25 | ns | | Switch | t <sub>PZH</sub> , t <sub>PZL</sub> | | -55°C to 125°C | ] | | | 30 | ns | | Turn On<br>Delay | | | 25°C | | | | 12 | ns | | ' | | 9 | -40°C to 85°C | | | | 15 | ns | | | | | -55°C to 125°C | | | | 18 | ns | | | | 5 | 25°C | 15 | | 4 | | ns | | | | | 25°C | | | | 150 | ns | | | | 2 | -40°C to 85°C | | | | 190 | ns | | | | | -55°C to 125°C | ] | | | 225 | ns | | Propagati on Delay | | | 25°C | ] [ | | | 30 | ns | | Time | t <sub>PHZ</sub> , t <sub>PLZ</sub> | 4.5 | -40°C to 85°C | 50 | | | 38 | ns | | Switch<br>Turn Off | ا ۳۱۲، ۱۲۲ | | -55°C to 125°C | | | | 45 | ns | | Delay | | | 25°C | | | | 24 | ns | | | | 9 | -40°C to 85°C | | | | 30 | ns | | | | | -55°C to 125°C | | | | 36 | ns | | | | 5 | 25°C | 15 | | 9.5 | | ns | | Input | | | 25°C | | | | 10 | | | (Control)<br>Capacitan | Cı | | -40°C to 85°C | | | | 10 | | | се | | | -55°C to 125°C | | | | 10 | | | C <sub>PD</sub><br>Power<br>dissipatio | | _ | | | | | | pF | | n<br>capacitan<br>ce(1) | C <sub>PD</sub> | 5 | 25°C | | | 25 | | | Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated # 12 Switching Characteristics HCT over operating free-air temperature range (unless otherwise noted) | | Parameter | Test Co | onditions | C <sub>L</sub> (pF) | MIN | NOM | MAX | UNIT | |-------------------------------------------------------------------|-------------------------------------|---------|----------------|---------------------|-----|-----|-----|------| | Propagati | | | 25°C | | | | 12 | ns | | on Delay<br>Time<br>Switch In<br>to Out | t <sub>PHL</sub> , t <sub>PLH</sub> | 4.5 | -40°C to 85°C | 50 | | | 15 | ns | | | | | -55°C to 125°C | | | | 18 | ns | | | | 5 | 25°C | 15 | | 1.3 | | ns | | Propagati | | | 25°C | 50 | | | 24 | ns | | on Delay<br>Time | | 4.5 | -40°C to 85°C | | | | 30 | ns | | Switch | t <sub>PZH</sub> , t <sub>PZL</sub> | | -55°C to 125°C | | | | 36 | ns | | Turn On<br>Delay | | 5 | 25°C | 15 | | 5 | | ns | | Propagati | | | 25°C | | | | 35 | ns | | on Delay<br>Time | t <sub>PHZ</sub> , t <sub>PLZ</sub> | 4.5 | -40°C to 85°C | 50 | | | 44 | ns | | Switch | | | -55°C to 125°C | | | | 53 | ns | | Turn Off<br>Delay | | 5 | 25°C | 15 | | 5.5 | | ns | | Input | | | 25°C | | | | 10 | | | (Control)<br>Capacitan | Cı | | -40°C to 85°C | | | | 10 | | | ce | | | -55°C to 125°C | | | | 10 | | | C <sub>PD</sub><br>Power<br>dissipatio<br>n<br>capacitan<br>ce(1) | C <sub>PD</sub> | 5 | 25°C | | | 38 | | pF | # 13 Analog Channel Specifications over operating free-air temperature range (unless otherwise noted) | Parameter | | Test Conditions | | V <sub>CC</sub> (V) | HC | НСТ | UNIT | | |--------------------------------------------------|-------------------------------------|---------------------------------------------|--|---------------------|-------|-------|------|--| | Switch Fre | equency Response Bandwidth at -3dB | | | 4.5 | 200 | 200 | MHz | | | Cross Talk Between Any Two Switches | | | | 4.5 | -72 | -72 | dB | | | Total Harmonic Distortion | | 1kHz, V <sub>IS</sub> =<br>4V <sub>PP</sub> | | 4.5 | 0.022 | 0.023 | % | | | | | 1kHz, V <sub>IS</sub> =<br>8V <sub>PP</sub> | | 9 | 0.019 | N/A | % | | | Control<br>to Switch<br>Feedthro<br>ugh<br>Noise | Control to Switch Feedthrough Noise | | | 4.5 | 200 | 130 | mV | | | Control to Switch Feedthrough Noise | | | | 4.5 | 200 | 130 | mV | | | | | | | 9 | 550 | N/A | | | | Switch "O | FF" signal feedthrough | | | 4.5 | -72 | -72 | dB | | | C <sub>I</sub><br>Switch inp | out capacitance | | | | 5 | 5 | pF | | ## 14 Analog Test Circuits Figure 14-1. Crosstalk Between Two Switches Test Circuit Figure 14-2. Frequency Response Test Circuit Figure 14-3. Total Harmonic Distortion Test Circuit Figure 14-4. Control-To-Switch Feedthrough Noise **Test Circuit** Figure 14-5. Switch OFF Signal Feedthrough #### 15 Test Circuits and Waveforms **Delay Times, Combination Logic** Figure 15-1. HC Transition Times and Propagation Figure 15-2. HCT Transition Times and Propagation **Delay Times, Combination Logic** # **16 Detailed Description** # 16.1 Functional Block Diagram Figure 16-1. Functional Block Diagram Figure 16-2. Logic Diagram #### 16.2 Device Functional Modes Table 16-1. Truth Table | INPUTnE | SWITCH | | | | |------------------|--------|--|--|--| | L(2) | Off | | | | | H <sup>(1)</sup> | On | | | | - (1) H = High Level - (2) L = Low Level ## 17 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. #### 17.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 17.2 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 17.3 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ## 17.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## 17.5 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## 18 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | C | hanges from Revision D (August 2003) to Revision E (July 2024) | Page | |---|------------------------------------------------------------------------------------------------|------| | • | Updated the numbering format for tables, figures, and cross-references throughout the document | | | • | Updated thermal information | 4 | | • | Updated electrical specifications | 6 | | | Updated switching specifications | | | | Updated analog channel specifications | | | | Updated ordering information | | | | | | # 19 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated www.ti.com 1-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|----------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|---------------------------------| | 5962-8950701CA | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-8950701CA<br>CD54HC4066F3A | | CD54HC4066F3A | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-8950701CA<br>CD54HC4066F3A | | CD74HC4066E | NRND | Production | PDIP (N) 14 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | -55 to 125 | CD74HC4066E | | CD74HC4066M | Obsolete | Production | SOIC (D) 14 | - | - | Call TI | Call TI | -55 to 125 | HC4066M | | CD74HC4066M96 | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC4066M | | CD74HC4066MT | Obsolete | Production | SOIC (D) 14 | - | - | Call TI | Call TI | -55 to 125 | HC4066M | | CD74HC4066PWR | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HP4066 | | CD74HC4066PWT | Obsolete | Production | TSSOP (PW) 14 | - | - | Call TI | Call TI | -55 to 125 | HP4066 | | CD74HCT4066E | NRND | Production | PDIP (N) 14 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | -55 to 125 | CD74HCT4066E | | CD74HCT4066M | Obsolete | Production | SOIC (D) 14 | - | - | Call TI | Call TI | -55 to 125 | HCT4066M | | CD74HCT4066M96 | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HCT4066M | | CD74HCT4066MT | Obsolete | Production | SOIC (D) 14 | - | - | Call TI | Call TI | -55 to 125 | HCT4066M | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ## PACKAGE OPTION ADDENDUM www.ti.com 1-May-2025 Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF CD54HC4066, CD74HC4066, CD74HCT4066: Catalog: CD74HC4066 Automotive: CD74HCT4066-Q1 Military: CD54HC4066 #### NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects - Military QML certified for Military and Defense Applications CERAMIC DUAL IN LINE PACKAGE Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4040083-5/G CERAMIC DUAL IN LINE PACKAGE #### NOTES: - 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This package is hermitically sealed with a ceramic lid using glass frit. - His package is remitted by sealed with a ceramic its using glass mit. Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only. Falls within MIL-STD-1835 and GDIP1-T14. CERAMIC DUAL IN LINE PACKAGE # N (R-PDIP-T\*\*) # PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. SMALL OUTLINE INTEGRATED CIRCUIT #### NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side. - 5. Reference JEDEC registration MS-012, variation AB. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated