### Energy saving off-line high voltage converter Figure 1. Basic application schematic # Product status link VIPER01 Product label SUSTAINABLE TECHNOLOGY #### **Features** - 800 V avalanche-rugged power MOSFET allowing ultra wide V<sub>AC</sub> input range to be covered - Embedded HV startup and sense-FET - Current mode PWM controller - Drain current limit protection (OCP) - Wide supply voltage range: 4.5 V to 30 V - Self-supply option allows the auxiliary winding or bias components to be removed - · Minimized system input power consumption: - Less than 10 mW @ 230 V<sub>AC</sub> in no-load condition - Less than 400 mW @ 230 V<sub>AC</sub> with 250 mW load - Jittered switching frequency reduces the EMI filter cost: - 30 kHz $\pm$ 7% (type X) - 60 kHz ± 7% (type L) - 120 kHz ± 7% (type H) Embedded E/A with 1.2 V reference - Protections with automatic restart: overload/short-circuit (OLP), line or output OVP, max. duty cycle counter, $V_{CC}$ clamp - Pulse-skip protection to prevent flux-runaway - Embedded thermal shutdown - Built-in soft-start for improved system reliability #### **Applications** - Low power SMPS for home appliances, building and home control, small industrial, consumers, lighting, motion control - · Low power adapters #### **Description** The device is a high voltage converter smartly integrating an 800 V avalanche-rugged power MOSFET with PWM current mode control. The power MOSFET with 800 V breakdown voltage allows the extended input voltage range to be applied, as well as the size of the DRAIN snubber circuit to be reduced. This IC meets the most stringent energy-saving standards as it has very low consumption and operates in pulse frequency modulation under light load. The design of flyback, buck and buck boost converters is supported. The integrated HV startup, sense-FET, error amplifier and oscillator with jitter allow a complete application to be designed with the minimum number of components. # 1 Pin setting Figure 2. Connection diagram GIPD091220151050MT **Table 1. Pin description** | SSOP10 | Name | Function | |---------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | GND | <b>Ground and MOSFET source.</b> Connection of source of the internal MOSFET and the return of the bias current of the device. All groundings of bias components must be tied to a trace going to this pin and kept separate from the pulsed current return. | | 2 | VCC | <b>Controller supply.</b> An external storage capacitor has to be connected across this pin and GND. The pin, internally connected to the high voltage current source, provides the VCC capacitor charging current at startup and during steady-state operation, if the self-supply mode is selected. A small bypass capacitor $(0.1~\mu F\ typ.)$ in parallel, placed as close as possible to the IC, is also recommended, for noise filtering purpose. | | 3 | DIS | <b>Disable.</b> If its voltage exceeds the internal threshold $V_{DIS\_th}$ (1.2 V typ.) for more than $t_{DEB}$ time (1 ms, typ.), the PWM is disabled in auto-restart mode. An input overvoltage protection can be built by connecting a voltage divider between DIS pin and the rectified mains. In case of non-isolated topologies, with the same principle an output overvoltage protection can be implemented. If the disable function is not required, DIS pin must be soldered to GND, which excludes the function. | | 4 | FB | <b>Direct feedback.</b> It is the inverting input of the internal transconductance E/A, which is internally referenced to 1.2 V with respect to GND. In case of non-isolated converter, the output voltage information is directly fed into the pin through a voltage divider. In case of primary regulation, the FB voltage divider is connected to the VCC. The E/A is disabled soldering FB to GND. | | 5 | COMP | <b>Compensation.</b> It is the output of the internal E/A. A compensation network is placed between this pin and GND to achieve stability and good dynamic performance of the control loop. In case of secondary feedback, the internal E/A must be disabled and the COMP directly driven by the optocoupler to control the DRAIN peak current setpoint. | | 6 to 10 | DRAIN | <b>MOSFET drain.</b> The internal high voltage current source sinks current from this pin to charge the VCC capacitor at startup and during steady-state operation. These pins are mechanically connected to the internal metal PAD of the MOSFET in order to facilitate heat dissipation. On the PCB, copper area must be placed under these pins in order to decrease the total junction-to-ambient thermal resistance thus facilitating the power dissipation. | DS11423 - Rev 2 page 2/36 ## 2 Electrical and thermal ratings Table 2. Absolute maximum ratings | Symbol | Pin | Parameter <sup>(1) (2)</sup> | Min. | Max. | Unit | |--------------------|---------|---------------------------------------------------|------|--------------------|------| | V <sub>DS</sub> | 6 to 10 | Drain-to-source (ground) voltage | | 800 | V | | I <sub>DRAIN</sub> | 6 to 10 | Pulsed drain current (pulse-width limited by SOA) | | 2 | А | | V <sub>CC</sub> | 2 | VCC voltage | -0.3 | Internally limited | V | | I <sub>CC</sub> | 2 | VCC internal Zener current (pulsed) | | 45 <sup>(3)</sup> | mA | | V <sub>DIS</sub> | 3 | DIS voltage | -0.3 | 4.25 (4) | V | | V <sub>FB</sub> | 4 | FB voltage | -0.3 | 4.25 (4) | V | | V <sub>COMP</sub> | 5 | COMP voltage | -0.3 | 5.25 (4) | V | | P <sub>TOT</sub> | | Power dissipation @ T <sub>amb</sub> < 50 °C | | 1 (5) | W | | T <sub>J</sub> | | Junction temperature operating range | -40 | 150 | °C | | T <sub>STG</sub> | | Storage temperature | -55 | 150 | °C | - 1. Stresses beyond those listed absolute maximum ratings may cause permanent damage to the device. - 2. Exposure to absolute-maximum-rated conditions for extended periods may affect the device reliability. - 3. Pulse-width limited by maximum power dissipation, $P_{TOT}$ . - 4. The AMR value is intended when $V_{CC} \ge 5$ V, otherwise the value $V_{CC} + 0.3$ V has to be considered. - 5. When mounted on a standard single side FR4 board with 100 mm² (0.1552 inch) of Cu (35 μm thick). Table 3. Thermal data | Symbol | Parameter | Max. value | Unit | |--------------------|-----------------------------------------------------------------------------|------------|------| | R <sub>TH-JC</sub> | Thermal resistance junction to case <sup>(1)</sup> (Dissipated power = 1 W) | 10 | °C/W | | R <sub>TH-JA</sub> | Thermal resistance junction ambient (1) (Dissipated power = 1 W) | 155 | °C/W | | R <sub>TH-JC</sub> | Thermal resistance junction to case <sup>(2)</sup> (Dissipated power = 1 W) | 5 | °C/W | | R <sub>TH-JA</sub> | Thermal resistance junction ambient <sup>(2)</sup> (Dissipated power = 1 W) | 95 | °C/W | - 1. When mounted on a standard, single side FR4 board with minimum copper area. - 2. When mounted on a standard, single side FR4 board with 100 mm $^2$ of Cu (35 $\mu m$ thick). DS11423 - Rev 2 page 3/36 Figure 3. R<sub>thJA</sub>/(R<sub>thJA</sub>@A=100 mm²) Table 4. Avalanche characteristics | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |----------------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Avalancha current | Pulse-width limited by T <sub>Jmax</sub> | | | 0.8 | Α | | Avaianche current | Repetitive and non-repetitive. | | | 0.0 | ^ | | Single pulse<br>avalanche energy | L = 1 mH | | | | | | | I <sub>AS</sub> = 0.8 A | | | | | | | V <sub>DS</sub> = 50 V | | | 1 | mJ | | | $R_G = 47 \Omega$ | | | | | | | Starting T <sub>J</sub> = 25 °C | | | | | | | Avalanche current Single pulse avalanche energy | Avalanche current $ \begin{array}{c} \text{Pulse-width limited by T}_{Jmax} \\ \text{Repetitive and non-repetitive.} \\ \\ \text{L = 1 mH} \\ \\ \text{I}_{AS} = 0.8 \text{ A} \\ \\ \text{V}_{DS} = 50 \text{ V} \\ \\ \text{R}_{G} = 47 \Omega \\ \end{array} $ | Avalanche current $ \begin{array}{c} \text{Pulse-width limited by T}_{Jmax} \\ \text{Repetitive and non-repetitive.} \\ \\ \text{L = 1 mH} \\ \\ \text{I}_{AS} = 0.8 \text{ A} \\ \\ \text{V}_{DS} = 50 \text{ V} \\ \\ \text{R}_{G} = 47 \Omega \\ \end{array} $ | Avalanche current | Avalanche current $ \begin{array}{c} \text{Pulse-width limited by $T_{Jmax}$} \\ \text{Repetitive and non-repetitive.} \end{array} \qquad 0.8 \\ \\ \text{Single pulse} \\ \text{avalanche energy} \\ \text{(1)} \\ \end{array} $ $ \begin{array}{c} L = 1 \text{ mH} \\ I_{AS} = 0.8 \text{ A} \\ V_{DS} = 50 \text{ V} \\ R_G = 47 \Omega \end{array} $ | <sup>1.</sup> Parameter derived by characterization. DS11423 - Rev 2 page 4/36 #### 2.1 Electrical characteristics $T_{j}$ = -40 to 125 °C, $V_{CC}$ = 9 V (unless otherwise specified). Table 5. Power section | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |---------------------|-------------------------------------------|---------------------------------------------------------------------|------|------|------|------| | V <sub>BVDSS</sub> | Breakdown<br>voltage | $I_{DRAIN} = 1 \text{ mA}$ $V_{COMP} = GND$ $T_{J} = 25 \text{ °C}$ | 800 | | | V | | I <sub>DSS</sub> | Drain-source<br>leakage current | $V_{DS} = 400 \text{ V}$ $V_{COMP} = GND$ $T_J = 25 \text{ °C}$ | | | 1 | | | loff | OFF-state drain current | $V_{DRAIN}$ = max. rating $V_{COMP}$ = GND $T_{J}$ = 25 °C | | | 45 | - μΑ | | R <sub>DS(on)</sub> | Static drain-<br>source ON-<br>resistance | $I_{DRAIN} = 360 \text{ mA}$ $T_{J} = 25 \text{ °C}$ | | | 30 | Ω | | | | I <sub>DRAIN</sub> = 360 mA<br>T <sub>J</sub> = 125 °C | | | 60 | 12 | Table 6. Supply section | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |---------------------------------|---------------------------------------------|--------------------------------------------------------------------------------|------|------|------|------| | High voltage s | tart-up current so | urce | | | | | | V <sub>BVDSS_SU</sub> | Breakdown<br>voltage of start-<br>up MOSFET | T <sub>J</sub> = 25 °C | 800 | | | V | | V <sub>HV_START</sub> | Drain-source start-up voltage | | | | 18 | V | | $R_{G}$ | Start-up resistor | $V_{DRAIN} = 400 \text{ V}$ $V_{DRAIN} = 600 \text{ V}$ $V_{FB} > V_{FB\_REF}$ | 22 | 30 | 38 | ΜΩ | | Існ1 | VCC charging current at startup | V <sub>DRAIN</sub> = 100 V<br>V <sub>CC</sub> = 0 V | 1.4 | 1.9 | 2.4 | | | I <sub>CH2</sub> | VCC charging current at startup | $V_{FB} > V_{FB\_REF}$ $V_{DRAIN} = 100 \text{ V}$ $V_{CC} = 6 \text{ V}$ | 3.5 | 4.5 | 5.5 | mA | | I <sub>CH3</sub> <sup>(1)</sup> | Max. VCC charging current in self-supply | $V_{FB} > V_{FB\_REF}$ $V_{DRAIN} = 100 \text{ V}$ $V_{CC} = 6 \text{ V}$ | 7.6 | 8.8 | 10 | | DS11423 - Rev 2 page 5/36 | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |------------------------|-------------------------------------|---------------------------------------------------------------|------|------|------|------| | IC supply and | consumptions | | ' | | ' | | | V <sub>CC</sub> | Operating voltage range | V <sub>GND</sub> = 0 V | 4.5 | | 30 | V | | V <sub>CCclamp</sub> | Clamp voltage | I <sub>CC</sub> = I <sub>clamp_max</sub> | 30 | 32.5 | 35 | V | | I <sub>clamp max</sub> | Clamp<br>shutdown<br>current | (2) | | 30 | | mA | | t <sub>clamp max</sub> | Clamp time before shutdown | | 325 | 500 | 675 | μs | | $V_{CCon}$ | V <sub>CC</sub> start-up threshold | V <sub>FB</sub> = 1.2 V<br>V <sub>DRAIN</sub> = 400 V | 7.5 | 8 | 8.5 | V | | $V_{CSon}$ | HV current source turn-on threshold | V <sub>CC</sub> falling | 4 | 4.25 | 4.5 | V | | $V_{CCoff}$ | UVLO | V <sub>FB</sub> = 1.2 V<br>V <sub>DRAIN</sub> = 400 V | 3.75 | 4 | 4.25 | V | | Iq | Quiescent current | Not switching V <sub>FB</sub> > V <sub>FB_REF</sub> | | 0.3 | 0.45 | mA | | | | $V_{DS}$ = 150 V<br>$V_{COMP}$ = 1.2 V<br>$F_{OSC}$ = 30 kHz | | 0.75 | 1.1 | | | lee | Operating supply current, switching | $V_{DS}$ = 150 V<br>$V_{COMP}$ = 1.2 V<br>$F_{OSC}$ = 60 kHz | | 0.85 | 1.25 | mA | | | | $V_{DS}$ = 150 V<br>$V_{COMP}$ = 1.2 V<br>$F_{OSC}$ = 120 kHz | | 1 | 1.5 | | - 1. Current supplied during the main MOSFET OFF time only. - 2. Parameter assured by design and characterization. Table 7. Controller section | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | | | |-------------------------|---------------------|------------------------------------------------------|-------|------|-------|------|--|--| | E/A | E/A | | | | | | | | | V <sub>FB_REF</sub> | Reference voltage | | 1.175 | 1.2 | 1.225 | V | | | | V <sub>FB_DIS</sub> | E/A disable voltage | | 150 | 180 | 210 | mV | | | | I <sub>FB</sub> PULL UP | Pull-up current | | 0.9 | 1 | 1.1 | μΑ | | | | G <sub>M</sub> | Transconductance | $V_{COMP}$ = 1.5 $V_{FB}$ > $V_{FB\_REF}$ | 350 | 500 | 650 | μΑ/V | | | | I <sub>COMP1</sub> | Max. source current | V <sub>COMP</sub> = 1.5 V<br>V <sub>FB</sub> = 0.5 V | 65 | 100 | 135 | μА | | | | I <sub>COMP2</sub> | Max. sink current | V <sub>FB</sub> = 2 V | 70 | 105 | 140 | μΑ | | | DS11423 - Rev 2 page 6/36 | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |--------------------------|----------------------------------------------------|----------------------------------------------------------------------------------------------|-----------------------|------------------|-----------------------|---------------------| | | | V <sub>COMP</sub> = 1.5 V | | | | | | D | Dunamia masiatana | V <sub>COMP</sub> = 2.7 V | 50 | 50 | 00 | 1.0 | | R <sub>COMP(DYN)</sub> | Dynamic resistance | V <sub>FB</sub> = GND | 50 | 58 | 66 | kΩ | | | | VIPer011* | 17 | 23 | 29 | | | H <sub>COMP</sub> | $\Delta_{VCOMP}/\Delta_{IDRAIN}$ | VIPer012* | 9 | 12 | 15 | V/A | | | | VIPer013* | 6.4 | 8.5 | 10.6 | | | V <sub>COMPH</sub> | Current limitation threshold | | | 3 | | V | | V <sub>COMPL</sub> | PFM threshold | | | 0.8 | | V | | OLP and timi | ng | | | - | <u> </u> | | | | | T <sub>J</sub> = 25 °C<br>VIPer01 <b>1</b> * | 114 | 120 | 126 | | | I <sub>DLIM</sub> | Drain current limitation | T <sub>J</sub> = 25 °C<br>VIPer01 <b>2</b> * | 228 | 240 | 252 | mA | | | | T <sub>J</sub> = 25 °C<br>VIPer01 <b>3</b> * | 342 | 360 | 378 | | | l <sup>2</sup> f | Power coefficient | I <sub>DLIM_TYP</sub> <sup>2</sup> x<br>F <sub>OSC_TYP</sub> | 0.9 ·l <sup>2</sup> f | l <sup>2</sup> f | 1.1 ·l <sup>2</sup> f | A <sup>2</sup> ·kHz | | | Drain current<br>limitation at light load | $T_J = 25 ^{\circ}\text{C}$ $V_{\text{COMP}} = V_{\text{COMPL}}$ $VIPer011^{\star(1)}$ | 23 | 35 | 47 | | | I <sub>DLIM_PFM</sub> | | $T_J = 25 ^{\circ}\text{C}$ $V_{\text{COMP}} = V_{\text{COMPL}}$ $V_{\text{IPer012*}^{(1)}}$ | 45 | 65 | 85 | mA | | | | $T_J = 25 \text{ °C}$ $V_{COMP} = V_{COMPL}$ $VIPer013^{*(1)}$ | 60 | 80 | 100 | | | $V_{ extsf{DISth}}$ | Disable threshold voltage | $V_{CC} = 9 V$ $V_{COMP} = 1 V$ $V_{FB} = V_{FB\_REF}$ | 1.15 | 1.2 | 1.25 | V | | t <sub>DIS</sub> | Debounce time<br>before DIS protection<br>tripping | | 0.65 | 1 | 1.35 | ms | | t <sub>DIS_RESTART</sub> | Restart time after DIS protection tripping | | 325 | 500 | 675 | ms | | t <sub>OVL</sub> | Overload delay time | | 45 | 50 | 55 | ms | | | | VIPer01*X FOSC = FOSC MIN | 90 | 100 | 110 | | | t <sub>OVL_MAX</sub> | Max. overload delay time | VIPer01*L FOSC = FOSC MIN | 180 | 200 | 220 | ms | | | | VIPer01*H | 360 | 400 | 440 | | | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |----------------------|------------------------------|--------------------------------------------------------|------|---------------------|------|------| | t <sub>OVL_MAX</sub> | Max. overload delay time | F <sub>OSC</sub> = F <sub>OSC MIN</sub> | | | | ms | | t <sub>SS</sub> | Soft-start time | | 5 | 8 | 11 | ms | | ton_min | Minimum turn-on time | $V_{CC} = 9 V$ $V_{COMP} = 1 V$ $V_{FB} = V_{FB\_REF}$ | 250 | | 360 | ns | | t <sub>RESTART</sub> | Restart time after fault | | 0.65 | 1 | 1.35 | s | | Oscillator | <u> </u> | | | | | | | | Switching frequency | T <sub>J</sub> = 25 °C<br>VIPer01*X | 27 | 30 | 33 | | | F <sub>OSC</sub> | | T <sub>J</sub> = 25 °C<br>VIPer01*L | 54 | 60 | 66 | kHz | | | | T <sub>J</sub> = 25 °C<br>VIPer01*H | 108 | 120 | 132 | _ | | F <sub>OSC_MIN</sub> | Minimum switching frequency | T <sub>J</sub> = 25 °C <sup>(2)</sup> | 13.5 | 15 | 16.5 | kHz | | F <sub>D</sub> | Modulation depth | (3) | | ±7 F <sub>OSC</sub> | | % | | F <sub>M</sub> | Modulation frequency | (3) | | 260 | | Hz | | D <sub>MAX</sub> | Max. duty cycle | (3) | 70 | | 80 | % | | Thermal shut | down | | | 1 | | | | T <sub>SD</sub> | Thermal shutdown temperature | (3) | 150 | 160 | | °C | - 1. See Section 4.10 Pulse frequency modulation. - 2. See Section 4.7 Pulse-skipping. - 3. Parameter assured by design and characterization. DS11423 - Rev 2 page 8/36 # 3 Typical electrical characteristics DS11423 - Rev 2 page 9/36 DS11423 - Rev 2 page 10/36 Figure 18. R<sub>DS(on)</sub> vs T<sub>J</sub> R<sub>DS(on)</sub> (norm) 2.25 R<sub>DS(on)</sub> /(R<sub>DS(on)</sub> @25°C) 2 1.75 1.5 1.25 1 0.75 0.5 0.25 0 -50 -25 0 25 50 75 100 125 T<sub>j</sub> (°C) DS11423 - Rev 2 page 11/36 Figure 23. SOA SSOP10 package $I_{DRAIN}$ GIPD080120161340SOA (A) ----=10µs - -=100µs ----=1ms 10 -1 10 -2 10 -3 10 -4 Tj=150°C T<sub>c</sub> =25°C 10 -5 Single pulse 10 -6 10 -3 10 -2 10 -1 10 0 10 1 10 2 10 3 \* When mounted on a standard single side FR4 board with 50 mm $^2$ (0.077 sq in) of Cu (35 $\mu$ m thick). DS11423 - Rev 2 page 12/36 #### 4 General description #### 4.1 Block diagram Figure 25. Block diagram #### 4.2 Typical power capability **Table 8. Typical power** | Vi | n: 230 V <sub>AC</sub> | Vin: 85-265 V <sub>AC</sub> | | | |-------------|---------------------------|-----------------------------|---------------------------|--| | Adapter (1) | Open frame <sup>(2)</sup> | Adapter (1) | Open frame <sup>(2)</sup> | | | 7 W | 8 W | 4 W | 4.5 W | | - 1. Typical continuous power in non-ventilated enclosed adapter measured at 50 °C ambient. - 2. Maximum practical continuous power in an open frame design at 50 °C ambient, with adequate heat-sinking. #### 4.3 Primary MOSFET The primary switch is implemented with an avalanche-rugged N-channel MOSFET with minimum breakdown voltage 800 V, $V_{BVDSS}$ , and maximum on-resistance of 20 $\Omega$ , $R_{DS(on)}$ . The sense-FET is embedded and it allows a virtually lossless current sensing. The MOSFET is embedded and it allows the HV voltage start-up operation. The MOSFET gate driver controls the gate current during both turn-on and turn-off in order to minimize EMI. Under UVLO conditions the embedded pull-down circuit holds the gate low in order to ensure that the MOSFET cannot be turned on accidentally. #### 4.4 High voltage startup The embedded high voltage startup includes both the 800 V start-up FET, whose gate is biased through the resistor $R_G$ , and the switchable HV current source, delivering the current $I_{HV}$ . The major portion of $I_{HV}$ , ( $I_{CH}$ ), charges the capacitor connected to VCC. A minor portion is sunk by the controller block. DS11423 - Rev 2 page 13/36 At startup, as the voltage across the DRAIN pin exceeds the $V_{HV\_START}$ threshold, the HV current source is turned on, charging linearly the $C_S$ capacitor. At the very beginning of the startup, when Cs is fully discharged, the charging current is low, $I_{CH1}$ , in order to avoid IC damaging in case $V_{CC}$ is accidentally shorted to GND. As $V_{CC}$ exceeds 1 V, $I_{CH}$ is increased to $I_{CH2}$ in order to speed up the charging of $C_S$ . As $V_{CC}$ reaches the start-up threshold $V_{CCon}$ (8 V typ.) the chip starts operating, the primary MOSFET is enabled to switch, the HV current source is disabled and the device is powered by the energy stored in the $C_S$ capacitor. In steady-state the IC supports two different kind of supplies: self-supply and external supply, as shown in Figure 27. IC supply modes: self-supply and external supply. Figure 26. IC supply modes: self-supply and external supply GIPD160720151024MT In self-supply only one capacitor $C_S$ is connected to the VCC and the device is supplied by the energy stored in $C_S$ . After the IC startup, due to its internal consumption, the VCC decays to $V_{CCson}$ (4.25 V, typ.) and the HV current source is turned on delivering the current $I_{CH3}$ until $V_{CC}$ is recharged to $V_{CCon}$ . The HV current source is reactivated when $V_{CC}$ decays to $V_{CCson}$ again. The $I_{CH3}$ is supplied during the switching OFF time only. In external supply the HV current source is always kept off by maintaining the $V_{CC}$ above $V_{CSon}$ . This can be obtained through a transformer auxiliary winding or a connection from the output, the latter in case of non-isolated topology only. In this case the residual consumption is given by the power dissipated on $R_G$ , calculated as follows: $$P_{\rm d} = \frac{{\rm V}^2_{\rm INDC}}{R_G}$$ At the nominal input voltage, 230 V<sub>AC</sub>, the typical consumption (R<sub>G</sub> = 30 M $\Omega$ ) is 3.5 mW and the worst-case consumption (R<sub>G</sub> = 22 M $\Omega$ ) is 4.8 mW. When the IC is disconnected from the mains, or there is a mains interruption, for some time the converter keeps on working, powered by the energy stored in the input bulk capacitor. When it is discharged below a critical value, the converter is no longer able to keep the output voltage regulated. During the power down, when the DRAIN voltage becomes too low, the HV current source ( $I_{HV}$ ) remains off and the IC is stopped as soon as the $V_{CC}$ drops below the UVLO threshold, $V_{CCoff}$ . DS11423 - Rev 2 page 14/36 Figure 27. Power-ON and power-OFF GIPD210420151352MT #### 4.5 Soft-start The internal soft-start function of the device progressively increases the cycle-by-cycle current limitation set point from zero up to $I_{DLIM}$ in 8 steps. The soft-start time, $t_{SS}$ , is internally set at 8 ms. This function is activated at any attempt of converter startup and at any restart after a fault event. The feature protects the system at the startup when the output load occurs like a short-circuit and the converter works at its maximum drain current limitation. Figure 28. Soft startup DS11423 - Rev 2 page 15/36 #### 4.6 Oscillator The IC embeds a fixed frequency oscillator with jittering feature. The switching frequency is modulated by approximately $\pm$ 7% kHz F<sub>OSC</sub> at 260 Hz rate. The purpose of the jittering is to get a spread-spectrum action that distributes the energy of each harmonic of the switching frequency over a number of frequency bands, having the same energy on the whole but smaller amplitudes. This helps to reduce the conducted emissions, especially when measured with the average detection method or, which is the same, to pass the EMI tests with an input filter of smaller size than that needed in absence of jittering feature. Three options with different switching frequencies, F<sub>OSC</sub>, are available: 30 (X type), 60 (L type) and 120 kHz (H type). #### 4.7 Pulse-skipping The IC embeds a pulse-skip circuit that operates in the following ways: - each time the DRAIN peak current exceeds I<sub>DLIM</sub> level within t<sub>ON\_MIN</sub>, the switching cycle is skipped. The cycles can be skipped until the minimum switching frequency is reached, F<sub>OSC\_MIN</sub> (15 kHz). - each time the DRAIN peak current does not exceed I<sub>DLIM</sub> within t<sub>ON\_MIN</sub>, a switching cycle is restored. The cycles can be restored until the nominal switching frequency is reached, F<sub>OSC</sub> (30 or 60 or 120 kHz). If the converter is operated at $F_{OSC\_MIN}$ , the IC is turned off after the time $t_{OVL\_MAX}$ (100 ms or 200 ms or 400 ms typ., depending on $F_{OSC}$ ) and then automatically restarted with soft-start phase, after the time $t_{RESTART}$ (1 s, typ.). The protection is intended to avoid the so called "flux-runaway" condition often present at converter startup and due to the fact that the primary MOSFET, which is turned on by the internal oscillator, cannot be turned off before than the minimum on-time. During the on-time, the inductor is charged by the input voltage and if it cannot be discharged by the same amount during the off-time, in every switching cycle there is an increase of the average inductor current, that can reach dangerously high values until the output capacitor is not charged enough to ensure the inductor discharge rate needed for the volt-second balance. This condition may happen at converter startup, because of the low output voltage. In the following Figure 31. Pulse-skipping during startup the effect of pulse-skipping feature on the DRAIN peak current shape is shown (solid line), compared with the DRAIN peak current shape when pulse-skipping feature is not implemented (dashed line). Providing more time for cycle-by-cycle inductor discharge when needed, this feature is effective by keeping low the maximum DRAIN peak current avoiding the flux-runaway condition. Figure 29. Pulse-skipping during startup DS11423 - Rev 2 page 16/36 #### 4.8 Direct feedback The IC embeds a transconductance type error amplifier (E/A) whose inverting input, ground reference and output are FB and COMP, respectively. The internal reference voltage of the E/A is $V_{FB\_REF}$ (1.2 V typical value referred to GND). In non-isolated topologies this tightly regulates positive output voltages through a simple voltage divider applied to the output voltage terminal, FB and GND. The E/A output is scaled down and fed into the PWM comparator, where it is compared to the voltage across the sense resistor in series to the sense-FET, thus setting the cycle-by-cycle drain current limitation. An R-C network connected on the output of the E/A (COMP) is usually used to stabilize the overall control loop. The FB is provided with an internal pull-up to prevent a wrong IC behavior when the pin is accidentally left floating. The E/A is disabled if the FB voltage is lower than V<sub>FB DIS</sub> (200 mV, typ.). #### 4.9 Secondary feedback When a secondary feedback is required, the internal E/A has to be disabled shorting FB to GND ( $V_{FB} < V_{FB\_DIS}$ ). With this setting, COMP is internally connected to a pre-regulated voltage through the pull-up resistor $R_{COMP(DYN)}$ and the voltage across COMP is set by the current sunk. This allows the output voltage value to be set through an external error amplifier (TL431 or similar) placed on the secondary side, whose error signal is used to set the DRAIN peak current setpoint corresponding to the output power demand. If isolation is required, the error signal must be transferred through an optocoupler, with the phototransistor collector connected across COMP and GND. #### 4.10 Pulse frequency modulation If the output load is decreased, the feedback loop reacts lowering the $V_{COMP}$ voltage, which reduces the DRAIN peak current setpoint, down to the minimum value of $I_{DLIM\ PFM}$ when the $V_{COMPL}$ threshold is reached. If the load is furtherly decreased, the DRAIN peak current value is maintained at I<sub>DLIM\_PFM</sub> and some PWM cycles are skipped. This kind of operation is referred to as "pulse frequency modulation" (PFM), the number of the skipped cycles depends on the balance between the output power demand and the power transferred from the input. The result is an equivalent switching frequency which can go down to some hundreds Hz, thus reducing all the frequency-related losses. This kind of operation, together with the extremely low IC quiescent current, allows very low input power consumption in no-load and light load, while the low DRAIN peak current value, $I_{DLIM\_PFM}$ , prevents any audible noise which could arise from low switching frequency values. When the load is increased, $V_{COMP}$ increases and PFM is exited. $V_{COMP}$ reaches its maximum at $V_{COMPH}$ and corresponding to that value, the DRAIN current limitation ( $I_{DLIM}$ ) is reached. #### 4.11 Overload protection To manage the overload condition, the IC embeds the following main blocks: the OCP comparator to turn off the power MOSFET when the drain current reaches its limit ( $I_{DLIM}$ ), the up and down OCP counter to define the turn-off delay time in case of continuous overload ( $t_{OVL}$ = 50 ms typ.) and the timer to define the restart time after protection tripping ( $t_{RESTART}$ = 1 s typ.). In case of short-circuit or overload, the control level on the inverting input of the PWM comparator is greater than the reference level fed into the inverting input of the OCP comparator. As a result, the cycle-by-cycle turn-off of the power switch is triggered by the OCP comparator instead of PWM comparator. Every cycle where this condition is met, the OCP counter is incremented and if the fault condition lasts longer than $t_{\rm OVL}$ (corresponding to the counter end-of-count), the protection is tripped, the PWM is disabled for $t_{\rm RESTART}$ , then it resumes switching with soft-start and, if the fault is still present, it is disabled again after $t_{\rm OVL}$ . The OLP management prevents IC from operating indefinitely at $t_{\rm DLIM}$ and the low repetition rate of the restart attempts of the converter avoids IC overheating in case of repeated fault events. After the fault removal, the IC resumes working normally. If the fault is removed earlier than the protection tripping (before $t_{OVL}$ ), the $t_{OVL}$ -counter is decremented on a cycle-by-cycle basis down to zero and the protection is not tripped. If the fault is removed during $t_{RESTART}$ , the IC waits for the $t_{RESTART}$ period has elapsed before resuming switching. DS11423 - Rev 2 page 17/36 In fault condition the $V_{CC}$ ranges between $V_{CSon}$ and $V_{CCon}$ levels, due to the periodical activation of the HV current source recharging the $V_{CC}$ capacitor. Figure 30. Short-circuit condition #### 4.12 Max. duty cycle counter protection The IC embeds a max. duty cycle counter, which disables the PWM if the MOSFET is turned off by max. duty cycle (70% min., 80% max.) for ten consecutive switching cycles. After protection tripping, the PWM is stopped for $t_{RESTART}$ and then activated again with soft-start phase until the fault condition is removed. In some cases (i.e. breaking of the loop) even if $V_{COMP}$ is saturated high, the OLP cannot be triggered because at every switching cycle the PWM is turned off by maximum duty cycle before than DRAIN peak current reaches the $I_{DLIM}$ setpoint. As a result, the output voltage $V_{OUT}$ can increase without control by keeping a value much higher than the nominal one with the risk for the output capacitor, the output diode and the IC itself. The max. duty cycle counter protection avoids this kind of failures. #### 4.13 VCC clamp protection This protection can occur when the IC is supplied by auxiliary winding or diode from the output voltage, when an output overvoltage produces an increase of $V_{CC}$ . If VCC reaches the clamp level $V_{CCclamp}$ (30 V, min. referred to GND) the current injected into the pin is monitored and if it exceeds the internal threshold $I_{clamp\_max}$ (30 mA, typ.) for more than $t_{clamp\_max}$ (500 $\mu$ s, typ.), the PWM is disabled for $t_{RESTART}$ (1 s, typ.) and then activated again in soft-start phase. The protection is disabled during the soft-start time. #### 4.14 Disable function When the voltage across the pin is externally pulled above $V_{DIS\_th}$ (1.2 V typ.) for more than $t_{DEB}$ (for instance by a voltage divider connected to some higher voltages), the PWM is disabled. If the voltage divider on the DIS pin is connected to the rectified mains, as shown in Figure 33. Connection for input overvoltage protection (isolated or non-isolated topologies), an input overvoltage protection can be built. DS11423 - Rev 2 page 18/36 Figure 31. Connection for input overvoltage protection (isolated or non-isolated topologies) In case of non-isolated topologies, by following the same principle an output overvoltage protection can be built, as shown in Figure 34. Connection for output overvoltage protection (non-isolated topologies). Figure 32. Connection for output overvoltage protection (non-isolated topologies) DS11423 - Rev 2 page 19/36 If $V_{OVP}$ is the desired input/output overvoltage threshold, the resistors $R_H$ and $R_L$ of the voltage divider are to be selected according to the following formula: $$R_H = (V_{OVP}/V_{DIS\_th} - 1) \times R_L$$ The power dissipation associated to the DIS network is: $$P_{DIS}(V_{IN}) = P_{RH} + P_{RL} = \frac{(V_{IN} - V_{DIS})^2}{R_H} + \frac{V_{DIS}^2}{R_L}$$ in case of connection for the input overvoltage detection and $$P_{DIS}(V_{OUT}) = P_{RH} + P_{RL} = \frac{(V_{OUT} - V_{DIS})^2}{R_H} + \frac{V_{DIS}^2}{R_L}$$ in case of connection for the output overvoltage detection. #### 4.15 Thermal shutdown If the junction temperature becomes higher than the internal threshold $T_{SD}$ (160 °C, typ.), the PWM is disabled. After $t_{RESTART}$ time, a single switching cycle is performed, during which the temperature sensor embedded in the power MOSFET section is checked. If a junction temperature above $T_{SD}$ is still measured, the PWM is maintained disabled for $t_{RESTART}$ time, otherwise it resumes switching with soft-start phase. During $t_{RESTART}$ $V_{CC}$ is maintained between $V_{CSon}$ and $V_{CCon}$ levels by the HV current source periodical activation. Such a behavior is summarized in below figure: Figure 33. Thermal shutdown timing diagram DS11423 - Rev 2 page 20/36 # 5 Application information # 5.1 Typical schematics Figure 34. Flyback converter (non-isolated) Figure 35. Flyback converter with line OVP (non-isolated) DS11423 - Rev 2 page 21/36 Figure 36. Flyback converter (isolated) Figure 37. Primary side regulation isolated flyback converter DS11423 - Rev 2 page 22/36 Figure 38. Buck converter (positive output) Figure 39. Buck-boost converter (negative output) DS11423 - Rev 2 page 23/36 #### 5.2 Energy saving performance The device allows designing applications to be compliant with the most stringent energy saving regulations. In order to show the typical performance is achievable, the active mode average efficiency and the efficiency at 10% of the rated output power of a single output flyback converter have been measured and are reported in Table 9. Power supply efficiency, $V_{OUT} = 5 \text{ V}$ . In addition, no-load and light load consumptions are shown in Figure 45. $P_{IN}$ versus $V_{IN}$ in no-load, $V_{OUT} = 5 \text{ V}$ . Table 9. Power supply efficiency, V<sub>OUT</sub> = 5 V | V <sub>IN</sub> | 10 % output load efficiency<br>[%] | Active mode average efficiency [%] | Pin @ no-load [mW] | |---------------------|------------------------------------|------------------------------------|--------------------| | 115 V <sub>AC</sub> | 72.2 | 74.6 | 4.5 | | 230 V <sub>AC</sub> | 65.1 | 75.1 | 8.6 | Figure 40. P<sub>IN</sub> versus V<sub>IN</sub> in no-load, V<sub>OUT</sub> = 5 V Figure 41. P<sub>IN</sub> versus V<sub>IN</sub> in light load, V<sub>OUT</sub> = 5 V DS11423 - Rev 2 page 24/36 #### 5.3 Layout guidelines and design recommendations A proper printed circuit board layout ensures the correct operation of any switch-mode converter and this is true for the VIPer as well. The main reasons to have a proper PCB layout are: - · Providing clean signals to the IC, ensuring good immunity against external and switching noises. - Reducing the electromagnetic interferences, both radiated and conducted, to pass the EMC tests more easily. If the VIPer is used to design a SMPS, the following basic rules should be considered: - Separating signal from power tracks. Generally, traces carrying signal currents should run far from others carrying pulsed currents or with fast swinging voltages. Signal ground traces should be connected to the IC signal ground, GND, using a single "star point", placed close to the IC. Power ground traces should be connected to the IC power ground, GND. The compensation network should be connected to the COMP, maintaining the trace to GND as short as possible. In case of two-layer PCB, it is a good practice to route signal traces on one PCB side and power traces on the other side. - **Filtering sensitive pins.** Some crucial points of the circuit need or may need filtering. A small high-frequency bypass capacitor to GND might be useful to get a clean bias voltage for the signal part of the IC and protect the IC itself during EFT/ESD tests. A low ESL ceramic capacitor (a few hundreds pF up to 0.1 µF) should be connected across VCC and GND, placed as close as possible to the IC. With flyback topologies, when the auxiliary winding is used, it is suggested to connect the VCC capacitor on the auxiliary return and then to the main GND using a single track. - Keeping power loops as confined as possible. The area circumscribed by current loops where high pulsed current flow should be minimized to reduce its parasitic self-inductance and the radiated electromagnetic field. As a consequence, the electromagnetic interferences produced by the power supply during the switching are highly reduced. In a flyback converter the most critical loops are: the one including the input bulk capacitor, the power switch, the power transformer, the one including the snubber, the one including the secondary winding, the output rectifier and the output capacitor. In a buck converter the most critical loop is the one including the input bulk capacitor, the power switch, the power inductor, the output capacitor and the free-wheeling diode. - Reducing line lengths. Any wire acts as an antenna. With the very short rise times exhibited by EFT pulses, any antenna can receive high voltage spikes. By reducing line lengths, the level of received radiated energy is reduced, and the resulting spikes from electrostatic discharges are lower. This also keeps both resistive and inductive effects to a minimum. In particular, all traces carrying high currents, especially if pulsed (tracks of the power loops) should be as short and wide as possible. - Optimizing track routing. As levels of pickup from static discharges are likely greater near the edges of the board, it is wise to keep any sensitive lines away from these areas. Input and output lines often need to reach the PCB edge at some stage, but they can be routed away from the edge as soon as possible where applicable. Since vias are to be considered inductive elements, it is recommended to minimize their number in the signal path and avoid them in the power path. - Improving thermal dissipation. An adequate copper area has to be provided under the DRAIN pins as heatsink, while it is not recommended to place large copper areas on the GND. DS11423 - Rev 2 page 25/36 Figure 42. Recommended routing for flyback converter Figure 43. Recommended routing for buck converter DS11423 - Rev 2 page 26/36 # 6 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark. DS11423 - Rev 2 page 27/36 # 6.1 SSOP10 package information Figure 44. SSOP10 package outline DS11423 - Rev 2 page 28/36 Table 10. SSOP10 mechanical data | Dim. | mm | | | | | | | | | | | | | |--------|------|------|------|--|--|--|--|--|--|--|--|--|--| | Dilli. | Min. | Тур. | Max. | | | | | | | | | | | | A | | | 1.75 | | | | | | | | | | | | A1 | 0.10 | | 0.25 | | | | | | | | | | | | A2 | 1.25 | | | | | | | | | | | | | | b | 0.31 | | 0.51 | | | | | | | | | | | | С | 0.17 | | 0.25 | | | | | | | | | | | | D | 4.80 | 4.90 | 5 | | | | | | | | | | | | Е | 5.80 | 6 | 6.20 | | | | | | | | | | | | E1 | 3.80 | 3.90 | 4 | | | | | | | | | | | | е | | 1 | | | | | | | | | | | | | h | 0.25 | | 0.50 | | | | | | | | | | | | L | 0.40 | | 0.90 | | | | | | | | | | | | К | 0° | | 8° | | | | | | | | | | | Figure 45. SSOP10 recommended footprint DIMENSIONS IN mm 8140761\_rev2\_footprint # 7 Order code Table 11. Order code | Order code | I <sub>DLIM</sub> (OCP) | F <sub>OSC</sub> ± jitter | Package | |----------------|-------------------------|---------------------------|-----------------------------| | VIPer011XS(TR) | 120 mA | | | | VIPer012XS(TR) | 240 mA | 30 kHz ± 7% | | | VIPer013XS(TR) | 360 mA | | | | VIPer011LS(TR) | 120 mA | | SSOD10 tube (tane and real) | | VIPer012LS(TR) | 240 mA | 60 kHz ± 7% | SSOP10 tube (tape and reel) | | VIPer013LS(TR) | 360 mA | | | | VIPer012HS(TR) | 240 mA | 120 kHz ± 7% | | | VIPer013HS(TR) | 360 mA | 120 KHZ ± 7 % | | # **Revision history** Table 12. Document revision history | Date | Revision | Changes | |-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------| | 09-Mar-2016 | 1 | Initial release | | 16-Apr-2020 | 2 | Updated cover image, updated Table 2, Table 3, Table 5, Table 7, add fig 20 Power MOSFET capacitance variation vs VDS @ VGS=0, f=1MHz. | # **Contents** | 1 | Pin s | setting | 2 | |-----|--------|----------------------------------------------|----| | 2 | Elec | trical and thermal ratings | 3 | | | 2.1 | Electrical characteristics | 5 | | 3 | Турі | cal electrical characteristics | 9 | | 4 | Gen | eral description | 13 | | | 4.1 | Block diagram | 13 | | | 4.2 | Typical power capability | 13 | | | 4.3 | Primary MOSFET | 13 | | | 4.4 | High voltage startup | 13 | | | 4.5 | Soft-start | 15 | | | 4.6 | Oscillator | 16 | | | 4.7 | Pulse-skipping | 16 | | | 4.8 | Direct feedback | 17 | | | 4.9 | Secondary feedback | 17 | | | 4.10 | Pulse frequency modulation | 17 | | | 4.11 | Overload protection | 17 | | | 4.12 | Max. duty cycle counter protection | 18 | | | 4.13 | VCC clamp protection | 18 | | | 4.14 | Disable function | 18 | | | 4.15 | Thermal shutdown | 20 | | 5 | Appl | lication information | 21 | | | 5.1 | Typical schematics | 21 | | | 5.2 | Energy saving performance | 24 | | | 5.3 | Layout guidelines and design recommendations | 25 | | 6 | Pack | kage information | 27 | | | 6.1 | SSOP10 package information | 28 | | 7 | Orde | ering information | 30 | | Rev | vision | history | 31 | | Co | ntents | | 32 | | List of tables | | <br> | <br>• • • | • • • | <br> | <br>• • • | <br> .34 | |----------------|---|------|-----------|-------|------|-----------|------|------|------|------|------|------|------|------|-----| | List of figure | S | <br> | <br> | | <br> .35 | # **List of tables** | Table 1. | Pin description | |-----------|-------------------------------------------------| | Table 2. | Absolute maximum ratings | | Table 3. | Thermal data | | Table 4. | Avalanche characteristics | | Table 5. | Power section | | Table 6. | Supply section | | | Controller section | | Table 8. | Typical power | | Table 9. | Power supply efficiency, V <sub>OUT</sub> = 5 V | | Table 10. | SSOP10 mechanical data | | Table 11. | Order code | | Table 12 | Document revision history | # **List of figures** | Figure 1. | Basic application schematic | 1 | |------------|-----------------------------------------------------------------------------------|------| | Figure 2. | Connection diagram | 2 | | Figure 3. | R <sub>thJA</sub> /(R <sub>thJA</sub> @A=100 mm²) | 4 | | Figure 4. | I <sub>DLIM</sub> vs T <sub>J</sub> | | | Figure 5. | F <sub>OSC</sub> vs T <sub>.1</sub> | | | Figure 6. | $V_{HV~START}$ vs $T_J$ | | | Figure 7. | V <sub>FB REF</sub> vs T <sub>J</sub> | | | Figure 8. | Quiescent current I <sub>a</sub> vs T <sub>J</sub> | | | Figure 9. | Operating current I <sub>CC</sub> vs T <sub>J</sub> | | | • | | | | Figure 10. | I <sub>CH1</sub> vs T <sub>J</sub> | | | Figure 11. | I <sub>CH1</sub> vs V <sub>DRAIN</sub> | | | Figure 12. | I <sub>CH2</sub> vs T <sub>J</sub> | | | Figure 13. | I <sub>CH2</sub> vs V <sub>DRAIN</sub> | | | Figure 14. | I <sub>CH3</sub> vs T <sub>J</sub> | | | Figure 15. | I <sub>CH3</sub> vs V <sub>DRAIN</sub> | . 10 | | Figure 16. | $G_M$ vs $T_J$ | . 11 | | Figure 17. | I <sub>COMP</sub> vs T <sub>J</sub> | . 11 | | Figure 18. | R <sub>DS(on)</sub> vs T <sub>J</sub> | . 11 | | Figure 19. | Static drain-source on-resistance | | | Figure 20. | Power MOSFET capacitance variation vs VDS @ VGS=0, f=1MHz | | | Figure 21. | V <sub>BVDSS</sub> vs T <sub>J</sub> | | | Figure 22. | Output characteristic | | | Figure 23. | SOA SSOP10 package | | | Figure 24. | Maximum avalnche energy vs T <sub>J</sub> | | | Figure 25. | Block diagram | . 13 | | Figure 26. | IC supply modes: self-supply and external supply | | | Figure 27. | Power-ON and power-OFF | | | Figure 28. | Soft startup | . 15 | | Figure 29. | Pulse-skipping during startup | . 16 | | Figure 30. | Short-circuit condition | . 18 | | Figure 31. | Connection for input overvoltage protection (isolated or non-isolated topologies) | . 19 | | Figure 32. | Connection for output overvoltage protection (non-isolated topologies) | | | Figure 33. | Thermal shutdown timing diagram | . 20 | | Figure 34. | Flyback converter (non-isolated) | | | Figure 35. | Flyback converter with line OVP (non-isolated) | . 21 | | Figure 36. | Flyback converter (isolated) | | | Figure 37. | Primary side regulation isolated flyback converter | | | Figure 38. | Buck converter (positive output) | | | Figure 39. | Buck-boost converter (negative output) | | | Figure 40. | P <sub>IN</sub> versus V <sub>IN</sub> in no-load, V <sub>OUT</sub> = 5 V | | | Figure 41. | P <sub>IN</sub> versus V <sub>IN</sub> in light load, V <sub>OUT</sub> = 5 V | . 24 | | Figure 42. | Recommended routing for flyback converter | | | Figure 43. | Recommended routing for buck converter | | | Figure 44. | SSOP10 package outline | | | Figure 45. | SSOP10 recommended footprint | . 29 | #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2020 STMicroelectronics - All rights reserved DS11423 - Rev 2 page 36/36