# 14-Stage Binary Ripple Counter With Oscillator # **High-Performance Silicon-Gate CMOS** # MC74HC4060A The MC74HC4060A is identical in pinout to the standard CMOS MC14060B. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs. This device consists of 14 master-slave flip-flops and an oscillator with a frequency that is controlled either by a crystal or by an RC circuit connected externally. The output of each flip-flop feeds the next and the frequency at each output is half of that of the preceding one. The state of the counter advances on the negative-going edge of the Osc In. The active-high Reset is asynchronous and disables the oscillator to allow very low power consumption during stand-by operation. State changes of the Q outputs do not occur simultaneously because of internal ripple delays. Therefore, decoded output signals are subject to decoding spikes and may have to be gated with Osc Out 2 of the HC4060A. #### **Features** - Output Drive Capability: 10 LSTTL Loads - Outputs Directly Interface to CMOS, NMOS, and TTL - Operating Voltage Range: 2.0 to 6.0 V - Low Input Current: 1 μA - High Noise Immunity Characteristic of CMOS Devices - In Compliance With JEDEC Standard No. 7A Requirements - Chip Complexity: 390 FETs or 97.5 Equivalent Gates - NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable - These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant SOIC-16 D SUFFIX CASE 751B TSSOP-16 DT SUFFIX CASE 948F #### **PIN ASSIGNMENT** #### **MARKING DIAGRAMS** A = Assembly Location L, WL = Wafer Lot Y, YY = Year W, WW = Work Week G or = Pb-Free Package (Note: Microdot may be in either location) #### **FUNCTION TABLE** | Clock | Reset | Output State | |-------|-------|-----------------------| | | L | No Change | | | L | Advance to Next State | | Х | Н | All Outputs Are Low | #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet. NOTE: Some of the device on this data sheet have been **DISCONTINUED**. Please refer to the table on page 5 # LOGIC DIAGRAM #### **MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |------------------|--------------------------------------------------------------------------|-------------------------------|------| | V <sub>CC</sub> | DC Supply Voltage (Referenced to GND) | -0.5 to +7.0 | V | | V <sub>in</sub> | DC Input Voltage (Referenced to GND) | -0.5 to V <sub>CC</sub> + 0.5 | V | | V <sub>out</sub> | DC Output Voltage (Referenced to GND) | -0.5 to V <sub>CC</sub> + 0.5 | V | | l <sub>in</sub> | DC Input Current, per Pin | ±20 | mA | | l <sub>out</sub> | DC Output Current, per Pin | ±25 | mA | | Icc | DC Supply Current, V <sub>CC</sub> and GND Pins | ±50 | mA | | P <sub>D</sub> | Power Dissipation in Still Air, SOIC Package† TSSOP Package† | 500<br>450 | mW | | T <sub>stg</sub> | Storage Temperature Range | - 65 to + 150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 Seconds<br>SOIC or TSSOP Package | 260 | °C | This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range GND $\leq$ ( $V_{in}$ or $V_{out}$ ) $\leq$ $V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or $V_{\rm CC}$ ). Unused outputs must be left open. Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. †Derating: SOIC Package: –7 mW/°C from 65° to 125°C TSSOP Package: –6.1 mW/°C from 65° to 125°C #### RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | Min | Max | Unit | |------------------------------------|------------------------------------------------------|-------------|-----------------|------| | V <sub>CC</sub> | DC Supply Voltage (Referenced to GND) | 2.5* | 6.0 | V | | V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) | | V <sub>CC</sub> | V | | T <sub>A</sub> | Operating Temperature Range, All Package Types | <b>–</b> 55 | +125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise/Fall Time $V_{CC} = 2.0 \text{ V}$ | 0 | 1000 | ns | | | (Figure 1) $V_{CC} = 4.5 \text{ V}$ | 0 | 500 | | | | $V_{CC} = 6.0 \text{ V}$ | 0 | 400 | | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. # DC CHARACTERISTICS (Voltages Referenced to GND) | | | | V <sub>cc</sub> | Guara | nteed Lim | ed Limit | | | |-----------------|-----------------------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------|------------------------------|------------------------------|------------------------------|------| | Symbol | Parameter | Conditio | n | V | -55 to 25°C | ≤85°C | ≤125°C | Unit | | V <sub>IH</sub> | Minimum High-Level Input Voltage | $V_{out} = 0.1 V \text{ or } V_{CC} - 0$<br>$ I_{out} \le 20 \mu A$ | ).1V | 2.0<br>3.0<br>4.5<br>6.0 | 1.50<br>2.10<br>3.15<br>4.20 | 1.50<br>2.10<br>3.15<br>4.20 | 1.50<br>2.10<br>3.15<br>4.20 | V | | V <sub>IL</sub> | Maximum Low-Level Input Voltage | $V_{out} = 0.1 V \text{ or } V_{CC} - 0$<br>$ I_{out} \le 20 \mu A$ | 0.1V | 2.0<br>3.0<br>4.5<br>6.0 | 0.50<br>0.90<br>1.35<br>1.80 | 0.50<br>0.90<br>1.35<br>1.80 | 0.50<br>0.90<br>1.35<br>1.80 | V | | V <sub>OH</sub> | Minimum High-Level Output Voltage (Q4-Q10, Q12-Q14) | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out} \le 20 \mu A$ | | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | V | | | | | $ I_{out} \le 2.4 \text{mA}$<br>$ I_{out} \le 4.0 \text{mA}$<br>$ I_{out} \le 5.2 \text{mA}$ | 3.0<br>4.5<br>6.0 | 2.48<br>3.98<br>5.48 | 2.34<br>3.84<br>5.34 | 2.20<br>3.70<br>5.20 | | | V <sub>OL</sub> | Maximum Low-Level Output Voltage (Q4-Q10, Q12-Q14) | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out} \le 20 \mu A$ | | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | V | | | | | $ I_{out} \le 2.4 \text{mA}$<br>$ I_{out} \le 4.0 \text{mA}$<br>$ I_{out} \le 5.2 \text{mA}$ | 3.0<br>4.5<br>6.0 | 0.26<br>0.26<br>0.26 | 0.33<br>0.33<br>0.33 | 0.40<br>0.40<br>0.40 | | <sup>\*</sup>The oscillator is guaranteed to function at 2.5 V minimum. However, parametrics are tested at <sup>2.0</sup> V by driving Pin 11 with an external clock source. #### DC CHARACTERISTICS (Voltages Referenced to GND) (continued) | | | | | V <sub>CC</sub> | Guara | nteed Lim | nit | | |-----------------|-------------------------------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------|----------------------|----------------------|------| | Symbol | Parameter | Condit | ion | V | -55 to 25°C | ≤85°C | ≤125°C | Unit | | V <sub>OH</sub> | Minimum High-Level Output Voltage<br>(Osc Out 1, Osc Out 2) | $V_{in} = V_{CC}$ or GND $ I_{out} \le 20\mu A$ | | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | V | | | | V <sub>in</sub> =V <sub>CC</sub> or GND | $ I_{out} \le 0.7 \text{mA}$<br>$ I_{out} \le 1.0 \text{mA}$<br>$ I_{out} \le 1.3 \text{mA}$ | 3.0<br>4.5<br>6.0 | 2.48<br>3.98<br>5.48 | 2.34<br>3.84<br>5.34 | 2.20<br>3.70<br>5.20 | | | V <sub>OL</sub> | Maximum Low-Level Output Voltage (Osc Out 1, Osc Out 2) | $V_{in} = V_{CC}$ or GND $ I_{out} \le 20\mu A$ | | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | V | | | | V <sub>in</sub> =V <sub>CC</sub> or GND | $\begin{aligned} & I_{out} \le 0.7 \text{mA} \\ & I_{out} \le 1.0 \text{mA} \\ & I_{out} \le 1.3 \text{mA} \end{aligned}$ | 3.0<br>4.5<br>6.0 | 0.26<br>0.26<br>0.26 | 0.33<br>0.33<br>0.33 | 0.40<br>0.40<br>0.40 | | | l <sub>in</sub> | Maximum Input Leakage Current | $V_{in} = V_{CC}$ or GND | | 6.0 | ±0.1 | ±1.0 | ±1.0 | μΑ | | I <sub>CC</sub> | Maximum Quiescent Supply Current (per Package) | $V_{in} = V_{CC}$ or GND $I_{out} = 0\mu A$ | | 6.0 | 4 | 40 | 160 | μΑ | # AC CHARACTERISTICS ( $C_L = 50 \text{ pF}$ , Input $t_r = t_f = 6 \text{ ns}$ ) | | | v <sub>cc</sub> | Guaranteed Limit | | | | |----------------------------------------|-------------------------------------------------------------|--------------------------|--------------------------|--------------------------|---------------------------|------| | Symbol | Parameter | v | -55 to 25°C | ≤85°C | ≤125°C | Unit | | f <sub>max</sub> | Maximum Clock Frequency (50% Duty Cycle) (Figures 1 and 4) | 2.0<br>3.0<br>4.5<br>6.0 | 6.0<br>10<br>30<br>50 | 9.0<br>14<br>28<br>45 | 8.0<br>12<br>25<br>40 | MHz | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Osc In to Q4* (Figures 1 and 4) | 2.0<br>3.0<br>4.5<br>6.0 | 300<br>180<br>60<br>51 | 375<br>200<br>75<br>64 | 450<br>250<br>90<br>75 | ns | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Osc In to Q14* (Figures 1 and 4) | 2.0<br>3.0<br>4.5<br>6.0 | 500<br>350<br>250<br>200 | 750<br>450<br>275<br>220 | 1000<br>600<br>300<br>250 | ns | | t <sub>PHL</sub> | Maximum Propagation Delay, Reset to Any Q (Figures 2 and 4) | 2.0<br>3.0<br>4.5<br>6.0 | 195<br>75<br>39<br>33 | 245<br>100<br>49<br>42 | 300<br>125<br>61<br>53 | ns | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Qn to Qn+1 (Figures 3 and 4) | 2.0<br>3.0<br>4.5<br>6.0 | 75<br>60<br>15<br>13 | 95<br>75<br>19<br>16 | 125<br>95<br>24<br>20 | ns | # AC CHARACTERISTICS ( $C_L$ = 50 pF, Input $t_r$ = $t_f$ = 6 ns) – continued | | | Vo | V <sub>CC</sub> | Guara | | | | |--------------------|--------------------------------------------|-----|-----------------|-------------|---------------|--------|------| | Symbol | Parameter | ``` | | –55 to 25°C | ≤ <b>85°C</b> | ≤125°C | Unit | | t <sub>TLH</sub> , | Maximum Output Transition Time, Any Output | 2. | .0 | 75 | 95 | 110 | ns | | t <sub>THL</sub> | (Figures 1 and 4) | 3. | .0 | 27 | 32 | 36 | | | | | 4. | .5 | 15 | 19 | 22 | | | | | 6. | .0 | 13 | 16 | 19 | | | C <sub>in</sub> | Maximum Input Capacitance | | | 10 | 10 | 10 | pF | <sup>\*</sup> For $T_A$ = 25°C and $C_L$ = 50 pF, typical propagation delay from Clock to other Q outputs may be calculated with the following equations: $V_{CC}$ = 2.0 V: $t_P$ = [93.7 + 59.3 (n-1)] ns $V_{CC}$ = 4.5 V: $t_P$ = [30.25 + 14.6 (n-1)] ns $V_{CC}$ = 3.0 V: $t_P$ = [61.5+ 34.4 (n-1)] ns $V_{CC}$ = 6.0 V: $t_P$ = [24.4 + 12 (n-1)] ns | | | Typical @ 25°C, V <sub>CC</sub> = 5.0 V | | |----------|----------------------------------------------|-----------------------------------------|----| | $C_{PD}$ | Power Dissipation Capacitance (Per Package)* | 35 | pF | <sup>\*</sup>Used to determine the no-load dynamic power consumption: $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ . #### **TIMING REQUIREMENTS** (Input $t_r = t_f = 6 \text{ ns}$ ) | | | v <sub>cc</sub> | Guara | nteed Lin | nit | | |---------------------------------|------------------------------------------------|-----------------|-------------|-----------|--------|------| | Symbol | Parameter | V | -55 to 25°C | ≤85°C | ≤125°C | Unit | | t <sub>rec</sub> | Minimum Recovery Time, Reset Inactive to Clock | 2.0 | 100 | 125 | 150 | ns | | | (Figure 2) | 3.0 | 75 | 100 | 120 | | | | | 4.5 | 20 | 25 | 30 | | | | | 6.0 | 17 | 21 | 25 | | | t <sub>w</sub> | Minimum Pulse Width, Clock | 2.0 | 75 | 95 | 110 | ns | | | (Figure 1) | 3.0 | 27 | 32 | 36 | | | | | 4.5 | 15 | 19 | 23 | | | | | 6.0 | 13 | 16 | 19 | | | t <sub>w</sub> | Minimum Pulse Width, Reset | 2.0 | 75 | 95 | 110 | ns | | | (Figure 2) | 3.0 | 27 | 32 | 36 | | | | | 4.5 | 15 | 19 | 23 | | | | | 6.0 | 13 | 16 | 19 | | | t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times | 2.0 | 1000 | 1000 | 1000 | ns | | | (Figure 1) | 3.0 | 800 | 800 | 800 | | | | | 4.5 | 500 | 500 | 500 | | | | | 6.0 | 400 | 400 | 400 | | #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |------------------|-----------------------|-----------------------| | MC74HC4060ADR2G | SOIC-16<br>(Pb-Free) | 2500 Units / Reel | | MC74HC4060ADTR2G | TSSOP-16<br>(Pb-Free) | 2500 Units / Reel | # **DISCONTINUED** (Note 1) | Device | Package | Shipping <sup>†</sup> | |-------------------|-----------------------|-----------------------| | MC74HC4060ADG | SOIC-16<br>(Pb-Free) | 48 Units / Rail | | NLV74HC4060ADR2G* | SOIC-16<br>(Pb-Free) | 2500 Units / Reel | | MC74HC4060ADTG | TSSOP-16<br>(Pb-Free) | 96 Units / Rail | | NLVHC4060ADTR2G* | TSSOP-16<br>(Pb-Free) | 2500 Units / Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>1.</sup> **DISCONTINUED:** This device is not recommended for new design. Please contact your **onsemi** representative for information. The most current information on this device may be available on <a href="https://www.onsemi.com">www.onsemi.com</a>. <sup>\*</sup>NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable. #### **PIN DESCRIPTIONS** #### **INPUTS** #### Osc In (Pin 11) Negative-edge triggering clock input. A high-to-low transition on this input advances the state of the counter. Osc In may be driven by an external clock source. #### Reset (Pin 12) Active-high reset. A high level applied to this input asynchronously resets the counter to its zero state (forcing all Q outputs low) and disables the oscillator. #### **OUTPUTS** #### Q4—Q10, Q12-Q14 (Pins 7, 5, 4, 6, 13, 15, 1, 2, 3) Active-high outputs. Each Qn output divides the Clock input frequency by $2^N$ . The user should note the Q1, Q2, Q3 and Q11 are not available as outputs. #### Osc Out 1, Osc Out 2 (Pins 9, 10) Oscillator outputs. These pins are used in conjunction with Osc In and the external components to form an oscillator. When Osc In is being driven with an external clock source, Osc Out 1 and Osc Out 2 must be left open circuited. With the crystal oscillator configuration in Figure 6, Osc Out 2 must be left open circuited. #### **SWITCHING WAVEFORMS** Figure 1. Figure 2. Figure 3. \*Includes all probe and jig capacitance Figure 4. Test Circuit Figure 5. Expanded Logic Diagram Figure 6. Oscillator Circuit Using RC Configuration Figure 7. Pierce Crystal Oscillator Circuit $\textbf{TABLE 1. CRYSTAL OSCILLATOR AMPLIFIER SPECIFICATIONS} \ (T_A = 25 ^{\circ}\text{C}; \ Input = Pin \ 11, \ Output = Pin \ 10)$ | Туре | | Positive Reactance (Pierce) | |------------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------| | Input Resistance, R <sub>in</sub> | | 60MΩ Minimum | | Output Impedance, Z <sub>out</sub> (4.5V Supply) | | 200Ω (See Text) | | Input Capacitance, C <sub>in</sub> | | 5pF Typical | | Output Capacitance, Cout | | 7pF Typical | | Series Capacitance, Ca | | 5pF Typical | | Open Loop Voltage Gain with Output at Full Swing, $\alpha$ | 3Vdc Supply<br>4Vdc Supply<br>5Vdc Supply<br>6Vdc Supply | 5.0 Expected Minimum 4.0 Expected Minimum 3.3 Expected Minimum 3.1 Expected Minimum | # PIERCE CRYSTAL OSCILLATOR DESIGN Value are supplied by crystal manufacturer (parallel resonant crystal). Figure 8. Equivalent Crystal Networks NOTE: C = C1 + $C_{in}$ and R = R1 + $R_{out}$ . $C_o$ is considered as part of the load. $C_a$ and $R_f$ typically have minimal effect below 2MHz. Figure 9. Series Equivalent Crystal Load Values are listed in Table 1. Figure 10. Parasitic Capacitances of the Amplifier #### **DESIGN PROCEDURES** The following procedure applies for oscillators operating below 2MHz where Z is a resistor R1. Above 2MHz, additional impedance elements should be considered: $C_{out}$ and $C_a$ of the amp, feedback resistor $R_f$ , and amplifier phase shift error from $180^{\circ}C$ Step 1: Calculate the equivalent series circuit of the crystal at the frequency of oscillation. $$Z_{e} = \frac{-jX_{C_{0}}(R_{S} + jX_{L_{S}} - jX_{C_{S}})}{-jX_{C_{0}} + R_{S} + jX_{L_{S}} - jX_{C_{S}}} = R_{e} + jX_{e}$$ Reactance $jX_e$ should be positive, indicating that the crystal is operating as an inductive reactance at the oscillation frequency. The maximum $R_s$ for the crystal should be used in the equation. - Step 2: Determine $\beta$ , the attenuation, of the feedback network. For a closed-loop gain of $2, A_v\beta = 2, \beta = 2/A_v$ where $A_v$ is the gain of the HC4060A amplifier. - Step 3: Determine the manufacturer's loading capacitance. For example: A manufacturer may specify an external load capacitance of 32pF at the required frequency. - Step 4: Determine the required Q of the system, and calculate $R_{load}$ , For example, a manufacturer specifies a crystal Q of 100,000. In-circuit Q is arbitrarily set at 20% below crystal Q or 80,000. Then $R_{load} = (2\pi f_o L_S/Q) R_s$ where $L_s$ and $R_s$ are crystal parameters. Step 5: Simultaneously solve, using a computer, $$\beta = \frac{X_C \cdot X_{C2}}{R \cdot R_e + X_{C2} (X_e - X_C)}$$ (with feedback phase shift = 180°) (Eq 1) $$X_{e} = X_{C2} + X_{C} + \frac{R_{e}X_{C2}}{R} = X_{Cload} \quad \text{(where the loading capacitor is an external load, not including $C_{o}$)} \tag{Eq 2}$$ $$R_{load} = \frac{RX_{C_0}X_{C2} \left[ (X_C + X_{C2})(X_C + X_{C_0}) - X_C(X_C + X_{C_0} + X_{C2}) \right]}{X^2_{C2}(X_C + X_{C_0})^2 + R^2(X_C + X_{C_0} + X_{C2})^2}$$ (Eq 3 Here $R = R_{out} + R1$ . $R_{out}$ is amp output resistance, R1 is Z. The C corresponding to $X_C$ is given by $C = C1 + C_{in}$ . Alternately, pick a value for R1 (i.e, let R1 = R<sub>S</sub>). Solve Equations 1 and 2 for C1 and C2. Use Equation 3 and the fact that $Q = 2\pi f_o L_s/(R_s + R_{load})$ to find in-circuit Q. If Q is not satisfactory pick another value for R1 and repeat the procedure. #### **CHOOSING R1** Power is dissipated in the effective series resistance of the crystal. The drive level specified by the crystal manufacturer is the maximum stress that a crystal can withstand without damage or excessive shift in frequency. R1 limits the drive level To verify that the maximum dc supply voltage does not overdrive the crystal, monitor the output frequency as a function of voltage at Osc Out 2 (Pin 9). The frequency should increase very slightly as the dc supply voltage is increased. An overdriven crystal will decrease in frequency or become unstable with an increase in supply voltage. The operating supply voltage must be reduced or R1 must be increased in value if the overdriven condition exists. The user should note that the oscillator start-up time is proportional to the value of R1. #### SELECTING R<sub>f</sub> The feedback resistor, $R_f$ , typically ranges up to $20M\Omega$ . $R_f$ determines the gain and bandwidth of the amplifier. Proper bandwidth insures oscillation at the correct frequency plus roll-off to minimize gain at undesirable frequencies, such as the first overtone. R<sub>f</sub> must be large enough so as to not affect the phase of the feedback network in an appreciable manner. # ACKNOWLEDGEMENTS AND RECOMMENDED REFERENCES The following publications were used in preparing this data sheet and are hereby acknowledged and recommended for reading: Technical Note TN-24, Statek Corp. Technical Note TN-7, Statek Corp. - D. Babin, "Designing Crystal Oscillators", Machine Design, March 7, 1985. - D. Babin, "Guidelines for Crystal Oscillator Design", Machine Design, April 25, 1985. #### ALSO RECOMMENDED FOR READING: - E. Hafner, "The Piezoelectric Crystal Unit-Definitions and Method of Measurement", Proc. IEEE, Vol. 57, No. 2, Feb., 1969. - D. Kemper, L. Rosine, "Quartz Crystals for Frequency Control", Electro-Technology, June, 1969. - P. J. Ottowitz, "A Guide to Crystal Selection", Electronic Design, May, 1966. Figure 11. Timing Diagram #### SOIC-16 9.90x3.90x1.37 1.27P CASE 751B ISSUE M **DATE 18 OCT 2024** #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2018. - 2. DIMENSION IN MILLIMETERS. ANGLE IN DEGREES. - 3. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD PROTRUSION. - 4. MAXIMUM MOLD PROTRUSION 0.15mm PER SIDE. - 5. DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127mm TOTAL IN EXCESS OF THE 6 DIMENSION AT MAXIMUM MATERIAL CONDITION. | MILLIMETERS | | | | | | |--------------------------------|----------|------|------|--|--| | DIM | MIN | NOM | MAX | | | | А | 1.35 | 1.55 | 1.75 | | | | A1 | 0.10 | 0.18 | 0.25 | | | | A2 | 1.25 | 1.37 | 1.50 | | | | b | 0.35 | 0.42 | 0.49 | | | | С | 0.19 | 0.22 | 0.25 | | | | D | 9.90 BSC | | | | | | E | 6.00 BSC | | | | | | E1 | 3.90 BSC | | | | | | е | 1.27 BSC | | | | | | h | 0.25 | | 0.50 | | | | L | 0.40 | 0.83 | 1.25 | | | | L1 | 1.05 REF | | | | | | Θ | 0. | | 7* | | | | TOLERANCE OF FORM AND POSITION | | | | | | | aaa | 0.10 | | | | | | bbb | 0.20 | | | | | | ccc | 0.10 | | | | | | ddd | 0.25 | | | | | | eee | 0.10 | | | | | #### RECOMMENDED MOUNTING FOOTPRINT \*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE onsemi SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D | DOCUMENT NUMBER: | 98ASB42566B | Electronic versions are uncontrolled except when accessed directly from the Document Reposite Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOIC-16 9.90X3.90X1.37 1.27P | | PAGE 1 OF 2 | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. # SOIC-16 9.90x3.90x1.37 1.27P CASE 751B ISSUE M **DATE 18 OCT 2024** # GENERIC MARKING DIAGRAM\* XXXXX = Specific Device Code A = Assembly Location WL = Wafer Lot Y = Year WW = Work Week G = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. | STYLE 1: | | STYLE 2: | | STYLE 3: | S | TYLE 4: | | |---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------| | PIN 1. | COLLECTOR | PIN 1. | CATHODE | PIN 1. | COLLECTOR, DYE #1 | PIN 1. | COLLECTOR, DYE #1 | | 2. | BASE | 2. | ANODE | 2. | BASE, #1 | 2. | COLLECTOR, #1 | | 3. | EMITTER | 3. | NO CONNECTION | 3. | EMITTER, #1 | 3. | COLLECTOR, #2 | | 4. | NO CONNECTION | 4. | CATHODE | 4. | COLLECTOR, #1 | 4. | COLLECTOR, #2 | | 5. | EMITTER | 5. | CATHODE | 5. | COLLECTOR, #2 | 5. | COLLECTOR, #3 | | 6. | BASE | 6. | NO CONNECTION | 6. | BASE, #2 | 6. | COLLECTOR, #3 | | 7. | COLLECTOR | 7. | ANODE | 7. | EMITTER, #2 | 7. | COLLECTOR, #4 | | 8. | COLLECTOR | 8. | CATHODE | 8. | COLLECTOR, #2 | 8. | COLLECTOR, #4 | | 9. | BASE | 9. | CATHODE | 9. | COLLECTOR, #3 | 9. | BASE, #4 | | 10. | EMITTER | 10. | ANODE | 10. | BASE, #3 | 10. | EMITTER, #4 | | 11. | NO CONNECTION | 11. | NO CONNECTION | 11. | | 11. | | | | EMITTER | 12. | CATHODE | 12. | | 12. | | | 13. | | 13. | | 13. | COLLECTOR, #4 | 13. | | | 14. | COLLECTOR | 14. | NO CONNECTION | 14. | BASE, #4 | 14. | | | | EMITTER | 15. | ANODE | 15. | EMITTER, #4 | 15. | | | 16. | COLLECTOR | 16. | CATHODE | 16. | COLLECTOR, #4 | 16. | EMITTER, #1 | | | | | | | | | | | | | | | | | | | | STYLE 5: | | STYLE 6: | | STYLE 7: | | | | | STYLE 5:<br>PIN 1. | DRAIN, DYE #1 | STYLE 6:<br>PIN 1. | | STYLE 7:<br>PIN 1. | SOURCE N-CH | | | | | DRAIN, DYE #1<br>DRAIN, #1 | | CATHODE | | SOURCE N-CH<br>COMMON DRAIN (OUTPUT) | | | | PIN 1. | , | PIN 1.<br>2.<br>3. | CATHODE<br>CATHODE | PIN 1. | COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT) | | | | PIN 1.<br>2. | DRAIN, #1 | PIN 1.<br>2.<br>3. | CATHODE<br>CATHODE<br>CATHODE | PIN 1.<br>2. | COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT)<br>GATE P-CH | | | | PIN 1.<br>2.<br>3. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3 | PIN 1.<br>2.<br>3.<br>4.<br>5. | CATHODE<br>CATHODE<br>CATHODE<br>CATHODE | PIN 1.<br>2.<br>3.<br>4.<br>5. | COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT)<br>GATE P-CH<br>COMMON DRAIN (OUTPUT) | | | | PIN 1.<br>2.<br>3.<br>4.<br>5. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3<br>DRAIN, #3 | PIN 1.<br>2.<br>3.<br>4.<br>5. | CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>CATHODE | PIN 1.<br>2.<br>3.<br>4.<br>5. | COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT)<br>GATE P-CH<br>COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT) | | | | PIN 1.<br>2.<br>3.<br>4.<br>5. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3<br>DRAIN, #3<br>DRAIN, #4 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6. | CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>CATHODE<br>CATHODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6. | COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT)<br>GATE P-CH<br>COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT) | | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3<br>DRAIN, #3<br>DRAIN, #4<br>DRAIN, #4 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7. | COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT)<br>GATE P-CH<br>COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT)<br>SOURCE P-CH | | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>DRAIN, #3<br>DRAIN, #3<br>DRAIN, #4<br>DRAIN, #4<br>GATE, #4 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) GATE P-CH COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) SOURCE P-CH SOURCE P-CH | | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 SOURCE, #4 | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE ANODE | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) GATE P-CH COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT) | | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 GRAIE, #4 SOURCE, #4 GATE, #3 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE ANODE ANODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. | COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) GATE P-CH COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) | | | | PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 GATE, #4 SOURCE, #4 GOTE, #3 SOURCE, #3 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. | COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) GATE P-CH COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) | | | | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 SOURCE, #4 SOURCE, #4 GATE, #3 SOURCE, #3 GATE, #2 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. | COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) GATE P-CH COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) GATE N-CH | | | | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 GATE, #4 SOURCE, #4 GATE, #3 SOURCE, #3 SOURCE, #2 SOURCE, #2 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) GATE P-CH COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) CATE N-CH COMMON DRAIN (OUTPUT) | | | | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. 14. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #3 DRAIN, #4 GATE, #4 SOURCE, #4 GATE, #3 SOURCE, #3 GATE, #2 SOURCE, #2 GATE, #1 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. 14. | COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) GATE P-CH COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) GATE N-CH COMMON DRAIN (OUTPUT) GATE N-CH COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) | | | | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 GATE, #4 SOURCE, #4 GATE, #3 SOURCE, #3 SOURCE, #2 SOURCE, #2 | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE | PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) GATE P-CH COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) CATE N-CH COMMON DRAIN (OUTPUT) | | | | DOCUMENT NUMBER: | 98ASB42566B | Electronic versions are uncontrolled except when accessed directly from the Document Reposito Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOIC-16 9.90X3.90X1.37 1.27P | | PAGE 2 OF 2 | | onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. **DATE 19 OCT 2006** TSSOP-16 WB #### NOTES - DIMENSIONING AND TOLERANCING PER - ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. - DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT - EXCEED 0.15 (0.006) PER SIDE. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. - INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABILE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. TERMINIAL NILMBERS ADE SUCIUMI ECIP. - TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. - DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIMETERS | | INCHES | | | |-----|-------------|------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | | В | 4.30 | 4.50 | 0.169 | 0.177 | | | С | | 1.20 | | 0.047 | | | D | 0.05 | 0.15 | 0.002 | 0.006 | | | F | 0.50 | 0.75 | 0.020 | 0.030 | | | G | 0.65 BSC | | 0.026 BSC | | | | Н | 0.18 | 0.28 | 0.007 | 0.011 | | | J | 0.09 | 0.20 | 0.004 | 0.008 | | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | | K | 0.19 | 0.30 | 0.007 | 0.012 | | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | | L | 6.40 BSC | | 0.252 BSC | | | | M | 0 ° | 8° | 0 ° | 8 ° | | #### **RECOMMENDED** SOLDERING FOOTPRINT\* <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### **GENERIC** MARKING DIAGRAM\* = Specific Device Code XXXX Α = Assembly Location = Wafer Lot L = Year W = Work Week G or • = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98ASH70247A | Electronic versions are uncontrolled except when accessed directly from the Document Reposit<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | TSSOP-16 | | PAGE 1 OF 1 | | onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.or #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales