

# MOSFET - N-Channel, POWERTRENCH<sup>®</sup>, SyncFET™

**30 V, 20 A, 2.2 m** $\Omega$ 

# **FDMC7660S**

#### **General Description**

The FDMC7660S has been designed to minimize losses in power conversion applications. Advancements in both silicon and package technologies have been combined to offer the lowest  $r_{DS(on)}$  while maintaining excellent switching performance. This device has the added benefit of an efficient monolithic Schottky body diode.

#### Features

- Max  $r_{DS(on)} = 2.2 \text{ m}\Omega$  at  $V_{GS} = 10 \text{ V}$ ,  $I_D = 20 \text{ A}$
- Max  $r_{DS(on)} = 2.95 \text{ m}\Omega$  at  $V_{GS} = 4.5 \text{ V}$ ,  $I_D = 18 \text{ A}$
- High Performance Technology for Extremely Low r<sub>DS(on)</sub>
- This Device is Pb-Free, Halide Free and is RoHS Compliant

#### **Applications**

- Synchronous Rectifier for DC/DC Converters
- Notebook Vcore/GPU Low Side Switch
- Networking Point of Load Low Side Switch
- Telecom Secondary Side Rectification

### **MOSFET MAXIMUM RATINGS** ( $T_A = 25^{\circ}C$ , unless otherwise noted)

| Symbol                            | Parameter                                                                                                                                                                                                                                                                               | Ratings                | Unit |
|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|
| $V_{DS}$                          | Drain to Source Voltage                                                                                                                                                                                                                                                                 | 30                     | V    |
| $V_{GS}$                          | Gate to Source Voltage (Note 4)                                                                                                                                                                                                                                                         | ±20                    | V    |
| I <sub>D</sub>                    | $ \begin{array}{ll} \text{Drain Current} \\ - \text{ Continuous (Package Limited) } T_{C} = 25^{\circ}\text{C} \\ - \text{ Continuous (Silicon Limited) } T_{C} = 25^{\circ}\text{C} \\ - \text{ Continuous } T_{A} = 25^{\circ}\text{C (Note 1a)} \\ - \text{ Pulsed} \\ \end{array} $ | 40<br>100<br>20<br>200 | A    |
| E <sub>AS</sub>                   | Single Pulse Avalanche Energy (Note 3)                                                                                                                                                                                                                                                  | 128                    | mJ   |
| P <sub>D</sub>                    | Power Dissipation<br>Power Dissipation (Note 1a)                                                                                                                                                                                                                                        | 41<br>2.3              | W    |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction<br>Temperature Range                                                                                                                                                                                                                                     | -55 to +150            | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

### THERMAL CHARACTERISTICS (T<sub>C</sub> = 25°C, unless otherwise noted)

| Symbol           | Parameter                                         | Ratings | Unit |
|------------------|---------------------------------------------------|---------|------|
| $R_{\theta JC}$  | Thermal Resistance, Junction to Case              | 3       | °C/W |
| R <sub>θJA</sub> | Thermal Resistance, Junction to Ambient (Note 1a) | 53      |      |

| V <sub>DS</sub> | r <sub>DS(on)</sub> MAX | I <sub>D</sub> MAX |
|-----------------|-------------------------|--------------------|
| 30 V            | 2.2 m $\Omega$ @ 10 V   | 20 A               |
|                 | 2.95 mΩ @4.5 V          |                    |



PQFN8 3.3X3.3, 0.65P (Power 33) CASE 483AK

#### **MARKING DIAGRAM**

&Z&3&K FDMC 7660S

&Z = Assembly Plant Code &3 = 3-Digit Date Code

&K = 2–Digits Lot Run Traceability Code

FDMC7660S = Device Code

#### **PIN ASSIGNMENT**



#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 5 of this data sheet.

# **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted)

| Symbol                                 | Parameter                                                   | Test Condition                                                                      | Min | Тур  | Max  | Unit  |
|----------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------------------------------|-----|------|------|-------|
| OFF CHAR                               | ACTERISTICS                                                 |                                                                                     |     | •    | •    |       |
| BV <sub>DSS</sub>                      | Drain to Source Breakdown Voltage                           | I <sub>D</sub> = 1 mA, V <sub>GS</sub> = 0 V                                        | 30  | -    | _    | V     |
| $\frac{\Delta BV_{DSS}}{\Delta T_{J}}$ | Breakdown Voltage Temperature<br>Coefficient                | I <sub>D</sub> = 1 mA, referenced to 25°C                                           | -   | 13   | -    | mV/°C |
| I <sub>DSS</sub>                       | Zero Gate Voltage Drain Current                             | V <sub>DS</sub> = 24 V, V <sub>GS</sub> = 0 V                                       | -   | -    | 500  | μΑ    |
| I <sub>GSS</sub>                       | Gate to Source Leakage Current                              | V <sub>GS</sub> = 20 V, V <sub>DS</sub> = 0 V                                       | _   | -    | 100  | nA    |
| ON CHARA                               | CTERISTICS                                                  |                                                                                     |     |      |      |       |
| V <sub>GS(th)</sub>                    | Gate to Source Threshold Voltage                            | $V_{GS} = V_{DS}$ , $I_D = 1 \text{ mA}$                                            | 1.2 | 1.6  | 2.5  | V     |
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | I <sub>D</sub> = 1 mA, referenced to 25°C                                           | _   | -3   | -    | mV/°C |
| r <sub>DS(on)</sub>                    | Static Drain to Source On Resistance                        | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 20 A                                       | _   | 1.7  | 2.2  | mΩ    |
|                                        |                                                             | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 18 A                                      | _   | 2.5  | 2.95 |       |
|                                        |                                                             | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 20 A,T <sub>J</sub> = 125°C                | -   | 2.2  | 3.1  |       |
| 9FS                                    | Forward Transconductance                                    | V <sub>DD</sub> = 5 V, I <sub>D</sub> = 20 A                                        | -   | 129  | _    | S     |
| DYNAMIC C                              | CHARACTERISTICS                                             |                                                                                     |     | •    | •    |       |
| C <sub>iss</sub>                       | Input Capacitance                                           | V <sub>DS</sub> = 15 V, V <sub>GS</sub> = 0 V, f = 1 MHz                            | _   | 3250 | 4325 | pF    |
| C <sub>oss</sub>                       | Output Capacitance                                          | ]                                                                                   | -   | 1260 | 1680 | pF    |
| C <sub>rss</sub>                       | Reverse Transfer Capacitance                                | ]                                                                                   | _   | 105  | 160  | pF    |
| R <sub>g</sub>                         | Gate Resistance                                             |                                                                                     | 0.1 | 0.8  | 1.6  | Ω     |
| SWITCHING                              | CHARACTERISTICS                                             |                                                                                     |     |      |      |       |
| t <sub>d(on)</sub>                     | Turn-On Delay Time                                          | V <sub>DD</sub> = 15 V, I <sub>D</sub> = 20 A,                                      | _   | 14   | 25   | ns    |
| t <sub>r</sub>                         | Rise Time                                                   | $V_{GS} = 10 \text{ V}, R_{GEN} = 6 \Omega$                                         | _   | 5    | 10   | ns    |
| t <sub>d(off)</sub>                    | Turn-Off Delay Time                                         | ]                                                                                   | _   | 34   | 54   | ns    |
| t <sub>f</sub>                         | Fall Time                                                   |                                                                                     | _   | 3.9  | 10   | ns    |
| Q <sub>g(TOT)</sub>                    | Total Gate Charge                                           | V <sub>GS</sub> = 0 V to 10 V, V <sub>DD</sub> = 15 V, I <sub>D</sub> = 20 A        | _   | 47   | 66   | nC    |
|                                        |                                                             | $V_{GS} = 0 \text{ V to } 4.5 \text{ V}, V_{DD} = 15 \text{ V}, I_D = 20 \text{ A}$ | _   | 21   | 29   | nC    |
| $Q_{gs}$                               | Gate to Source Charge                                       | V <sub>DD</sub> = 15 V, I <sub>D</sub> = 20 A                                       | -   | 9.5  | -    | nC    |
| Q <sub>gd</sub>                        | Gate to Drain "Miller" Charge                               | ]                                                                                   |     | 5    |      | nC    |
| DRAIN-SOL                              | JRCE DIODE CHARACTERISTICS                                  |                                                                                     |     |      |      |       |
| $V_{SD}$                               | Source to Drain Diode Forward Voltage                       | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 20 A (Note 2)                               | -   | 0.8  | 1.2  | V     |
|                                        |                                                             | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 1.9 A (Note 2)                              | _   | 0.4  | 1.2  | V     |
| t <sub>rr</sub>                        | Reverse Recovery Time                                       | I <sub>F</sub> = 20 A, di/dt = 300 A/μs                                             | -   | 31   | 50   | ns    |
| Q <sub>rr</sub>                        | Reverse Recovery Charge                                     | 1                                                                                   | -   | 39   | 62   | nC    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

1.  $R_{\theta JA}$  is determined with the device mounted on a 1 in<sup>2</sup> pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR-4 material.  $R_{\theta JC}$  is guaranteed by design while  $R_{\theta CA}$  is determined by the user's board design.



a. 53°C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper



b. 125°C/W when mounted on a minimum pad of 2 oz copper

- 2. Pulse Test: Pulse Width < 300  $\mu s, \, \text{Duty cycle} < 2.0\%.$
- Starting T<sub>J</sub> = 25°C, N-ch: L = 1 mH, I<sub>AS</sub> = 16 A, V<sub>DD</sub> = 27 V, V<sub>GS</sub> = 10 V.
   As an N-ch device, the negative Vgs rating is for low duty cycle pulse occurrence only. No continuous rating is implied.

### TYPICAL CHARACTERISTICS (T<sub>J</sub> = 25°C, unless otherwise noted)



Figure 1. On Region Characteristics



Figure 2. Normalized On–Resistance vs.
Drain Current and Gate Voltage



Figure 3. Normalized On Resistance vs. Junction Temperature



Figure 4. On-Resistance vs. Gate to Source Voltage



Figure 5. Transfer Characteristics



Figure 6. Source to Drain Diode Forward Voltage vs.
Source Current

### TYPICAL CHARACTERISTICS (T<sub>J</sub> = 25°C, unless otherwise noted) (continued)



Figure 7. Gate Charge Characteristics



Figure 8. Capacitance vs. Drain to Source Voltage



Figure 9. Unclamped Inductive Switching Capability



Figure 10. Maximum Continuous Drain Current vs.

Case Temperature



Figure 11. Forward Bias Safe Operating Area



Figure 12. Single Pulse Maximum Power Dissipation

### TYPICAL CHARACTERISTICS (T<sub>J</sub> = 25°C, unless otherwise noted) (continued)



Figure 13. Junction-to-Ambient Transient Thermal Response Curve

#### PACKAGE MARKING AND ORDERING INFORMATION

| Device    | Device Marking | Package                                                      | Reel Size | Tape Width | Shipping <sup>†</sup> |
|-----------|----------------|--------------------------------------------------------------|-----------|------------|-----------------------|
| FDMC7660S | FDMC7660S      | PQFN8 3.3X3.3, 0.65P<br>(Power 33)<br>(Pb–Free, Halide Free) | 13"       | 12 mm      | 3000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

POWERTRENCH is registered trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries.

SyncFET is trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries.





#### PQFN8 3.3X3.3, 0.65P CASE 483AK ISSUE B

**DATE 12 OCT 2021** 



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009.
- 2. CONTROLLING DIMENSION. MILLIMETERS
- 3. COPLANARITY APPLIES TO THE EXPOSED PADS AS WELL AS THE TERMINALS.
- 4. DIMENSIONS D1 AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS.
- SEATING PLANE IS DEFINED BY THE TERMINALS. "A1" IS DEFINED AS THE DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY.
- 6. IT IS RECOMMENDED TO HAVE NO TRACES OR VIAS WITHIN THE KEEP OUT AREA.







# LAND PATTERN RECOMMENDATION

\*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ON SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D.

| DIM   | MILLIMETERS |      |      |  |  |
|-------|-------------|------|------|--|--|
| Diii. | MIN.        | NOM. | MAX. |  |  |
| Α     | 0.90        | 1.00 | 1.10 |  |  |
| A1    | 0.00        | -    | 0.05 |  |  |
| A3    | 0.20 REF    |      |      |  |  |
| b     | 0.27        | 0.32 | 0.37 |  |  |
| D     | 3.20        | 3.30 | 3.40 |  |  |
| D2    | 2.17        | 2.27 | 2.37 |  |  |
| D3    | 0.42        | 0.52 | 0.62 |  |  |
| Е     | 3.20        | 3.30 | 3.40 |  |  |
| E2    | 1.50        | 1.70 |      |  |  |
| E3    | 0.10        | 0.20 | 0.30 |  |  |
| E4    | 0.29        | 0.39 | 0.49 |  |  |
| е     | 0.65 BSC    |      |      |  |  |
| e/2   | 0.325 BSC   |      |      |  |  |
| e1    | 0.98 BSC    |      |      |  |  |
| k     | 0.91 REF    |      |      |  |  |
| L     | 0.30        | 0.40 | 0.50 |  |  |
|       |             |      |      |  |  |

| DOCUMENT NUMBER: | 98AON13660G          | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | PQFN8 3.3X3.3, 0.65P |                                                                                                                                                                                     | PAGE 1 OF 1 |  |

onsemi and ONSEMi. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

# ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales