

# High Accuracy anyCAP™ 200 mA Low Dropout Linear Regulator

**ADP3303** 

#### **FEATURES**

High Accuracy Over Line and Load  $\pm 0.8\%$  @ at  $+25^{\circ}$ C,  $\pm 1.4\%$  Over Temperature

Ultralow Dropout Voltage: 180 mV (Typ) @ 200 mA

Requires Only  $C_0 = 0.47~\mu\text{F}$  for Stability
anyCAP = Stable with All Types of Capacitors
(Including MLCC)
3.2 V to 12 V Supply Range
Current and Thermal Limiting

Low Noise
Dropout Detector
Low Shutdown Current: < 1 μA
Thermally Enhanced SO-8 Package
Excellent Line and Load Regulation Performance

APPLICATIONS
Cellular Telephones
Notebook, Palmtop Computers
Battery Powered Systems
Portable Instruments
Post Regulator for Switching Supplies
Bar Code Scanners

#### **GENERAL DESCRIPTION**

The ADP3303 is a member of the ADP330x family of precision low dropout any CAP voltage regulators. The ADP3303 stands out from the conventional LDOs with a novel architecture, an enhanced process and a new package. Its patented design requires only a 0.47  $\mu F$  output capacitor for stability. This device is insensitive to capacitor Equivalent Series Resistance (ESR) and is stable with any good quality capacitor, including ceramic types (MLCC) for space restricted applications. The ADP3303 achieves exceptional accuracy of  $\pm 0.8\%$  at room temperature and  $\pm 1.4\%$  overall accuracy over temperature, line and load regulations. The dropout voltage of the ADP3303 is only 180 mV (typical) at 200 mA.

In addition to the new architecture and process, ADI's new proprietary thermally enhanced package (Thermal Coastline) can handle 1 W of power dissipation without external heatsink or large copper surface on the PC board. This keeps PC board real estate to a minimum and makes the ADP3303 very attractive for use in portable equipment.

The ADP3303 operates with a wide input voltage range from 3.2 V to 12 V and delivers a load current in excess of 200 mA.

#### FUNCTIONAL BLOCK DIAGRAM





Figure 1. Typical Application Circuit

It features an error flag that signals when the device is about to lose regulation or when the short circuit or thermal overload protection is activated. Other features include shutdown and optional noise reduction capabilities. The ADP330x anyCAP LDO family offers a wide range of output voltages and output current levels:

ADP3300 (50 mA, SOT-23) ADP3301 (100 mA) ADP3302 (100 mA, Dual Output) ADP3307 (100 mA, SOT-23-6) ADP3308 (50 mA, SOT-23-5) ADP3309 (100 mA, SOT-23-5)

anyCAP is a trademark of Analog Devices Inc.

#### REV.B

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781/329-4700 World Wide Web Site: http://www.analog.com
Fax: 781/461-3113 © Analog Devices, Inc., 2011

## $\label{eq:continuous_special_problem} \textbf{ADP3303-xx-SPECIFICATIONS} \ \ \text{$(@T_A = -25^{\circ}\text{C to } +85^{\circ}\text{C}, V_{IN} = 7 \text{ V}, C_{IN} = 0.47 \text{ } \mu\text{F}, C_{OUT} = 0.47 \text{ } \mu\text{F}, unless otherwise noted})^1$

| Parameter                       | Symbol Conditions                    |                                                                                                                                                       | Min   | Typ                   | Max                 | Units            |
|---------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------------------|---------------------|------------------|
| OUTPUT VOLTAGE<br>ACCURACY      | V <sub>OUT</sub>                     | $V_{\rm IN}$ = $V_{\rm OUTNOM}$ +0.5 V to 12 V $I_{\rm L}$ = 0.1 mA to 200 mA $T_{\rm A}$ = +25°C                                                     | -0.8  |                       | +0.8                | %                |
|                                 |                                      | $V_{IN} = V_{OUTNOM} + 0.5 \text{ V} \text{ to } 12 \text{ V}$<br>$I_L = 0.1 \text{ mA to } 200 \text{ mA}$                                           | -1.4  |                       | +1.4                | %                |
| LINE REGULATION                 | $\frac{\Delta V_{O}}{\Delta V_{IN}}$ | $V_{IN} = V_{OUTNOM} + 0.5 \text{ V to } 12 \text{ V}$<br>$T_A = +25^{\circ}\text{C}$                                                                 |       | 0.01                  |                     | mV/V             |
| LOAD REGULATION                 | $\frac{\Delta V_{O}}{\Delta I_{L}}$  | $I_L = 0.1 \text{ mA to } 200 \text{ mA}$<br>$T_A = +25^{\circ}\text{C}$                                                                              | 0.013 |                       |                     | mV/mA            |
| GROUND CURRENT                  | $I_{ m GND}$                         | $I_L = 200 \text{ mA}$ $I_L = 0.1 \text{ mA}$                                                                                                         |       | 1.5<br>0.25           | 4<br>0.4            | mA<br>mA         |
| GROUND CURRENT<br>IN DROPOUT    | $I_{GND}$                            | $V_{IN} = 2.5 \text{ V}$ $I_{L} = 0.1 \text{ mA}$                                                                                                     |       | 1.12                  | 2.5                 | mA               |
| DROPOUT VOLTAGE                 | $V_{ m DROP}$                        | $V_{\rm OUT}$ = 98% of $V_{\rm OUTNOM}$<br>$I_{\rm L}$ = 200 mA<br>$I_{\rm L}$ = 10 mA<br>$I_{\rm L}$ = 1 mA                                          |       | 0.18<br>0.02<br>0.003 | 0.4<br>0.07<br>0.03 | V<br>V<br>V      |
| SHUTDOWN THRESHOLD              | V <sub>THSD</sub>                    | ON<br>OFF                                                                                                                                             | 2.0   |                       | 0.3                 | V                |
| SHUTDOWN PIN<br>INPUT CURRENT   | $I_{\mathrm{SDIN}}$                  | $0 < V_{\overline{SD}} < 5 \text{ V}$<br>$5 \le V_{\overline{SD}} \le 12 \text{ V } @ V_{IN} = 12 \text{ V}$                                          |       |                       | 1<br>22             | μA<br>μA         |
| GROUND CURRENT IN SHUTDOWN MODE | $I_Q$                                | $V_{\overline{SD}} = 0, V_{IN} = 12 \text{ V}$ $T_A = +25^{\circ}\text{C}$ $V_{\overline{SD}} = 0, V_{IN} = 12 \text{ V}$ $T_A = +85^{\circ}\text{C}$ |       |                       | 1 5                 | μΑ               |
| OUTPUT CURRENT IN SHUTDOWN MODE | I <sub>OSD</sub>                     | $T_A = +25^{\circ}C @ V_{IN} = 12 V$<br>$T_A = +85^{\circ}C @ V_{IN} = 12 V$                                                                          |       |                       | 2.5                 | μΑ<br>μΑ         |
| ERROR PIN OUTPUT<br>LEAKAGE     | $I_{\mathrm{EL}}$                    | $V_{EO} = 5 \text{ V}$                                                                                                                                |       |                       | 13                  | μА               |
| ERROR PIN OUTPUT "LOW" VOLTAGE  | $V_{EOL}$                            | I <sub>SINK</sub> = 400 μA                                                                                                                            |       | 0.15                  | 0.3                 | V                |
| PEAK LOAD CURRENT               | $I_{\mathrm{LDPK}}$                  | $V_{IN} = V_{OUTNOM} + 1 V$                                                                                                                           |       | 300                   |                     | mA               |
| OUTPUT NOISE<br>@ 5 V OUTPUT    | V <sub>NOISE</sub>                   | f = 10  Hz-100  kHz<br>$C_{NR} = 0$<br>$C_{NR} = 10 \text{ nF}, C_{L} = 10 \mu\text{F}$                                                               |       | 100<br>30             |                     | μV rms<br>μV rms |

-2-

#### NOTES

Specifications subject to change without notice.

 $<sup>^{1}</sup>Ambient \ temperature \ of \ +85^{\circ}C \ corresponds \ to \ a \ typical \ junction \ temperature \ of \ +125^{\circ}C \ under \ typical \ full \ load \ test \ conditions.$ 

#### ABSOLUTE MAXIMUM RATINGS\*

| Input Supply Voltage                                 |
|------------------------------------------------------|
| Shutdown Input Voltage0.3 V to +16 V                 |
| Error Flag Output Voltage0.3 V to +16 V              |
| Noise Bypass Pin Voltage0.3 V to +5 V                |
| Power Dissipation Internally Limited                 |
| Operating Ambient Temperature Range25 °C to +85 °C   |
| Operating Junction Temperature Range25 °C to +125 °C |
| θ <sub>JA</sub> 96°C/W                               |
| $\theta_{JC}$                                        |
| Storage Temperature Range65°C to +150°C              |
| Lead Temperature Range (Soldering 10 sec) +300°C     |
| Vapor Phase (60 sec) +215°C                          |
| Infrared (15 sec) +220°C                             |
|                                                      |

<sup>\*</sup>This is a stress rating only; operation beyond these limits can cause the device to be permanently damaged.

#### PIN FUNCTION DESCRIPTIONS

| Pin   | Mnemonic | Function                                                                                                                                              |
|-------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 & 2 | OUT      | Output of the Regulator. Bypass to ground with a 0.47 µF or larger capacitor. Pins 1 and 2 must be connected together for proper operation.           |
| 3     | NR       | Noise Reduction Pin. Used for reduction of the output noise. (See text for details.) No connection if not used.                                       |
| 4     | GND      | Ground Pin.                                                                                                                                           |
| 5     | SD       | Active Low Shutdown Pin. Connect to ground to disable the regulator output. When shutdown is not used, this pin should be connected to the input pin. |
| 6     | ERR      | Open Collector Output. Goes low to indicate that the output is about to go out of regulation.                                                         |
| 7 & 8 | IN       | Regulator Input. Pins 7 and 8 must be connected together for proper operation.                                                                        |

#### PIN CONFIGURATION

| OUT 1 OUT 2 NR 3 GND 4 | ADP3303<br>TOP VIEW<br>(Not to Scale) | 8 IN<br>7 IN<br>6 ERR<br>5 SD |
|------------------------|---------------------------------------|-------------------------------|
|                        |                                       |                               |

#### Other Members of anyCAP Family<sup>1</sup>

| Model   | Output<br>Current | Package<br>Options <sup>2</sup> | Comments         |
|---------|-------------------|---------------------------------|------------------|
| ADP3300 | 50 mA             | SOT-23-6                        | High Accuracy    |
| ADP3301 | 100 mA            | SO-8                            | High Accuracy    |
| ADP3302 | 100 mA            | SO-8                            | Dual Output      |
| ADP3307 | 100 mA            | SOT-23-6                        | Small Size       |
| ADP3308 | 50 mA             | SOT-23-5                        | Improved LP2980  |
| ADP3309 | 100 mA            | SOT-23-5                        | Improved MIC5205 |

#### NOTES

#### CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADP3303 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



REV. B \_3\_

<sup>&</sup>lt;sup>1</sup>See individual data sheets for detailed ordering information.

 $<sup>^{2}</sup>SO$  = Small Outline, SOT = Surface Mount.

## **ADP3303**—Typical Performance Characteristics



Figure 2. Line Regulation: Output Voltage vs. Supply Voltage



Figure 3. Output Voltage vs. Load Current



Figure 4. Quiescent Current vs. Supply Voltage



Figure 5. Quiescent Current vs. Load Current



Figure 6. Output Voltage Variation % vs. Temperature



Figure 7. Quiescent Current vs. Temperature



Figure 8. Dropout Voltage vs. Output Current



Figure 9. Power-Up/Power-Down



Figure 10. Power-Up Transient



5.02 V<sub>OUT</sub> = 5V 5.01 5.00 4.99 5kΩ, 0.47μF LOAD 7.5 7.0 0 40 80 120 160 200 240 280 320 360 400 TIME – μs



Figure 11. Line Transient Response

Figure 12. Line Transient Response

Figure 13. Load Transient for 10 mA to 200 mA Pulse







Figure 14. Load Transient for 10 mA to 200 mA Pulse

Figure 15. Short Circuit Current

Figure 16. Turn On







Figure 17. Turn Off

Figure 18. Power Supply Ripple Rejection

Figure 19. Output Noise Density

REV. B \_5\_

#### THEORY OF OPERATION

The new any CAP LDO ADP3303 uses a single control loop for regulation and reference functions. The output voltage is sensed by a resistive voltage divider consisting of R1 and R2, which is varied to provide the available output voltage options. Feedback is taken from this network by way of a series diode (D1) and a second resistor divider (R3 and R4) to the input of an amplifier.



Figure 20. Functional Block Diagram

A very high gain error amplifier is used to control this loop. The amplifier is constructed in such a way that at equilibrium it produces a large, temperature proportional input "offset voltage" that is repeatable and very well controlled. The temperature-proportional offset voltage is combined with the complementary diode voltage to form a "virtual bandgap" voltage, implicit in the network, although it never appears explicitly in the circuit. Ultimately, this patented design makes it possible to control the loop with only one amplifier. This technique also improves the noise characteristics of the amplifier by providing more flexibility on the tradeoff of noise sources that leads to a low noise design.

The R1, R2 divider is chosen in the same ratio as the bandgap voltage to the output voltage. Although the R1, R2 resistor divider is loaded by the diode D1, and a second divider consisting of R3 and R4, the values are chosen to produce a temperature stable output. This unique arrangement specifically corrects for the loading of the divider so that the error resulting from base current loading in conventional circuits is avoided.

The patented amplifier controls a new and unique noninverting driver that drives the pass transistor, Q1. The use of this special noninverting driver enables the frequency compensation to include the load capacitor in a pole splitting arrangement to achieve reduced sensitivity to the value, type and ESR of the load capacitance.

Most LDOs place strict requirements on the range of ESR values for the output capacitor because they are difficult to stabilize due to the uncertainty of load capacitance and resistance. Moreover, the ESR value, required to keep conventional LDOs stable, changes depending on load and temperature. These ESR limitations make designing with LDOs more difficult because of their unclear specifications and extreme variations over temperature.

This is no longer true with the ADP3303 anyCAP LDO. It can be used with virtually any capacitor, with no constraint on the minimum ESR. The innovative design allows the circuit to be stable with just a small 0.47  $\mu F$  capacitor on the output. Additional advantages of the pole splitting scheme include superior line noise rejection and very high regulator gain, which leads to excellent line and load regulation. An impressive  $\pm 1.4\%$  accuracy is guaranteed over line, load and temperature.

Additional features of the circuit include current limit, thermal shutdown and noise reduction. Compared to standard solutions that give warning after the output has lost regulation, the ADP3303 provides improved system performance by enabling the ERR Pin to give warning before the device loses regulation.

As the chip's temperature rises above  $165^{\circ}$ C, the circuit activates a soft thermal shutdown, indicated by a signal low on the  $\overline{ERR}$  Pin, to reduce the current to a safe level.

To reduce the noise gain of the loop, the node of the main divider network (a) is made available at the noise reduction (NR) pin, which can be bypassed with a small capacitor (10 nF–100 nF).

#### APPLICATION INFORMATION

#### **Capacitor Selection**

Output Capacitors: as with any micropower device, output transient response is a function of the output capacitance. The ADP3303 is stable with a wide range of capacitor values, types and ESR. A capacitor as low as 0.47  $\mu$ F is all that is needed for stability; larger capacitors can be used if high output current surges are anticipated. The ADP3303 is stable with extremely low ESR capacitors (ESR  $\approx$  0), such as Multilayer Ceramic Capacitors (MLCC) or OSCON.

Input Bypass Capacitor: an input bypass capacitor is not required; for applications where the input source is high impedance or far from the input pins, a bypass capacitor is recommended. Connecting a 0.47  $\mu F$  capacitor from the input pins to ground reduces the circuit's sensitivity to PC board layout. If a larger value output capacitor is used, then a larger value input capacitor is also recommended.

#### **Noise Reduction**

A noise reduction capacitor ( $C_{NR}$ ) can be used to further reduce the noise by 6 dB–10 dB (Figure 21). Low leakage capacitors in the 10 nF–100 nF range provide the best performance. Since the noise reduction pin (NR) is internally connected to a high impedance node, any connection to this node should be carefully done to avoid noise pickup from external sources. The pad connected to this pin should be as small as possible. Long PC board traces are not recommended.



Figure 21. Noise Reduction Circuit

#### **Thermal Overload Protection**

The ADP3303 is protected against damage due to excessive power dissipation by its thermal overload protection circuit, which limits the die temperature to a maximum of 165°C. Under extreme conditions (i.e., high ambient temperature and power dissipation), where die temperature starts to rise above 165°C, the output current is reduced until the die temperature has dropped to a safe level. The output current is restored when the die temperature is reduced.

Current and thermal limit protections are intended to protect the device against accidental overload conditions. For normal operation, device power dissipation should be externally limited so that junction temperatures will not exceed 125°C.

#### **Calculating Junction Temperature**

Device power dissipation is calculated as follows:

$$P_D = (V_{IN} - V_{OUT}) I_{LOAD} + (V_{IN}) I_{GND}$$

Where  $I_{LOAD}$  and  $I_{GND}$  are load current and ground current,  $V_{IN}$  and  $V_{OUT}$  are input and output voltages, respectively.

Assuming  $I_{LOAD} = 200$  mA,  $I_{GND} = 2$  mA,  $V_{IN} = 7$  V and  $V_{OUT} = 5.0$  V, device power dissipation is:

$$P_D = (7 \ V - 5 \ V) \ 200 \ mA + (7 \ V) \ 2 \ mA = 414 \ mW$$

The proprietary package used in ADP3303 has a thermal resistance of 96°C/W, significantly lower than a standard 8-lead SOIC package at 170°C/W.

Junction temperature above ambient temperature will be approximately equal to:

$$0.414 \ W \times 96^{\circ}C/W = 39.7^{\circ}C$$

To limit the maximum junction temperature to 125°C, maximum ambient temperature must be lower than:

$$T_{AMAX} = 125^{\circ}C - 40^{\circ}C = 85^{\circ}C$$

#### **Printed Circuit Board Layout Consideration**

All surface mount packages rely on the traces of the PC board to conduct heat away from the package.

In standard packages, the dominant component of the heat resistance path is the plastic between the die attach pad and the individual leads. In typical thermally enhanced packages, one or more of the leads are fused to the die attach pad, significantly decreasing this component. To make the improvement meaningful, however, a significant copper area on the PCB must be attached to these fused pins.

The patented thermal coastline lead frame design of the ADP3303 (Figure 22) uniformly minimizes the value of the dominant portion of the thermal resistance. It ensures that heat is conducted away by all pins of the package. This yields a very low, 96°C/W, thermal resistance for an SO-8 package, without any special board layout requirements, relying on the normal traces connected to the leads. The thermal resistance can be decreased by approximately an additional 10% by attaching a few square cm of copper area to the IN pin of the ADP3303.

It is not recommended to use solder mask or silkscreen on the PCB traces adjacent to the ADP3303's pins since it will increase the junction to ambient thermal resistance of the package.



Figure 22. Thermal Coastline

#### Error Flag Dropout Detector

The ADP3303 will maintain its output voltage over a wide range of load, input voltage and temperature conditions. If, for example, the output is about to lose regulation by reducing the supply voltage below the combined regulated output and dropout voltages, the  $\overline{ERR}$  flag will be activated. The  $\overline{ERR}$  output is an open collector, which will be driven low.

Once set, the  $\overline{ERR}$  flag's hysteresis will keep the output low until a small margin of operating range is restored either by raising the supply voltage or reducing the load.

#### Shutdown Mode

Applying a TTL high signal to the shutdown  $(\overline{SD})$  pin, or tying it to the input pin, will turn the output ON. Pulling  $\overline{SD}$  down to 0.3 V or below, or tying it to ground, will turn the output OFF. In shutdown mode, quiescent current is reduced to much less than 1  $\mu A$ .

#### APPLICATION CIRCUITS

#### **Crossover Switch**

The circuit in Figure 23 shows that two ADP3303s can be used to form a mixed supply voltage system. The output switches between two different levels selected by an external digital input. Output voltages can be any combination of voltages from the Ordering Guide.

REV. B \_\_7\_



Figure 23. Crossover Switch

#### **Higher Output Current**

The ADP3303 can source up to 200 mA without any heatsink or pass transistor. If higher current is needed, an appropriate pass transistor can be used, as in Figure 24, to increase the output current to 1 A.



Figure 24. High Output Current Linear Regulator

#### **Constant Dropout Post Regulator**

The circuit in Figure 25 provides high precision with low dropout for any regulated output voltage. It significantly reduces the ripple from a switching regulator while providing a constant dropout voltage, which limits the power dissipation of the LDO to 60 mW. The ADP3000 used in this circuit is a switching regulator in the step-up configuration.



Figure 25. Constant Dropout Post Regulator

### **OUTLINE DIMENSIONS**



#### COMPLIANT TO JEDEC STANDARDS MS-012-AA

CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 1. 8-Lead Standard Small Outline Package [SOIC\_N] Narrow Body (R-8)

Dimensions shown in millimeters and (inches)

#### **ORDERING GUIDE**

| CREEKING GOIDE     |                   |                     |                |  |  |
|--------------------|-------------------|---------------------|----------------|--|--|
| Model <sup>1</sup> | Temperature Range | Package Description | Package Option |  |  |
| ADP3303AR-2.7-REEL | −25°C to +85°C    | 8-Lead SOIC_N       | R-8            |  |  |
| ADP3303AR-3        | −25°C to +85°C    | 8-Lead SOIC_N       | R-8            |  |  |
| ADP3303AR-3-REEL   | −25°C to +85°C    | 8-Lead SOIC_N       | R-8            |  |  |
| ADP3303AR-3.2-REEL | −25°C to +85°C    | 8-Lead SOIC_N       | R-8            |  |  |
| ADP3303AR-3.3      | −25°C to +85°C    | 8-Lead SOIC_N       | R-8            |  |  |
| ADP3303AR-3.3-RL7  | −25°C to +85°C    | 8-Lead SOIC_N       | R-8            |  |  |
| ADP3303AR-3.3-REEL | −25°C to +85°C    | 8-Lead SOIC_N       | R-8            |  |  |
| ADP3303ARZ-3.3     | −25°C to +85°C    | 8-Lead SOIC_N       | R-8            |  |  |
| ADP3303ARZ-3.3-RL7 | −25°C to +85°C    | 8-Lead SOIC_N       | R-8            |  |  |
| ADP3303ARZ-3.3REEL | −25°C to +85°C    | 8-Lead SOIC_N       | R-8            |  |  |
| ADP3303AR-5        | −25°C to +85°C    | 8-Lead SOIC_N       | R-8            |  |  |
| ADP3303ARZ-5       | −25°C to +85°C    | 8-Lead SOIC_N       | R-8            |  |  |
| ADP3303ARZ-5-REEL  | −25°C to +85°C    | 8-Lead SOIC_N       | R-8            |  |  |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.

#### **REVISION HISTORY**

11/11—Rev. A to Rev. B

 $\label{eq:Changed TA} Changed T_A = -20^{\circ}C \ to \ +85^{\circ}C \ to \ +25^{\circ}C \ to \ +125^{\circ}C \ do \ +85^{\circ}C \ do \ +85^{\circ}$ 

©2011 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners.

D10335-0-11/11(B)



www.analog.com

REV. B –9–