

**MOSFET – N-Channel,  
Shielded Gate,  
POWERTRENCH®****100 V, 16 A, 56 mΩ****FDMC8622****General Description**

This N-Channel MOSFET is produced using onsemi's advanced POWERTRENCH process that incorporates Shielded Gate technology. This process has been optimized for  $r_{DS(on)}$ , switching performance and ruggedness.

**Features**

- Shielded Gate MOSFET Technology
- Max  $r_{DS(on)} = 56 \text{ m}\Omega$  at  $V_{GS} = 10 \text{ V}$ ,  $I_D = 4 \text{ A}$
- Max  $r_{DS(on)} = 90 \text{ m}\Omega$  at  $V_{GS} = 6 \text{ V}$ ,  $I_D = 3 \text{ A}$
- High Performance Trench Technology for Extremely Low  $r_{DS(on)}$
- High Power and Current Handling Capability in a Widely Used Surface Mount Package
- 100% UIL Tested
- This Device is Pb-Free and is ROHS Compliant

| $V_{DS}$ | $r_{DS(on)} \text{ MAX}$ | $I_D \text{ MAX}$ |
|----------|--------------------------|-------------------|
| 100 V    | 56 mΩ @ 10 V             | 16 A              |
|          | 90 mΩ @ 6 V              |                   |

**MARKING DIAGRAM**

\$Y = Logo  
 &Z = Assembly Plant Code  
 &2 = 2-Digit Date Code Format  
 &K = 2-Digits Lot Run Traceability Code  
 FDMC8622 = Device Code

**PIN ASSIGNMENT****ORDERING INFORMATION**

See detailed ordering and shipping information on page 6 of this data sheet.

# FDMC8622

## MOSFET MAXIMUM RATINGS ( $T_A = 25^\circ\text{C}$ unless otherwise noted)

| Symbol         | Parameter                                        |                      |                          | Ratings     | Unit             |
|----------------|--------------------------------------------------|----------------------|--------------------------|-------------|------------------|
| $V_{DS}$       | Drain to Source Voltage                          |                      |                          | 100         | V                |
| $V_{GS}$       | Gate to Source Voltage                           |                      |                          | $\pm 20$    | V                |
| $I_D$          | Drain Current                                    | Continuous           | $T_C = 25^\circ\text{C}$ | 16          | A                |
|                |                                                  | Continuous (Note 3a) | $T_A = 25^\circ\text{C}$ | 4           |                  |
|                |                                                  | Pulsed (Note 2)      |                          | 30          |                  |
| $E_{AS}$       | Single Pulse Avalanche Energy (Note 1)           |                      |                          | 37          | mJ               |
| $P_D$          | Power Dissipation                                |                      | $T_C = 25^\circ\text{C}$ | 31          | W                |
|                | Power Dissipation (Note 3a)                      |                      | $T_A = 25^\circ\text{C}$ | 2.3         |                  |
| $T_J, T_{STG}$ | Operating and Storage Junction Temperature Range |                      |                          | -55 to +150 | $^\circ\text{C}$ |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- Starting  $T_J = 25^\circ\text{C}$ ; N-ch:  $L = 3.0 \text{ mH}$ ,  $I_{AS} = 5.0 \text{ A}$ ,  $V_{DD} = 100 \text{ V}$ ,  $V_{GS} = 10 \text{ V}$ .
- Pulse  $I_D$  refers to Figure 11. Forward Bias Safe Operation Area.

## THERMAL CHARACTERISTICS

| Symbol          | Parameter                                         | Ratings | Unit                      |
|-----------------|---------------------------------------------------|---------|---------------------------|
| $R_{\theta JC}$ | Thermal Resistance, Junction to Case (Note 3)     | 4.0     | $^\circ\text{C}/\text{W}$ |
| $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient (Note 3a) | 53      |                           |

- $R_{\theta JA}$  is determined with the device mounted on a  $1 \text{ in}^2$  pad 2 oz copper pad on a  $1.5 \times 1.5 \text{ in.}$  board of FR-4 material.  $R_{\theta JC}$  is guaranteed by design while  $R_{\theta CA}$  is determined by the user's board design.



a.  $53^\circ\text{C}/\text{W}$  when mounted on  
a  $1 \text{ in}^2$  pad of 2 oz copper



b.  $125^\circ\text{C}/\text{W}$  when mounted on  
a minimum pad of 2 oz copper

# FDMC8622

ELECTRICAL CHARACTERISTICS ( $T_J = 25^\circ\text{C}$  unless otherwise noted)

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Unit |
|--------|-----------|-----------------|-----|-----|-----|------|
|--------|-----------|-----------------|-----|-----|-----|------|

## OFF CHARACTERISTICS

|                                                    |                                           |                                                            |     |    |           |                            |
|----------------------------------------------------|-------------------------------------------|------------------------------------------------------------|-----|----|-----------|----------------------------|
| $\text{BV}_{\text{DSS}}$                           | Drain to Source Breakdown Voltage         | $I_D = 250 \mu\text{A}, V_{GS} = 0 \text{ V}$              | 100 | —  | —         | V                          |
| $\frac{\Delta \text{BV}_{\text{DSS}}}{\Delta T_J}$ | Breakdown Voltage Temperature Coefficient | $I_D = 250 \mu\text{A}$ , referenced to $25^\circ\text{C}$ | —   | 69 | —         | $\text{mV}/^\circ\text{C}$ |
| $I_{\text{DSS}}$                                   | Zero Gate Voltage Drain Current           | $V_{DS} = 80 \text{ V}, V_{GS} = 0 \text{ V}$              | —   | —  | 1         | $\mu\text{A}$              |
| $I_{\text{GSS}}$                                   | Gate to Source Leakage Current            | $V_{GS} = \pm 20 \text{ V}, V_{DS} = 0 \text{ V}$          | —   | —  | $\pm 100$ | nA                         |

## ON CHARACTERISTICS

|                                               |                                                          |                                                                     |   |      |    |                            |
|-----------------------------------------------|----------------------------------------------------------|---------------------------------------------------------------------|---|------|----|----------------------------|
| $V_{GS(\text{th})}$                           | Gate to Source Threshold Voltage                         | $V_{GS} = V_{DS}, I_D = 250 \mu\text{A}$                            | 2 | 2.9  | 4  | V                          |
| $\frac{\Delta V_{GS(\text{th})}}{\Delta T_J}$ | Gate to Source Threshold Voltage Temperature Coefficient | $I_D = 250 \mu\text{A}$ , referenced to $25^\circ\text{C}$          | — | -9   | —  | $\text{mV}/^\circ\text{C}$ |
| $r_{DS(\text{on})}$                           | Static Drain to Source On Resistance                     | $V_{GS} = 10 \text{ V}, I_D = 4 \text{ A}$                          | — | 43.7 | 56 | $\text{m}\Omega$           |
|                                               |                                                          | $V_{GS} = 6 \text{ V}, I_D = 3 \text{ A}$                           | — | 59.9 | 90 |                            |
|                                               |                                                          | $V_{GS} = 10 \text{ V}, I_D = 4 \text{ A}, T_J = 125^\circ\text{C}$ | — | 76.4 | 98 |                            |
| $g_{\text{FS}}$                               | Forward Transconductance                                 | $V_{DS} = 10 \text{ V}, I_D = 4 \text{ A}$                          | — | 8.9  | —  | S                          |

## DYNAMIC CHARACTERISTICS

|                  |                              |                                                                  |   |      |     |          |
|------------------|------------------------------|------------------------------------------------------------------|---|------|-----|----------|
| $C_{\text{iss}}$ | Input Capacitance            | $V_{DS} = 50 \text{ V}, V_{GS} = 0 \text{ V}, f = 1 \text{ MHz}$ | — | 302  | 402 | pF       |
| $C_{\text{oss}}$ | Output Capacitance           |                                                                  | — | 72.5 | 96  | pF       |
| $C_{\text{rss}}$ | Reverse Transfer Capacitance |                                                                  | — | 4.2  | 6   | pF       |
| $R_g$            | Gate Resistance              |                                                                  | — | 1.0  | —   | $\Omega$ |

## SWITCHING CHARACTERISTICS

|                     |                               |                                                                                              |   |      |     |    |
|---------------------|-------------------------------|----------------------------------------------------------------------------------------------|---|------|-----|----|
| $t_{d(\text{on})}$  | Turn-On Delay Time            | $V_{DD} = 50 \text{ V}, I_D = 4 \text{ A}, V_{GS} = 10 \text{ V}, R_{\text{GEN}} = 6 \Omega$ | — | 5.9  | 12  | ns |
| $t_r$               | Rise Time                     |                                                                                              | — | 1.6  | 10  | ns |
| $t_{d(\text{off})}$ | Turn-Off Delay Time           |                                                                                              | — | 10.2 | 18  | ns |
| $t_f$               | Fall Time                     |                                                                                              | — | 2.2  | 10  | ns |
| $Q_{g(\text{TOT})}$ | Total Gate Charge             | $V_{GS} = 0 \text{ V} \text{ to } 10 \text{ V}, V_{DD} = 50 \text{ V}, I_D = 4 \text{ A}$    | — | 5.2  | 7.3 | nC |
| $Q_{g(\text{TOT})}$ | Total Gate Charge             | $V_{GS} = 0 \text{ V} \text{ to } 5 \text{ V}, V_{DD} = 50 \text{ V}, I_D = 4 \text{ A}$     | — | 3.0  | 4.1 | nC |
| $Q_{gs}$            | Total Gate Charge             | $V_{DD} = 50 \text{ V}, I_D = 4 \text{ A}$                                                   | — | 1.4  | —   | nC |
| $Q_{gd}$            | Gate to Drain "Miller" Charge |                                                                                              | — | 1.4  | —   | nC |

## DRAIN-SOURCE DIODE CHARACTERISTICS

|          |                                       |                                                        |   |     |     |    |
|----------|---------------------------------------|--------------------------------------------------------|---|-----|-----|----|
| $V_{SD}$ | Source to Drain Diode Forward Voltage | $V_{GS} = 0 \text{ V}, I_S = 4 \text{ A}$ (Note 4)     | — | 0.8 | 1.3 | V  |
|          |                                       | $V_{GS} = 0 \text{ V}, I_S = 1.7 \text{ A}$ (Note 4)   | — | 0.8 | 1.2 |    |
| $t_{rr}$ | Reverse Recovery Time                 | $I_F = 4 \text{ A}, dI/dt = 100 \text{ A}/\mu\text{s}$ | — | 36  | 57  | ns |
|          |                                       |                                                        | — | 28  | 45  |    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

4. Pulse Test: Pulse Width < 300  $\mu\text{s}$ , Duty cycle < 2.0%.

## TYPICAL CHARACTERISTICS ( $T_J = 25^\circ\text{C}$ unless otherwise noted)



Figure 1. On Region Characteristics



Figure 2. Normalized On-Resistance vs. Drain Current and Gate Voltage



Figure 3. Normalized On-Resistance vs. Junction Temperature



Figure 4. On-Resistance vs. Gate to Source Voltage



Figure 5. Transfer Characteristics



Figure 6. Source to Drain Diode Forward Voltage vs. Source Current

**TYPICAL CHARACTERISTICS** ( $T_J = 25^\circ\text{C}$  unless otherwise noted) (continued)



**Figure 7. Gate Charge Characteristics**



**Figure 8. Capacitance vs. Drain to Source Voltage**



**Figure 9. Unclamped Inductive Switching Capability**



**Figure 10. Maximum Continuous Drain Current vs. Case Temperature**



**Figure 11. Forward Bias Safe Operating Area**



**Figure 12. Single Pulse Maximum Power Dissipation**

TYPICAL CHARACTERISTICS ( $T_J = 25^\circ\text{C}$  unless otherwise noted) (continued)

Figure 13. Junction-to-Ambient Transient Thermal Response Curve

## PACKAGE MARKING AND ORDERING INFORMATION

| Device   | Device Marking | Package Type                                       | Reel Size | Tape Width | Shipping <sup>†</sup> |
|----------|----------------|----------------------------------------------------|-----------|------------|-----------------------|
| FDMC8622 | FDMC8622       | WDFN8 3.3x3.3, 0.65P<br>(MLP 3.3x3.3)<br>(Pb-Free) | 13"       | 12 mm      | 3000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

POWERTRENCH is registered trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.



**WDFN8 3.3x3.3, 0.65P**  
**CASE 511DR**  
**ISSUE B**

DATE 02 FEB 2022



### TOP VIEW



### SIDE VIEW



## BOTTOM VIEW

## GENERIC MARKING DIAGRAM\*



- \*      XXXX = Specific Device Code
- A      = Assembly Location
- Y      = Year
- WW     = Work Week
- = Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

|                         |                             |                                                                                                                                                                                     |
|-------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>DOCUMENT NUMBER:</b> | <b>98AON13650G</b>          | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |
| <b>DESCRIPTION:</b>     | <b>WDFN8 3.3x3.3, 0.65P</b> | <b>PAGE 1 OF 1</b>                                                                                                                                                                  |

**onsemi** and **ONSEMI** are trademarks of Semiconductor Components Industries, LLC dba **onsemi** or its subsidiaries in the United States and/or other countries. **onsemi** reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

**onsemi**, **ONSEMI**, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "**onsemi**" or its affiliates and/or subsidiaries in the United States and/or other countries. **onsemi** owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of **onsemi**'s product/patent coverage may be accessed at [www.onsemi.com/site/pdf/Patent-Marking.pdf](http://www.onsemi.com/site/pdf/Patent-Marking.pdf). **onsemi** reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and **onsemi** makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## ADDITIONAL INFORMATION

### TECHNICAL PUBLICATIONS:

Technical Library: [www.onsemi.com/design/resources/technical-documentation](http://www.onsemi.com/design/resources/technical-documentation)  
onsemi Website: [www.onsemi.com](http://www.onsemi.com)

### ONLINE SUPPORT: [www.onsemi.com/support](http://www.onsemi.com/support)

For additional information, please contact your local Sales Representative at  
[www.onsemi.com/support/sales](http://www.onsemi.com/support/sales)

