#### **MAX20416**

## 2.2MHz Dual-Output, Low-Voltage Step-Down Converters

#### **General Description**

The MAX20416 is a high-efficiency, dual-output, low-voltage DC-DC converter. The synchronous step-down converters operate from a 3.0V to 5.5V input voltage range and provide a 0.8V to 3.8V output voltage range at up to 3A. The buck converters achieve ±1.5% output error over load, line, and temperature range.

The IC features a 2.2MHz fixed-frequency pulse-width modulation (PWM) mode for better noise immunity and load-transient response, and a pulse-frequency modulation mode (skip) for increased efficiency during light-load operation. The 2.2MHz frequency operation allows for use of all-ceramic capacitors, minimizing the external component footprint. Programmable spread-spectrum-frequency modulation minimizes radiated electromagnetic emissions. Integrated low  $R_{\mbox{\footnotesize{DS(ON)}}}$  switches improve efficiency at heavy loads and make the layout a much simpler task with respect to discrete solutions.

The IC is offered with factory-preset or resistor-adjustable output voltages. Additional features include soft-start ramping, overcurrent limiting, and overtemperature protection. The MAX20416 is available in a lead(Pb)-free, 24-pin TQFN package (see the <u>Ordering Information/SelectorGuide</u> for available options).

### **Applications**

- Instrument Cluster
- Infotainment

#### **Benefits and Features**

- Multiple Functions for Small Size
  - Dual Synchronous Buck Converters Up to 3A
    - Fixed Output Voltage from 0.8V to 3.8V
    - · Resistor-Adjustable Output Voltage
  - 3.0V to 5.5V Operating Supply Voltage
  - · 2.2MHz Operation
  - 93% ±3% Undervoltage Threshold
  - 107% ±3% Overvoltage Threshold
  - Individual EN Inputs and RESET Outputs
- High Precision
  - ±1.5% Output-Voltage Accuracy
  - Good Load-Transient Performance for Buck Converters
- Robust for the Automotive Environment
  - Current-Mode, Forced-PWM, and Skip Operation
  - Overtemperature and Short-Circuit Protection
  - 4mm x 4mm 24-Pin TQFN
  - 40°C to +125°C Automotive Temperature Range
  - · AEC-Q100 Qualified

<u>Ordering Information/Selector Guide</u> appears at end of data sheet.



## **Typical Operating Circuit**



### **Absolute Maximum Ratings**

| PV1, PV2 to PGND      | 0.3V to +6V                     | LX1, LX2 Continuous RMS Current3A                     |
|-----------------------|---------------------------------|-------------------------------------------------------|
| PV to GND             |                                 | Output Short-Circuit DurationContinuous               |
| GND to PGND           | 0.3V to +0.3V                   | Continuous Power Dissipation (T <sub>A</sub> = +70°C) |
| EN1, EN2, SYNC to GND | 0.3V to V <sub>PV</sub> + 0.3V  | 24-pin TQFN-EP (derate 30.3mW/°C > +70°C)2222mW       |
| RESET1, RESET2 to GND | 0.3V to +6V                     | Operating Temperature Range40°C to +125°C             |
| OUT1 to PGND1         | 0.3V to V <sub>PV1</sub> + 0.3V | Storage Temperature Range65°C to +150°C               |
| OUT2 to PGND2         | 0.3V to V <sub>PV2</sub> + 0.3V | Junction Temperature+150°C                            |
| LX1 to PGND1          | 0.3V to V <sub>PV1</sub> + 0.3V | Lead Temperature (soldering, 10s)+300°C               |
| LX2 to PGND2          | $0.3V$ to $V_{PV2} + 0.3V$      |                                                       |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **Package Information**

#### 24-PIN TQFN

| Package Code                                           | T2444+4C |  |  |
|--------------------------------------------------------|----------|--|--|
| Outline Number                                         | 21-0139  |  |  |
| Land Pattern Number                                    | 90-0022  |  |  |
| THERMAL RESISTANCE, SINGLE-LAYER BOARD                 |          |  |  |
| Junction-to-Ambient (θ <sub>JA</sub> )                 | 48°C/W   |  |  |
| Junction-to-Case Thermal Resistance (θ <sub>JC</sub> ) | 3°C/W    |  |  |
| THERMAL RESISTANCE, FOUR-LAYER BOARD                   |          |  |  |
| Junction-to-Ambient (θ <sub>JA</sub> )                 | 36°C/W   |  |  |
| Junction-to-Case Thermal Resistance ( $\theta_{JC}$ )  | 3°C/W    |  |  |

For the latest package outline information and land patterns (footprints), go to <a href="https://www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>.

#### **Electrical Characteristics**

 $(V_{PV} = V_{PV1} = V_{PV2} = 3.3V, V_{EN1} = V_{EN2} = 3.3V. T_A = T_J = -40^{\circ}C$  to +125°C, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$  under normal conditions, unless otherwise noted.) (Note 1)

| PARAMETER                  | SYMBOL                | CONDITIONS                                                                                | MIN | TYP | MAX | UNITS |
|----------------------------|-----------------------|-------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| Supply Voltage Range       | V <sub>IN</sub>       | Fully operational                                                                         | 3.0 |     | 5.5 | V     |
| Undervoltage Lockout       | V <sub>UVLOR</sub>    | Rising                                                                                    |     | 2.7 | 2.9 |       |
| (UVLO)                     | V <sub>UVLOF</sub>    | Falling                                                                                   | 2.4 | 2.6 |     | ]     |
| Shutdown Supply<br>Current | I <sub>IN_SHDN1</sub> | EN1, EN2 = low                                                                            | 1   | 2.2 | 5   | μA    |
| Supply Current             | I <sub>IN1</sub>      | EN1 = high, I <sub>OUT1</sub> = 0mA, skip, V <sub>OUT1</sub><br>2% above regulation point | 40  | 80  | 160 |       |
|                            | I <sub>IN2</sub>      | EN2 = high, I <sub>OUT2</sub> = 0mA, skip, V <sub>OUT2</sub><br>2% above regulation point | 40  | 80  | 160 | μΑ    |

### **Electrical Characteristics (continued)**

 $(V_{PV} = V_{PV1} = V_{PV2} = 3.3V, V_{EN1} = V_{EN2} = 3.3V. T_A = T_J = -40^{\circ}C$  to +125°C, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$  under normal conditions, unless otherwise noted.) (Note 1)

| PARAMETER                       | SYMBOL               | CONDITIONS                                                                       | MIN  | TYP  | MAX  | UNITS  |  |
|---------------------------------|----------------------|----------------------------------------------------------------------------------|------|------|------|--------|--|
| PWM Switching<br>Frequency      | fsw                  | Internally generated                                                             | 2.0  | 2.2  | 2.4  | MHz    |  |
| Spread Spectrum                 | SS                   | Factory option enabled                                                           |      | ±3   |      | %      |  |
| OUT1 SYNCHRONOUS                | STEP-DOWN CO         | ONVERTER                                                                         |      |      |      |        |  |
| Voltage Accuracy                | V <sub>OUT1</sub>    | $I_{LOAD}$ = 0A to $I_{MAX}$ , 3.0V $\leq$ $V_{PV} \leq$ 5.5V, PWM mode selected | -1.5 |      | +1.5 | %      |  |
| pMOS On-Resistance              | R <sub>HS1</sub>     | V <sub>PV</sub> = V <sub>PV1</sub> = 3.3V, I <sub>LX1</sub> = 0.2A               | 35   | 75   | 150  | mΩ     |  |
| nMOS On-Resistance              | R <sub>LS1</sub>     | V <sub>PV</sub> = V <sub>PV1</sub> = 3.3V, I <sub>LX1</sub> = 0.2A               | 20   | 50   | 100  | mΩ     |  |
|                                 | I <sub>LIM1_1</sub>  | Option 1 (1A)                                                                    | 1.4  | 1.9  |      |        |  |
| pMOS Current-Limit              | I <sub>LIM1_2</sub>  | Option 2 (2A)                                                                    | 2.8  | 3.8  |      | 1      |  |
| Threshold                       | I <sub>LIM1_3</sub>  | Option 3 (3A)                                                                    | 4.5  | 5.8  |      | Α      |  |
|                                 | I <sub>LIM1_4</sub>  | Option 4 (3.6A)                                                                  | 5.1  | 6.5  |      | 1      |  |
| nMOS Zero-Crossing<br>Threshold | I <sub>ZX1</sub>     |                                                                                  |      | 150  |      | mA     |  |
| Maximum Duty Cycle              | DC <sub>MAX1</sub>   |                                                                                  |      |      | 100  | %      |  |
| Minimum On-Time                 | t <sub>MINTON1</sub> |                                                                                  | 25   | 44   | 68   | ns     |  |
| LX1 Discharge<br>Resistance     | R <sub>DIS1</sub>    | V <sub>EN1</sub> = 0V (connected to LX1)                                         | 20   | 40   | 80   | Ω      |  |
| Switching Phase                 | PH <sub>LX1</sub>    | Respect to LX2 rising edge                                                       |      | 180  |      | degree |  |
| Skip Threshold                  | TH <sub>SKIP1</sub>  | Percentage of pMOS current-limit threshold                                       | 4    | 12   | 20   | %      |  |
| 0.504.47                        | t <sub>SS1_0</sub>   | Factory option selected (default)                                                |      | 2.5  |      |        |  |
| Soft-Start Time                 | tss1 1               | Factory option selected                                                          |      | 1.25 |      | ms     |  |
| OUT2 SYNCHRONOUS                |                      | ONVERTER                                                                         | 1    |      |      | 1      |  |
| Voltage Accuracy                | V <sub>OUT2</sub>    | $I_{LOAD}$ = 0A to $I_{MAX}$ , 3.0V $\leq$ $V_{PV} \leq$ 5.5V, PWM mode selected | -1.5 |      | +1.5 | %      |  |
| pMOS On-Resistance              | R <sub>HS2</sub>     | V <sub>PV</sub> = V <sub>PV2</sub> =3.3V, I <sub>LX2</sub> = 0.2A                | 35   | 75   | 150  | mΩ     |  |
| nMOS On-Resistance              | R <sub>LS2</sub>     | V <sub>PV</sub> = V <sub>PV2</sub> = 3.3V, I <sub>LX2</sub> = 0.2A               | 20   | 50   | 100  | mΩ     |  |
|                                 | I <sub>LIM2_1</sub>  | Option 1 (1A)                                                                    | 1.4  | 1.9  |      |        |  |
| pMOS Current-Limit              | I <sub>LIM2_2</sub>  | Option 2 (2A)                                                                    | 2.8  | 3.8  |      | 1 .    |  |
| Threshold                       | I <sub>LIM2_3</sub>  | Option 3 (3A)                                                                    | 4.5  | 5.8  |      | Α      |  |
|                                 | I <sub>LIM2_4</sub>  | Option 4 (3.6A)                                                                  | 5.1  | 6.5  |      | 1      |  |
| nMOS Zero-Crossing<br>Threshold | I <sub>ZX2</sub>     |                                                                                  |      | 150  |      | mA     |  |
| Maximum Duty Cycle              | DC <sub>MAX2</sub>   |                                                                                  |      |      | 100  | %      |  |
| Minimum On-Time                 | t <sub>MINTON2</sub> |                                                                                  | 25   | 44   | 68   | ns     |  |
| LX2 Discharge<br>Resistance     | R <sub>DISCH2</sub>  | V <sub>EN2</sub> = 0V                                                            | 20   | 40   | 80   | Ω      |  |
| Switching Phase                 | PH <sub>LX2</sub>    | Respect to LX2 rising edge                                                       |      | 0    |      | degree |  |

### **Electrical Characteristics (continued)**

 $(V_{PV} = V_{PV1} = V_{PV2} = 3.3V, V_{EN1} = V_{EN2} = 3.3V. T_A = T_J = -40^{\circ}C$  to +125°C, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$  under normal conditions, unless otherwise noted.) (Note 1)

| PARAMETER                          | SYMBOL              | CONDITIONS                                        | MIN     | TYP  | MAX  | UNITS |
|------------------------------------|---------------------|---------------------------------------------------|---------|------|------|-------|
| Skip Threshold                     | TH <sub>SKIP2</sub> | Percentage of pMOS current-limit threshold        | 4 12 20 |      |      | %     |
| Soft-Start Time                    | tss2_0              | Factory option selected                           |         | 2.5  |      | ms    |
| Soit-Start Time                    | tss2_1              | Factory option selected                           |         | 1.25 |      | 1115  |
| THERMAL OVERLOAD                   |                     |                                                   |         |      |      |       |
| Thermal-Shutdown Temperature       | T <sub>SHDN</sub>   | T <sub>J</sub> rising                             |         | 165  |      | °C    |
| Hysteresis                         | T <sub>HYST</sub>   |                                                   |         | 15   |      | °C    |
| OUT1, OUT2 OPEN-DRA                | IN RESET OUT        | PUTS (RESET1, RESET2)                             |         |      |      | •     |
| Overvoltage-Threshold Accuracy     | OV <sub>ACC</sub>   | Rising, % of nominal output                       | -3      |      | +3   | %     |
| Undervoltage-Threshold Accuracy    | UV <sub>ACC</sub>   | Falling, % of nominal output                      | -3      |      | +3   | %     |
| Active Hold Period                 | tHOLD               |                                                   |         | 7.4  |      | ms    |
| Undervoltage-<br>Propagation Delay | tuvdel              | 10% below threshold                               |         | 10   |      | μs    |
| Overvoltage-<br>Propagation Delay  | tovdel              | 10% above threshold                               |         | 50   |      | μs    |
| RESET[1:2]-High<br>Leakage Current | I <sub>ROZH</sub>   | RESET1, RESET2 = 5.5V                             | -0.5    | 0.1  | +0.5 | μA    |
| Output Low Level                   | $V_{ROL}$           | $3.0V \le V_{PV} \le 5.5V$ , sinking 2mA          |         |      | 0.2  | V     |
| EN1, EN2, SYNC INPUTS              | •                   |                                                   |         |      |      |       |
| Input High Level                   | $V_{IH}$            |                                                   | 1.5     |      |      | V     |
| Input Low Level                    | $V_{IL}$            |                                                   |         |      | 0.5  | V     |
| Input Hysteresis                   | V <sub>ENHYST</sub> |                                                   |         | 0.1  |      | V     |
| EN1, EN2 Pulldown<br>Current       | I <sub>ENPD</sub>   | V <sub>PV</sub> = 5.0V, T <sub>A</sub> = 25°C     | 0.2     | 0.5  |      | μA    |
| SYNC Input Pulldown                | R <sub>SYNCPD</sub> |                                                   | 50      | 100  | 200  | kΩ    |
| SYNC Input Frequency<br>Range      | fSYNC               |                                                   | 1.8     |      | 2.6  | MHz   |
| SYNC OUTPUT                        |                     |                                                   |         |      |      |       |
| Output Low                         | V <sub>OL</sub>     | I <sub>SINK</sub> = 2mA                           |         |      | 0.4  | V     |
| Output High                        | V <sub>OH</sub>     | V <sub>PV</sub> = 3.3V, I <sub>SOURCE</sub> = 2mA | 2.7     |      |      | V     |

**Note 1:** All units are 100% production tested at  $T_A = +25$ °C. All temperature limits are guaranteed by design.

### **Typical Operating Characteristics**

 $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 







#### **OUT1/2 LOAD TRANSIENT (PWM MODE)**



## **Pin Configuration**



## **Pin Description**

| PIN                        | NAME   | FUNCTION                                                                                                                                                                                                                                                                                                                           |
|----------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                          | RESET2 | Open-Drain RESET Output for OUT2. To obtain a logic signal, pull up RESET2 with an external resistor.                                                                                                                                                                                                                              |
| 2                          | RESET1 | Open-Drain RESET Output for OUT1. To obtain a logic signal, pull up RESET1 with an external resistor.                                                                                                                                                                                                                              |
| 3, 4, 12,<br>14–16, 19, 20 | GND    | Ground. Connect all GND and PGND pins together                                                                                                                                                                                                                                                                                     |
| 5                          | EN1    | Active-High Enable Input for OUT1. Drive EN1 high for normal operation.                                                                                                                                                                                                                                                            |
| 6                          | EN2    | Active-High Enable Input for OUT2. Drive EN2 high for normal operation.                                                                                                                                                                                                                                                            |
| 7                          | OUT1   | OUT1 Voltage-Sense Input/Feedback Pin                                                                                                                                                                                                                                                                                              |
| 8                          | PGND1  | Power Ground for OUT1. Connect all GND and PGND pins together.                                                                                                                                                                                                                                                                     |
| 9                          | LX1    | Inductor Connection. Connect LX1 to the switched side of the inductor.                                                                                                                                                                                                                                                             |
| 10                         | PV1    | Power Input Supply for OUT1. Connect a 4.7µF ceramic capacitor from PV1 to PGND1.                                                                                                                                                                                                                                                  |
| 11                         | SYNC   | SYNC I/O. When configured as an input, connect SYNC to GND or leave unconnected to enable skip mode of operation under light loads. Connect SYNC to PV or an external clock to enable fixed-frequency forced-PWM mode of operation. When configured as an output (factory configured), connect SYNC to other devices' SYNC inputs. |
| 13                         | PGND   | Power Ground. Connect all GND and PGND pins together.                                                                                                                                                                                                                                                                              |
| 17                         | GND    | Analog Ground. Connect all GND and PGND pins together                                                                                                                                                                                                                                                                              |
| 18                         | PV     | Analog Input Supply. Connect a $1\mu F$ or larger ceramic capacitor from PV to GND with a $10\Omega$ resistor in series to the supply voltage.                                                                                                                                                                                     |
| 21                         | PV2    | Power Input Supply for OUT2. Connect a 4.7µF ceramic capacitor from PV2 to PGND2.                                                                                                                                                                                                                                                  |

## **Pin Description (continued)**

| PIN | NAME  | FUNCTION                                                                                                                                                                                                                                                                                |
|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 22  | LX2   | Inductor Connection. Connect LX2 to the switched side of the inductor.                                                                                                                                                                                                                  |
| 23  | PGND2 | Power Ground for OUT2. Connect all GND and PGND pins together.                                                                                                                                                                                                                          |
| 24  | OUT2  | OUT2 Voltage-Sense Input/Feedback                                                                                                                                                                                                                                                       |
| -   | EP    | Exposed Pad. Connect the exposed pad to ground. Connecting the exposed pad to ground does not remove the requirement for proper ground connections to PGND. The exposed pad is attached with epoxy to the substrate of the die, making it an excellent path to remove heat from the IC. |

### **Internal Block Diagram**



#### **Detailed Description**

The MAX20416 is a high-efficiency, dual-output, low-voltage DC-DC converter. The two synchronous step-down converters (OUT1/OUT2) operate from a 3.0V to 5.5V input voltage and provide a 0.8V to 3.8V output voltage at up to 3A. OUT1/OUT2 can be set to resistor adjustable or to a fixed voltage. The buck converters achieve ±1.5% output error over load, line, and temperature range.

The IC features a 2.2MHz fixed-frequency PWM mode for better noise immunity and load-transient response, and a pulse-frequency-modulation mode (skip) for increased efficiency during light-load operation. The 2.2MHz frequency operation allows for the use of all-ceramic capacitors and minimizes external components. The programmable spread-spectrum frequency modulation minimizes radiated electromagnetic emissions. The spread modulation can be factory set to be pseudorandom. Integrated low R<sub>DS(ON)</sub> switches improve efficiency at heavy loads and make the layout a much simpler task with respect to discrete solutions.

The IC contains high-accuracy overvoltage/undervoltage thresholds for each output mapped to the  $\overline{\text{RESET1}}$  and  $\overline{\text{RESET2}}$  pins.

In light-load applications, a logic input (SYNC) allows the IC to operate either in skip mode for reduced current consumption, or fixed-frequency, forced-PWM mode to eliminate frequency variation and help minimize EMI. Protection features include cycle-by-cycle current limit, and thermal shutdown with automatic recovery.

#### **Enable Inputs (EN1, EN2)**

The enable control inputs (EN1, EN2) activate the device channel from its low-power shutdown state. EN1/EN2 have an input threshold of 1.0V (typ), with hysteresis of 100mV (typ). EN1 and EN2 are fully independent with no timing restrictions between each other. When an enable input goes high, the associated output voltage ramps up with the programmed soft-start time.

#### **RESET1/RESET2** Outputs

The IC features individual open-drain reset outputs for each output that asserts low when the corresponding output voltage is outside of the undervoltage/over-voltage window. RESET1/RESET2 remain asserted for a fixed timeout period after the output rises up to its regulated voltage. The fixed timeout period is set to 7.4ms. See the <u>Ordering Information/ Selector Guide</u> for available options. To obtain a logic signal, place a pullup resistor between the RESET1/RESET2 pins to the system I/O voltage.

#### Internal Oscillator

The IC has a spread-spectrum oscillator that varies the internal operating frequency up by ±3% relative to the internally generated operating frequency of 2.2MHz (typ). This function does not apply to externally applied oscillation frequency. The spread frequency generated is pseudorandom with a repeat rate well below the audio band.

#### Synchronization (SYNC)

SYNC is factory-programmable I/O. See the  $\underline{Ordering\ Information/Selector\ Guide}$  for available options. When configured as an input (default), a logic-high on SYNC enables the fixed-frequency, forced-PWM mode. Apply an external clock on the SYNC input to synchronize the internal oscillator to an external clock. The SYNC input accepts 1.8MHz <  $f_{SYNC}$  < 2.6MHz signal frequencies. When the pin is open or logic-low, the SYNC input enables the device to enter a low-power skip mode under light-load conditions. When configured as an output, SYNC outputs the internally generated 2.2MHz clock that switches from PV to GND. All converters operate in forced-PWM mode when SYNC is configured as an output.

#### **Soft-Start**

The IC includes a fixed soft-start time of 1.25ms or 2.5ms (factory configured). Soft-start time limits startup inrush current by forcing the output voltage to ramp up towards its regulation point.

#### **Current Limit/Short-Circuit Protection**

The IC features current limit that protects the device against short-circuit and overload conditions at the output. In the event of a short-circuit or overload condition, the high-side MOSFET remains on until the inductor current reaches the high-side MOSFET's current-limit threshold. The converter then turns on the low-side MOSFET to allow the inductor current to ramp down. Once the inductor current crosses below the low-side MOSFET current-limit threshold, the converter turns on the high-side MOSFET again. This cycle repeats until the short or overload condition is removed.

#### **PWM/Skip Modes**

The IC features a SYNC input that puts the converter in either skip mode or forced-PWM mode of operation. See the <u>Pin Description</u> table for more details. In PWM mode, the converter switches at a constant frequency with variable on-time. In skip mode, the converter's switching frequency is load dependent until the output load reaches a certain threshold. At higher load current, the switching frequency does not change and the operating mode is similar to PWM mode. Skip mode helps improve efficiency in light-load applications by allowing the converter to turn on the high-side switch only when the output voltage falls below a set threshold. As such, the converter does not switch MOSFETs on and off as often is the case in PWM mode. Consequently, the gate charge and switching losses are much lower in skip mode.

#### **Overtemperature Protection**

Thermal-overload protection limits the total power dissipation in the IC. When the junction temperature exceeds +165°C (typ), an internal thermal sensor shuts down the internal bias regulator and the step-down controller, allowing the device to cool. The thermal sensor turns on the IC again after the junction temperature cools by 15°C.

### **Applications Information**

#### **Input Capacitors**

The input filter capacitor reduces peak currents drawn from the power source and reduces noise and voltage ripple on the input caused by the circuit's switching.  $4.7\mu F$  X7R ceramic capacitors are recommended for the PV1 and PV2 pins. A  $1.0\mu F$  X7R ceramic capacitor is recommended for the PV pin, with PV connected to PV1/PV2 through a  $10\Omega$  resistor.

#### **Inductor Selection**

Three key inductor parameters must be specified for operation with the IC: inductance value (L), peak inductor current ( $I_{PEAK}$ ), and inductor saturation current ( $I_{SAT}$ ). The minimum required inductance is a function of operating frequency, input-to-output voltage differential, and the maximum output-current capability of the output. A lower inductor value minimizes size and cost, improves large-signal and transient response, but reduces efficiency due to higher peak currents and higher peak-to-peak output-voltage ripple for the same output capacitor. On the other hand, higher inductance increases efficiency by reducing the ripple current. Resistive losses due to extra wire turns can exceed the benefit gained from lower ripple-current levels, especially when the inductance is increased without also allowing for larger inductor dimensions. The MAX20416 is designed for  $\Delta I_{P-P}$  equal to ~30% of the full load current. Use Equation 1 to calculate the inductance.

#### **Equation 1:**

$$L_{\text{MIN1}} = \frac{(V_{\text{IN}} - V_{\text{OUT}}) \times V_{\text{OUT}}}{V_{\text{IN}} \times f_{\text{SW}} \times I_{\text{MAX}} \times 30\%}$$

 $V_{IN}$  and  $V_{OUT}$  are typical values so that efficiency is optimum for typical conditions. The switching frequency ( $f_{SW}$ ) is 2.2MHz. The maximum output capability ( $I_{MAX}$ ) is 1A, 2A, or 3A based on the specific part number of the device. See the <u>Output Capacitor</u> section to verify that the worst-case output ripple is acceptable. The inductor saturation current is also important to avoid runaway current during continuous output short circuits.

Equation 2 ensures that the inductor current downslope is less than the internal slope compensation. For this to be the case, Equation 2 needs to be satisfied.

#### **Equation 2:**

$$-m \ge \frac{m2}{2}$$

#### where:

| m2  | The inductor current downslope. $\frac{V_{\text{OUT}}}{L} \times R_{\text{CS}}$            |
|-----|--------------------------------------------------------------------------------------------|
|     | Slope Compensation. [0.940 $\frac{V}{\mu s}$ ] for $V_{OUT} > 3.2V$ fixed output           |
| -m  | $[0.535 \frac{V}{\mu s}]$ for $V_{OUT} \le 3.2V$ fixed output or adjustable output version |
| RCS | $0.378\Omega$ for 1A channel $0.263\Omega$ for 2A channel $0.176\Omega$ for 3A channel     |

Solving for L and adding a 1.3 multiplier to account for tolerances in the system (see Equation 3):

#### **Equation 3:**

$$L_{\text{MIN2}} = V_{\text{OUT}} \times \frac{R_{\text{CS}}}{2 \times m} \times 1.3$$

To satisfy both, L<sub>MIN1</sub> and L<sub>MIN2</sub> must be set to the larger of the two:

$$L_{MIN} = max (L_{MIN1}, L_{MIN2})$$

The maximum inductor value recommended is 2 times the chosen value from the above formula:

$$L_{MAX} = 2 \times L_{MIN}$$

Select a nominal inductor value based on the following formula. For optimal performance, select the first standard inductor value greater than L<sub>MIN</sub>:

#### **Output Capacitor**

The IC is designed to be stable with low-ESR ceramic capacitors. Other capacitor types are not recommended as the ESR zero can affect stability of the device. The following output capacitor calculations are guidelines based on nominal conditions. The phase margin must be measured on the final circuit to verify proper stability is achieved, as shown in Equation 4.

#### Equation 4:

$$C_{\text{OUT12\_MIN}} = 10.5 \mu \text{s} \times \frac{I_{\text{MAX}}}{V_{\text{OUT}}}$$

$$C_{\text{OUT12\_NOM}} = 27.5 \mu \text{s} \times \frac{I_{\text{MAX}}}{V_{\text{OUT}}}$$

$$C_{\text{OUT12\_NOM}} = 27.5 \mu \text{s} \times \frac{I_{\text{MAX}}}{V_{\text{OUT}}}$$

With COUT12 MIN defining the minimum fully derated output capacitance required for a stable output and COUT12 NOM defining the nominal output capacitance for maximum phase margin. I<sub>MAX</sub> is the maximum DC current capability of the associated output, as defined in the Ordering Information/Selector Guide). VOUT is the output voltage for the associated channel.

### Adjustable Output-Voltage Option

The MAX20416 adjustable output-voltage version allows the customer to set the outputs to any voltage between 0.8V and approximately PV - 0.5V (see the Ordering Information/Selector Guide). The actual maximum output-voltage setting is limited by the specific application conditions and components. Connect a resistive divider from the output capacitor  $(V_{OUT})$  to OUT to GND to set the output voltage (Figure 1). Select R<sub>2</sub> (OUT to GND resistor)  $\leq$  100k $\Omega$ . Calculate R1 (VOUT to OUT resistor) with Equation 5.

#### Equation 5:

$$R_1 = R_2[(\frac{V_{\text{OUT}}}{V_{\text{FR}}}) - 1]$$

where  $V_{FB} = 800 \text{mV}$  (see the <u>Electrical Characteristics</u>).

The external feedback resistive divider must be frequency compensated for proper operation. Place a capacitor across R<sub>1</sub> in the resistive-divider network. Use Equation 6 to determine the value of the capacitor.

#### **Equation 6:**

$$C_1 = 50 \frac{R_2}{R_1} \text{pF}$$



Figure 1. Adjustable Output-Voltage Configuration

## **Ordering Information/Selector Guide**

| PART              | V <sub>OUT1</sub> (V) | lout1<br>(A) | UV1/OV1<br>(%) | V <sub>OUT2</sub> (V) | I <sub>OUT2</sub> (A) | UV2/OV2<br>(%) | t <sub>HOLD</sub> (ms) | SS  | SYNC  |
|-------------------|-----------------------|--------------|----------------|-----------------------|-----------------------|----------------|------------------------|-----|-------|
| MAX20416ATGA/V+   | 1.5                   | 3            | 93/107         | 1.2                   | 3                     | 93/107         | 7.4                    | Off | Input |
| MAX20416ATGB/V+   | 1.5                   | 3            | 93/107         | 1.4                   | 3                     | 93/107         | 0.5                    | Off | Input |
| MAX20416ATGD/V+   | ADJ                   | 3            | 93/107         | ADJ                   | 3                     | 93/107         | 7.4                    | Off | Input |
| MAX20416ATGE/V+** | 3.8                   | 3            | 93/107         | 3.3                   | 3                     | 93/107         | 7.4                    | On  | Input |
| MAX20416ATGF/V+   | 1.175                 | 3            | 93/107         | 1.8                   | 3                     | 93/107         | 7.4                    | On  | Input |
| MAX20416ATGH/V+   | 1.1                   | 3            | 93/107         | 1.8                   | 3                     | 93/107         | 7.4                    | On  | Input |

Note: For variants with different options, contact factory.

N denotes an automotive qualified part.

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package.

<sup>\*</sup>EP = Exposed pad.

<sup>\*\*</sup>Future product—contact factory for availability

### MAX20416

## 2.2MHz Dual-Output, Low-Voltage Step-Down Converters

### **Revision History**

| REVISION NUMBER | REVISION DATE | DESCRIPTION                                                                                                                                                                                      | PAGES<br>CHANGED |
|-----------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 0               | 7/17          | Initial release                                                                                                                                                                                  | _                |
| 1               | 5/18          | Updated the Absolute Maximum Ratings section, Electrical Characteristics table and the Ordering Information/Selector Guide table, and added MAX20416ATGE/V+ and MAX20416ATGF/V+ as future parts. | 2–4, 11          |
| 2               | 6/18          | Updated the Electrical Characteristics table, Synchronization (SYNC) section, and the Ordering Information/Selector Guide table.                                                                 | 3–4, 7, 11       |
| 3               | 11/19         | Updated Ordering Information                                                                                                                                                                     | 12               |
| 4               | 4/21          | Updated Ordering Information                                                                                                                                                                     | 12               |

For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at https://www.maximintegrated.com/en/storefront/storefront.html.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.