# **Bi-directional ESD Protection Diode** ## **FEATURES** - Meet IEC61000-4-2 (ESD) ±15kV (air), ±8kV (contact) - Meet IEC61000-4-4 (EFT) rating. 40A (5/50ns) - Protects one Bi-directional I/O line - Working Voltage: 5V - Pb free version and RoHS compliant - Packing code with suffix "G" means green compound (halogen-free) ## MECHANICAL DATA - Case: SOD-323 small outline plastic package - Terminal: Matte tin plated, lead free., solderable per MIL-STD-202, Method 208 guaranteed - High temperature soldering guaranteed : 260°C/10s - Weight: 4.85 ± 0.5 mg - Marking code: AC ## **APPLICATIONS** - Cell Phone Handsets and Accessories - Notebooks, Desktops, and Servers - Keypads, Side Keys, USB 2.0, LCD Displays - Portable Instrumentation - Microprocessor Based Equipment | per MIL-STD-202, Method 208 guaranteed - High temperature soldering guaranteed : 260°C/10s - Weight: 4.85 ± 0.5 mg - Marking code: AC APPLICATIONS - Cell Phone Handsets and Accessories - Notebooks, Desktops, and Servers - Keypads, Side Keys, USB 2.0, LCD Displays - Portable Instrumentation - Microprocessor Based Equipment | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-------------------------|------| | MAXIMUM RATINGS AND ELECTRICAL CHARACTERIS | STICS (T <sub>A</sub> =25°C ι | unless otherwise noted) | | | PARAMETER | SYMBOL | VALUE | UNIT | | Peak Pulse Power (tp=8/20µs waveform) | P <sub>PP</sub> | 350 | W | | ESD per IEC 61000-4-2 (Air) | V | ± 15 | 10.4 | | ESD per IEC 61000-4-2 (Contact) | V <sub>ESD</sub> ± 8 | | KV | | Junction and Storage Temperature Range | $T_J$ , $T_STG$ | -55 to +150 | °C | | DA | DAMETER | CVMDOL | MIN | MAV | LINIT | |---------------------------|------------------------------------|----------------|--------|------|-------| | PARĂMETER | | SYMBOL | IVIIIN | MAX | UNIT | | Reverse Stand-Off Voltage | | $V_{RWM}$ | - | 5 | V | | Reverse Breakdown Voltage | i⊋= 1 mA | $V_{(BR)}$ | 6 | - | V | | Reverse Leakage Current | V <sub>R</sub> = 5 V | I <sub>R</sub> | - | 5 | μA | | Clamping Voltage | I <sub>PP</sub> = 1 A | V <sub>C</sub> | - | 9.8 | V | | | I <sub>PP</sub> = 8 A | v <sub>C</sub> | - | 18.3 | | | Junction Capacitance | V <sub>R</sub> = 0 V , f = 1.0 MHz | C <sub>J</sub> | 1.2 p | | pF | Document Number: DS\_S1501014 Version: C15 ## RATINGS AND CHARACTERISTICS CURVES (T<sub>A</sub>=25°C unless otherwise noted) Document Number: DS\_S1501014 ## ORDER INFORMATION (EXAMPLE) ## PACKAGE OUTLINE DIMENSIONS # SOD-323 B A | DIM. Unit (mm) | | mm) | Unit (inch) | | | |----------------|-------|-------|-------------|-------|--| | וואו. | Min | Max | Min | Max | | | Α | 1.150 | 1.400 | 0.045 | 0.055 | | | В | 2.300 | 2.700 | 0.091 | 0.106 | | | С | 0.250 | 0.450 | 0.010 | 0.018 | | | D | 1.600 | 1.800 | 0.063 | 0.071 | | | Е | 0.800 | 1.000 | 0.031 | 0.039 | | | F | 0.050 | 0.177 | 0.002 | 0.007 | | | G | 0.475 | REF | 0.019 | REF | | | Н | / | 0.100 | - | 0.004 | | #### SUGGEST PAD LAYOUT | DIM. | Unit (mm) | Unit (inch) | |-------|-----------|-------------| | DINI. | Min | Min | | G | 1.52 | 0.060 | | Χ | 0.59 | 0.023 | | X1 | 2.70 | 0.106 | | Υ | 0.45 | 0.018 | Note: The suggested land pattern dimensions have been provided for reference only, as actual pad layouts may vary depending on application. #### APPLICATION INFROMATION - Designed to protect one data, I/O, or power supply line - Designed to protect sensitive electronics from damage or latch-up due to ESD - Designed to replace multilayer varistors (MLVs) in portable applications - Offers superior electrical characteristics such as lower clamping voltage and no device degradation when compared to MLVs - The combination of small size and high ESD surge capability makes them ideal for use in portable applications # CIRCUIT BOARD LAYOUT RECOMMENDATIONS - Good circuit board layout is critical for the suppression of ESD induced transients - Place the ESD Protection Diode near the input terminals or connectors to restrict transient coupling - Minimize the path length between the ESD Protection Diode and the protected line - Minimize all conductive loops including power and ground loops - The ESD transient return path to ground should be kept as short as possible Document Number: DS\_S1501014 Version: C15 Specifications of the products displayed herein are subject to change without notice. TSC or anyone on its behalf, assumes no responsibility or liability for any errors or inaccuracies. Information contained herein is intended to provide a product description only. No license, express or implied, to any intellectual property rights is granted by this document. Except as provided in TSC's terms and conditions of sale for such products, TSC assumes no liability whatsoever, and disclaims any express or implied warranty, relating to sale and/or use of TSC products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright, or other intellectual property right. The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications. Customers using or seling these products for use in such applications do so at their own risk and agree to fully indemnify TSC for any damages resulting from such improper use or sale. Document Number: DS\_S1501014 Version: C15