





# 500-mA DUAL DIFFERENTIAL LINE DRIVER

Check for Samples: THS6012

# **FEATURES**

- ADSL Differential Line Driver
- 400 mA Minimum Output Current Into 25-Ω
- High Speed
  - 140 MHz Bandwidth (-3dB) With 25-Ω Load
  - 315 MHz Bandwidth (-3dB) With 100-Ω Load
  - 1300 V/μs Slew Rate, G = 5
- **Low Distortion** 
  - -72 dB 3rd Order Harmonic Distortion at  $f = 1 \text{ MHz}, 25-\Omega \text{ Load}, \text{ and } 20 \text{ V}_{PP}$
- **Independent Power Supplies for Low** Crosstalk
- Wide Supply Range ±4.5 V to ±16 V
- Thermal Shutdown and Short Circuit **Protection**
- **Improved Replacement for AD815**
- **Evaluation Module Available**

# DESCRIPTION

The THS6012 contains two high-speed drivers capable of providing 400 mA output current (min) into a 25  $\Omega$  load. These drivers can be configured differentially to drive a 50-V<sub>PP</sub> output signal over lowimpedance lines. The drivers are current feedback amplifiers, designed for the high slew rates necessary to support low total harmonic distortion (THD) in xDSL applications. The THS6012 is ideally suited for asymmetrical digital subscriber line applications at the central office, where it supports the high-peak voltage and current requirements of this application.

Separate power supply connections for each driver are provided to minimize crosstalk. The THS6012 is available in the small surface-mount, thermally enhanced 20-pin PowerPAD™ package.

# Thermally Enhanced SOIC (DWP) PowerPAD™ **Package** (TOP VIEW)





# MicroStar™ Junior (GQE) Package (TOP VIEW)



(SIDE VIEW)

# HIGH-SPEED xDSL LINE DRIVER/RECEIVER **FAMILY**

| DEVICE  | DRIVER | RECEIVER | DESCRIPTION                                  |
|---------|--------|----------|----------------------------------------------|
| THS6002 | •      | •        | Dual differential line drivers and receivers |
| THS6012 | •      |          | 500-mA Dual differential line driver         |
| THS6022 | •      |          | 250-mA Dual differential line driver         |
| THS6032 | •      |          | Low-power ADSL central office line driver    |
| THS6062 |        | •        | Low-noise ADSL receiver                      |
| THS7002 |        | •        | Low-noise programmable gain ADSL receiver    |

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

**Table 1. AVAILABLE OPTIONS** 

|                | PACKAGED DEVICE                                           |                           |                      |  |  |  |  |  |  |
|----------------|-----------------------------------------------------------|---------------------------|----------------------|--|--|--|--|--|--|
| T <sub>A</sub> | PowerPAD PLASTIC<br>SMALL OUTLINE <sup>(1)</sup><br>(DWP) | MicroStar Junior<br>(GQE) | EVALUATION<br>MODULE |  |  |  |  |  |  |
| 0°C to 70°C    | THS6012CDWP                                               | THS6012CGQE               | THS6012EVM           |  |  |  |  |  |  |
| -40°C to 85°C  | THS6012IDWP                                               | THS6012IGQE               | _                    |  |  |  |  |  |  |

(1) The PWP packages are available taped and reeled. Add an R suffix to the device type (i.e., THS6012CPWPR)

# **FUNCTIONAL BLOCK DIAGRAM**





# **Terminal Functions**

| TERMINAL         |                                       |                 |  |  |  |  |  |  |  |
|------------------|---------------------------------------|-----------------|--|--|--|--|--|--|--|
| NAME             | DWP PACKAGE NO.                       | GQE PACKAGE NO. |  |  |  |  |  |  |  |
| 1OUT             | 2                                     | A3              |  |  |  |  |  |  |  |
| 1IN-             | 5                                     | F1              |  |  |  |  |  |  |  |
| 1IN+             | 4                                     | D1              |  |  |  |  |  |  |  |
| 2OUT             | 19                                    | A7              |  |  |  |  |  |  |  |
| 2IN-             | 16                                    | F9              |  |  |  |  |  |  |  |
| 2IN+             | 17                                    | D9              |  |  |  |  |  |  |  |
| V <sub>CC+</sub> | 3, 18                                 | B1, B9          |  |  |  |  |  |  |  |
| V <sub>CC+</sub> | 1, 20                                 | A4, A6          |  |  |  |  |  |  |  |
| NC               | 6, 7, 8 ,9, 10, 11, 12, 13,<br>14, 15 | NA              |  |  |  |  |  |  |  |

# **PIN ASSIGNMENTS**



NOTE: Shaded terminals are used for thermal connection to the ground plane.



# ABSOLUTE MAXIMUM RATINGS

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                                                                       | UNIT             |
|------------------|---------------------------------------------------------------------------------------|------------------|
| $V_{CC}$         | Supply voltage, V <sub>CC+</sub> to V <sub>CC-</sub>                                  | 33 V             |
| VI               | Input voltage (driver and receiver)                                                   | ±V <sub>CC</sub> |
| Io               | Output current (driver) (2)                                                           | 800 mA           |
| V <sub>ID</sub>  | Differential input voltage                                                            | 6 V              |
|                  | Continuous total power dissipation at (or below) T <sub>A</sub> = 25°C <sup>(2)</sup> | 5.8 W            |
| T <sub>A</sub>   | Operating free air temperature                                                        | -40°C to 85°C    |
| T <sub>stg</sub> | Storage temperature                                                                   | -65°C to 125°C   |

- (1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) The THS6012 incorporates a PowerPad on the underside of the chip. This acts as a heatsink and must be connected to a thermal dissipation plane for proper power dissipation. Failure to do so can result in exceeding the maximum junction temperature, which could permanently damage the device. See the *Thermal Information* section of this document for more information about PowerPad technology.

# RECOMMENDED OPERATING CONDITIONS

|                    |                                |               | MIN | TYP MAX | UNIT |
|--------------------|--------------------------------|---------------|-----|---------|------|
| .,                 | Supply voltage                 | Split supply  |     | ±16     | V    |
| V <sub>CC</sub>    | Supply voltage                 | Single supply | 9   | 32      |      |
| T <sub>A</sub> Ope |                                | C suffix      | 0   | 70      | °C   |
|                    | Operating free-air temperature | I suffix      | -40 | 85      |      |

# **ELECTRICAL CHARACTERISTICS**

 $V_{CC}$  = ±15 V,  $R_L$  = 25  $\Omega$ ,  $R_F$  = 1 k $\Omega$ ,  $T_A$  = 25°C (unless otherwise noted)

|                | PARAMETER                      | Т                                                                                                       | TEST CONDITIONS <sup>(1)</sup> |                                                |  |      | MAX | UNIT   |
|----------------|--------------------------------|---------------------------------------------------------------------------------------------------------|--------------------------------|------------------------------------------------|--|------|-----|--------|
| DYNA           | MIC PERFORMANCE                |                                                                                                         |                                |                                                |  |      | ·   |        |
|                |                                | $V_I = 200 \text{ mV},$<br>G = 1,                                                                       |                                | V <sub>CC</sub> = ±15 V                        |  | 140  |     |        |
|                |                                | $V_I = 200 \text{ mV},$<br>G = 1,                                                                       |                                | $V_{CC} = \pm 5 \text{ V}$                     |  | 100  |     |        |
|                | Small signal handwidth ( 2 dP) | $V_{I} = 200 \text{ mV},  R_{F} = 620 \Omega, \\ G = 2,  R_{L} = 25 \Omega$ $V_{CC} = \pm 15 \text{ V}$ |                                | V <sub>CC</sub> = ±15 V                        |  | 120  |     | M⊔→    |
| BW             | Small-signal bandwidth (-3 dB) | $V_I = 200 \text{ mV},$<br>G = 2,                                                                       |                                | $V_{CC} = \pm 5 \text{ V}$                     |  | 100  |     | MHz    |
| BVV            |                                | $V_I = 200 \text{ mV},$<br>G = 1,                                                                       |                                | V <sub>CC</sub> = ±15 V                        |  | 315  |     |        |
|                |                                | $V_I = 200 \text{ mV},$<br>G = 2,                                                                       |                                | V <sub>CC</sub> = ±15 V                        |  | 265  |     |        |
|                | Bandwidth for 0.1 dB flatness  | )/ 000 ==\/                                                                                             | C 1                            | $V_{CC} = \pm 5 \text{ V},$ $R_F = 820 \Omega$ |  | 30   |     | MHz    |
|                | bandwidth for 0.1 db flathess  | $V_{I} = 200 \text{ mV},$                                                                               | G = 1                          | $V_{CC}$ = ±15 V,<br>$R_F$ = 680 $\Omega$      |  | 40   |     | IVIIIZ |
|                | Full power bandwidth           | $V_{CC} = \pm 15 \text{ V},$                                                                            | $V_{O(PP)} = 20 \text{ V}$     |                                                |  | 20   |     | NAL I- |
|                | Full power bandwidth           | $V_{CC} = \pm 5 V$ ,                                                                                    | $V_{O(PP)} = 4 V$              |                                                |  | 35   |     | MHz    |
| SR             | Clawrote                       | $V_{CC} = \pm 15 \text{ V},$                                                                            | $V_{O} = 20 V_{(PP)},$         | G = 5                                          |  | 1300 |     | 1////  |
| SK             | Slew rate                      | $V_{CC} = \pm 5 \text{ V},$                                                                             | $V_{O} = 5 V_{(PP)},$          | G = 2                                          |  | 900  |     | V/µs   |
| t <sub>s</sub> | Settling time to 0.1%          | 0 V to 10 V St                                                                                          | ер,                            | G = 2                                          |  | 70   |     | ns     |
| NOISE          | /DISTORTION PERFORMANCE        |                                                                                                         |                                |                                                |  |      |     |        |

(1) Full range is 0°C to 70°C for the THS6012C and -40°C to 85°C for the THS6012I.



# **ELECTRICAL CHARACTERISTICS (continued)**

 $V_{CC}$  = ±15 V,  $R_L$  = 25  $\Omega$ ,  $R_F$  = 1 k $\Omega$ ,  $T_A$  = 25°C (unless otherwise noted)

|                 | $\pm 15 \text{ V}, \text{ R}_{L} = 25 \Omega, \text{ R}_{F} = 1 \text{ k}\Omega, \text{ T}_{A} = $ |                     | 1                                                                                                                                 | TEST CONDITION             | IS <sup>(1)</sup>           | MIN               | TYP               | MAX             | UNIT                |
|-----------------|----------------------------------------------------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----------------------------|-------------------|-------------------|-----------------|---------------------|
|                 |                                                                                                    |                     | V <sub>CC</sub> = ±15 V,                                                                                                          |                            | -65                         |                   |                   |                 |                     |
| THD             | Total harmonic dis                                                                                 | tortion             | G = 2,                                                                                                                            | f = 1 MHz                  | V <sub>O(PP)</sub> = 2 V    |                   | -79               |                 | dBc                 |
| 1110            | rotal namionic dis                                                                                 | tortion             | $V_{CC} = \pm 5 \text{ V}, \qquad R_F = 680 \ \Omega, \\ G = 2, \qquad \qquad f = 1 \ \text{MHz} \qquad V_{O(PP)} = 2 \ \text{V}$ |                            |                             |                   | -76               |                 | ubo                 |
| V <sub>n</sub>  | Input voltage noise                                                                                | )                   | V <sub>CC</sub> = ±5 V or ended                                                                                                   | ±15 V, f = 10 kHz          | , G = 2, Single-            |                   | 1.7               |                 | nV/√ <del>H</del> z |
|                 | Input noise                                                                                        | Positive (IN+)      | ., .,,,                                                                                                                           |                            |                             |                   | 11.5              |                 | - A ( ) I I         |
| I <sub>n</sub>  | current                                                                                            | Negative (IN-)      | $V_{CC} = \pm 5 \text{ V OI}$                                                                                                     | ±15 V, f = 10 kHz          | z, G = 2                    |                   | 16                |                 | pA/√Hz              |
| Δ_              | Differential gain er                                                                               | ror                 | G = 2,                                                                                                                            | NTSC, 40 IRE               | $V_{CC} = \pm 5 \text{ V}$  |                   | 0.04%             |                 |                     |
| A <sub>D</sub>  | Differential gain of                                                                               |                     | $R_L = 150 \Omega$ ,                                                                                                              | Modulation                 | $V_{CC} = \pm 15 \text{ V}$ |                   | 0.05%             |                 |                     |
| $\phi_{D}$      | Differential phase                                                                                 | error               | G = 2,                                                                                                                            | NTSC, 40 IRE               | $V_{CC} = \pm 5 \text{ V}$  |                   | 0.07°             |                 |                     |
| ΨD              | Differential priase (                                                                              |                     | $R_L = 150 \Omega$ ,                                                                                                              | Modulation                 | $V_{CC} = \pm 15 \text{ V}$ |                   | 0.08°             |                 |                     |
|                 | Crosstalk                                                                                          | Driver to driver    | $V_1 = 200 \text{ mV},$                                                                                                           | f = 1 MHz                  |                             |                   | -62               |                 | dB                  |
| DC PE           | RFORMANCE                                                                                          |                     |                                                                                                                                   |                            |                             | 1                 |                   |                 |                     |
|                 | Open loop transres                                                                                 | sistance            | $V_{CC} = \pm 5 \text{ V}$                                                                                                        |                            |                             |                   | 1.5               |                 | МΩ                  |
|                 | Open loop transfer                                                                                 | Sistance            | $V_{CC} = \pm 15 \text{ V}$                                                                                                       |                            |                             |                   | 5                 |                 | 17132               |
| V <sub>IO</sub> | Input offset voltage                                                                               | j.                  | $V_{CC} = \pm 5 \text{ V or}$                                                                                                     | +15 V                      | $T_A = 25^{\circ}C$         |                   | 2                 | 5               | mV                  |
|                 | put onoot voltage                                                                                  |                     | ACC = #3 A QI #12 A                                                                                                               |                            | T <sub>A</sub> = full range |                   |                   | 7               |                     |
|                 | Input offset voltage                                                                               | drift               | $V_{CC} = \pm 5 \text{ V or}$                                                                                                     | ±15 V,                     | T <sub>A</sub> = full range |                   |                   | 20              | μV/°C               |
|                 | Differential input of                                                                              | ffset voltage       | $V_{CC} = \pm 5 \text{ V or } \pm 15 \text{ V}$                                                                                   |                            | $T_A = 25^{\circ}C$         |                   | 1.5               | 4               | mV                  |
|                 | - Direction and impact of                                                                          | Totage              | VCC = 20 V 01                                                                                                                     | 2.0 1                      | T <sub>A</sub> = full range |                   |                   | 5               |                     |
|                 |                                                                                                    | Negative Positive   |                                                                                                                                   |                            | $T_A = 25^{\circ}C$         |                   | 3                 | 9               | uА                  |
|                 | Input bias current                                                                                 |                     |                                                                                                                                   |                            | T <sub>A</sub> = full range |                   |                   | 12              | μπ                  |
| I <sub>IB</sub> |                                                                                                    |                     | $V_{CC} = \pm 5 \text{ V or}$                                                                                                     | +15 V                      | $T_A = 25^{\circ}C$         |                   | 4                 | 10              | μA                  |
| ·ID             |                                                                                                    |                     | - 00 = 1 11                                                                                                                       |                            | T <sub>A</sub> = full range |                   |                   | 12              | <b>I</b> ** *       |
|                 |                                                                                                    | Differential        |                                                                                                                                   |                            | $T_A = 25^{\circ}C$         |                   | 1.5               | 8               | μA                  |
|                 |                                                                                                    |                     |                                                                                                                                   |                            | T <sub>A</sub> = full range |                   |                   | 11              | <b>,</b>            |
|                 | Differential input of                                                                              | ffset voltage drift | $V_{CC} = \pm 5 \text{ V or}$                                                                                                     | ±15 V,                     |                             |                   | 10                | μV/°C           |                     |
| INPUT           | CHARACTERISTIC                                                                                     | S                   | T                                                                                                                                 |                            |                             |                   |                   |                 |                     |
| $V_{ICR}$       | Common-mode inp                                                                                    | out voltage         | $V_{CC} = \pm 5 \text{ V}$                                                                                                        |                            |                             | ±3.6              | ±3.7              |                 | V                   |
| · IOIX          | range                                                                                              |                     | $V_{CC} = \pm 15 \text{ V}$                                                                                                       |                            |                             | ±13.4             | ±13.5             |                 |                     |
| 01155           | Common-mode rej                                                                                    |                     | .,                                                                                                                                | 45.17                      | T 6.0                       | 62                | 70                |                 |                     |
| CMRR            | Differential commo<br>rejection ratio                                                              | n-mode              | $V_{CC} = \pm 5 \text{ V or}$                                                                                                     | ±15 V,                     | T <sub>A</sub> = full range |                   | 100               |                 | dB                  |
| R <sub>I</sub>  | Input resistance                                                                                   |                     |                                                                                                                                   |                            |                             |                   | 300               |                 | kΩ                  |
| C <sub>I</sub>  | Differential input capacitance                                                                     |                     |                                                                                                                                   |                            |                             |                   | 1.4               |                 | pF                  |
| OUTPL           | JT CHARACTERIST                                                                                    | rics                | T                                                                                                                                 |                            |                             | Г                 |                   | <del></del>     |                     |
|                 |                                                                                                    | Single ended        | R <sub>L</sub> = 25 Ω                                                                                                             | $V_{CC} = \pm 5 \text{ V}$ |                             | 3 to<br>-2.8      | 3.2 to<br>-3      |                 | V                   |
| V               | Output voltage                                                                                     | Jingio cilucu       | . 1 – 20 12                                                                                                                       | V <sub>CC</sub> = ±15 V    |                             | 11.8 to -<br>11.5 | 12.5 to -<br>12.2 |                 | v                   |
| V <sub>O</sub>  | swing                                                                                              | ving                | D 500                                                                                                                             | $V_{CC} = \pm 5 \text{ V}$ |                             | 6 to<br>-5.6      | 6.4 to<br>-6      |                 | .,                  |
|                 |                                                                                                    | Differential        | Uitterential                                                                                                                      | $R_L = 50 \Omega$          | V <sub>CC</sub> = ±15 V     |                   | 23.6 to -<br>23   | 25 to -<br>24.4 |                     |
|                 | (2)                                                                                                | 1                   | $R_L = 5 \Omega$                                                                                                                  | $V_{CC} = \pm 5 \text{ V}$ |                             |                   | 500               |                 |                     |
| l <sub>O</sub>  | Output current <sup>(2)</sup>                                                                      |                     | $R_L = 25 \Omega$                                                                                                                 | V <sub>CC</sub> = ±15 V    |                             | 400               | 500               |                 | mA                  |

<sup>(2)</sup> A heat sink is required to keep the junction temperature below absolute maximum when an output is heavily loaded or shorted. See absolute maximum ratings and *Thermal Information* section.



# **ELECTRICAL CHARACTERISTICS (continued)**

 $V_{CC}$  = ±15 V,  $R_L$  = 25  $\Omega$ ,  $R_F$  = 1 k $\Omega$ ,  $T_A$  = 25°C (unless otherwise noted)

|                | PARAMETER                        | •                           | TEST CONDITIONS(1)          | MIN  | TYP  | MAX   | UNIT |  |
|----------------|----------------------------------|-----------------------------|-----------------------------|------|------|-------|------|--|
| Ios            | Short-circuit output current (2) |                             |                             |      | 800  |       | mA   |  |
| R <sub>O</sub> | Output resistance                | Open loop                   |                             |      | 13   |       | Ω    |  |
| POWE           | R SUPPLY                         |                             |                             |      |      |       |      |  |
| .,             | D                                | Split supply                |                             | ±4.5 |      | ±16.5 | ٧    |  |
| $V_{CC}$       | Power supply operating range     | Single supply               |                             | 9    |      | 33    |      |  |
|                |                                  | $V_{CC} = \pm 5 \text{ V},$ | T <sub>A</sub> = full range |      |      | 12    |      |  |
| $I_{CC}$       | Quiescent current (each driver)  | V <sub>CC</sub> = ±15 V     | T <sub>A</sub> = 25°C       |      | 11.5 | 13    | mA   |  |
|                |                                  |                             | T <sub>A</sub> = full range |      |      | 15    |      |  |
|                |                                  | .,                          | T <sub>A</sub> = 25°C       | -68  | -74  |       |      |  |
| DODD           | Power supply rejection ratio     | $V_{CC} = \pm 5 \text{ V}$  | T <sub>A</sub> = full range | -65  |      |       | dB   |  |
| PSRR           |                                  | V 45.V                      | T <sub>A</sub> = 25°C       | -64  | -72  |       |      |  |
|                |                                  | $V_{CC} = \pm 15 \text{ V}$ | T <sub>A</sub> = full range | -62  |      |       | dB   |  |

# PARAMETER MEASUREMENT INFORMATION



Figure 1. Input-to-Output Crosstalk Test Circuit



Figure 2. Test Circuit, Gain =  $1 + (R_F/R_G)$ 

# **TYPICAL CHARACTERISTICS**

# **Table of Graphs**

|                 |                             |                         | FIGURE |
|-----------------|-----------------------------|-------------------------|--------|
| .,              | Dook to pook output voltage | vs Supply voltage       | 3      |
| $V_{O(PP)}$     | Peak-to-peak output voltage | vs Load resistance      | 4      |
| V <sub>IO</sub> | Input offset voltage        | vs Free-air temperature | 5      |
| I <sub>IB</sub> | Input bias current          | vs Free-air temperature | 6      |
| CMRR            | Common-mode rejection ratio | vs Free-air temperature | 7      |
|                 | Input-to-output crosstalk   | vs Frequency            | 8      |



**TYPICAL CHARACTERISTICS (continued)** 

|                 |                                    |                         | FIGURE  |
|-----------------|------------------------------------|-------------------------|---------|
| PSRR            | Power supply rejection ratio       | vs Free-air temperature | 9       |
|                 | Closed-loop output impedance       | vs Frequency            | 10      |
|                 | Complex accompany                  | vs Supply voltage       | 11      |
| I <sub>CC</sub> | Supply current                     | vs Free-air temperature | 12      |
| SR              | Slew rate                          | vs Output step          | 13, 14  |
| V <sub>n</sub>  | Input voltage noise                | vs Frequency            | 15      |
| l <sub>n</sub>  | Input current noise                | vs Frequency            | 15      |
|                 | Normalized frequency response      | vs Frequency            | 16, 17  |
|                 | Output amplitude                   | vs Frequency            | 18 - 21 |
|                 | Normalized output response         | vs Frequency            | 22 - 25 |
|                 | Small and large frequency response |                         | 26, 27  |
|                 | Single anded harmonic distortion   | vs Frequency            | 28, 29  |
|                 | Single-ended harmonic distortion   | vs Output voltage       | 30, 31  |
|                 | Differential sain                  | DC input offset voltage | 32, 33  |
|                 | Differential gain                  | Number of 150-Ω loads   | 34, 35  |
|                 | Differential phase                 | DC input offset voltage | 32, 33  |
|                 | Differential phase                 | Number of 150-Ω loads   | 34, 35  |
|                 | Output step response               |                         | 36 - 38 |

# SUPPLY VOLTAGE 15 10 10 TA = $25^{\circ}$ C R<sub>F</sub> = 1 k $\Omega$ R<sub>L</sub> = $25^{\circ}$ C Gain = 1 -15 6 7 8 9 10 11 12 13 14 15

V<sub>CC</sub> – Supply Voltage – V Figure 3.

PEAK-TO-PEAK OUTPUT VOLTAGE









# INPUT BIAS CURRENT vs FREE-AIR TEMPERATURE



# COMMON-MODE REJECTION RATIO



Figure 7.

# INPUT-TO-OUTPUT CROSSTALK





# POWER SUPPLY REJECTION RATIO vs



# CLOSED-LOOP OUTPUT IMPEDANCE vs



# SUPPLY CURRENT



# SUPPLY CURRENT vs



Figure 12.







# INPUT VOLTAGE AND CURRENT NOISE **FREQUENCY** 100 100 $V_{CC} = \pm 15 \text{ V}$ $T_A = 25^{\circ}C$ V<sub>n</sub> - Voltage Noise - nV/ √Hz In - Current Noise - pA/ √Hz In\_ Noise 10 I<sub>n+</sub> Noise V<sub>n</sub> Noise 10 100 10k 100k 1k f - Frequency - Hz Figure 15.



**OUTPUT AMPLITUDE** 



# NORMALIZED FREQUENCY RESPONSE vs FREQUENCY



# 

Output Amplitude - dB

Output Level - dB

Figure 18.

10M

f - Frequency - Hz

100M

500M

V<sub>I</sub> = 200 mV

100k

1M

# OUTPUT AMPLITUDE vs



Figure 19.

# OUTPUT AMPLITUDE



Figure 20.

Output Amplitude - dB







# NORMALILZED OUTPUT RESPONSE vs FREQUENCY



Figure 23.





# NORMALIZED OUTPUT RESPONSE



# SMALL AND LARGE SIGNAL FREQUENCY RESPONSE



# SMALL AND LARGE SIGNAL FREQUENCY RESPONSE



# SINGLE-ENDED HARMONIC DISTORTION



# SINGLE-ENDED HARMONIC DISTORTION



# SINGLE-ENDED HARMONIC DISTORTION vs



# SINGLE-ENDED HARMONIC DISTORTION vs



# DIFFERENTIAL GAIN AND PHASE vs



Differential Gain - %

Figure 32.

**DIFFERENTIAL GAIN AND PHASE** 





### NUMBER OF 150-Ω LOADS 0.15 0.25 V<sub>CC</sub> = ±15 V $R_F = 1 k\Omega$ Gain = 2 f = 3.58 MHz0.20 0.12 40 IRE Modulation 100 IRE Ramp Differential Gain - % Differential Phase 0.09 0.15 Phase 0.06 0.10 Gain 0.03 0.05 0 2 3 5 7 8 Number of 150- $\Omega$ Loads

Figure 34.

# DIFFERENTIAL GAIN AND PHASE vs NUMBER OF 150-Ω LOADS



Figure 35.



Figure 36.









# **APPLICATION INFORMATION**

The THS6012 contains two independent operational amplifiers. These amplifiers are current feedback topology amplifiers made for high-speed operation. They have been specifically designed to deliver the full power requirements of ADSL and therefore can deliver output currents of at least 400 mA at full output voltage.

The THS6012 is fabricated using Texas Instruments 30-V complementary bipolar process, HVBiCOM. This process provides excellent isolation and high slew rates that result in the device's excellent crosstalk and extremely low distortion.

# **INDEPENDENT POWER SUPPLIES**

Each amplifier of the THS6012 has its own power supply pins. This was specifically done to solve a problem that often occurs when multiple devices in the same package share common power pins. This problem is crosstalk between the individual devices caused by currents flowing in common connections. Whenever the current required by one device flows through a common connection shared with another device, this current, in conjunction with the impedance in the shared line, produces an unwanted voltage on the power supply. Proper power supply decoupling and good device power supply rejection helps to reduce this unwanted signal. What is left is crosstalk.

However, with independent power supply pins for each device, the effects of crosstalk through common impedance in the power supplies is more easily managed. This is because it is much easier to achieve low common impedance on the PCB with copper etch than it is to achieve low impedance within the package with either bond wires or metal traces on silicon.

# POWER SUPPLY RESTRICTIONS

Although the THS6012 is specified for operation from power supplies of  $\pm 5$  V to  $\pm 15$  V (or singled-ended power supply operation from 10 V to 30 V), and each amplifier has its own power supply pins, several precautions must be taken to assure proper operation.

- 1. The power supplies for each amplifier must be the same value. For example, if the driver 1 uses ±±15 volts, then the driver 2 must also use ±15 volts. Using ±15 volts for one amplifier and ±5 volts for another amplifier is not allowed.
- 2. To save power by powering down one of the amplifiers in the package, the following rules must be followed.
  - The amplifier designated driver 1 must always receive power. This is because the internal startup circuitry
    uses the power from the driver 1 device.
  - The -V<sub>CC</sub> pins from both drivers must always be at the same potential.
  - Driver 2 is powered down by simply opening the +V<sub>CC</sub> connection.

The THS6012 incorporates a standard Class A-B output stage. This means that some of the quiescent current is directed to the load as the load current increases. So under heavy load conditions, accurate power dissipation calculations are best achieved through actual measurements. For small loads, however, internal power dissipation for each amplifier in the THS6012 can be approximated by the following formula:

$$P_{D} \cong \left(2 V_{CC} I_{CC}\right) + \left(V_{CC} - V_{O}\right) \times \left(\frac{V_{O}}{R_{L}}\right)$$

Where:

P<sub>D</sub> = Power dissipation for one amplifier

V<sub>CC</sub> = Split supply voltage

I<sub>CC</sub> = Supply current for that particular amplifier

V<sub>O</sub> = Output voltage of amplifier

R<sub>I</sub> = Load resistance

To find the total THS6012 power dissipation, we simply sum up both amplifier power dissipation results. Generally, the worst case power dissipation occurs when the output voltage is one-half the  $V_{CC}$  voltage. One last note, which is often overlooked: the feedback resistor ( $R_F$ ) is also a load to the output of the amplifier and should be taken into account for low value feedback resistors.



### DEVICE PROTECTION FEATURES

The THS6012 has two built-in protection features that protect the device against improper operation. The first protection mechanism is output current limiting. Should the output become shorted to ground the output current is automatically limited to the value given in the data sheet. While this protects the output against excessive current, the device internal power dissipation increases due to the high current and large voltage drop across the output transistors. Continuous output shorts are not recommended and could damage the device. Additionally, connection of the amplifier output to one of the supply rails ( $\pm V_{CC}$ ) can cause failure of the device and is not recommended.

The second built-in protection feature is thermal shutdown. Should the internal junction temperature rise above approximately 180°C, the device automatically shuts down. Such a condition could exist with improper heat sinking or if the output is shorted to ground. When the abnormal condition is fixed, the internal thermal shutdown circuit automatically turns the device back on.

### THERMAL INFORMATION

The THS6012 is packaged in a thermally-enhanced DWP package, which is a member of the PowerPAD family of packages. This package is constructed using a downset leadframe upon which the die is mounted [see Figure 39(a) and Figure 39(b)]. This arrangement results in the lead frame being exposed as a thermal pad on the underside of the package [see Figure 39(c)]. Because this thermal pad has direct thermal contact with the die, excellent thermal performance can be achieved by providing a good thermal path away from the thermal pad.

The PowerPAD package allows for both assembly and thermal management in one manufacturing operation. During the surface-mount solder operation (when the leads are being soldered), the thermal pad can also be soldered to a copper area underneath the package. Through the use of thermal paths within this copper area, heat can be conducted away from the package into either a ground plane or other heat dissipating device. This is discussed in more detail in the *PCB design considerations* section of this document.

The PowerPAD package represents a breakthrough in combining the small area and ease of assembly of surface mount with the, heretofore, awkward mechanical methods of heatsinking.



A. The thermal pad is electrically isolated from all terminals in the package.

Figure 39. Views of Thermally Enhanced DWP Package

# RECOMMENDED FEEDBACK AND GAIN RESISTOR VALUES

As with all current feedback amplifiers, the bandwidth of the THS6012 is an inversely proportional function of the value of the feedback resistor. This can be seen from Figure 17 through Figure 20. The recommended resistors with a  $\pm 15$  V power supply for the optimum frequency response with a  $25-\Omega$  load system are  $680-\Omega$  for a gain = 1 and  $620-\Omega$  for a gain = 2 or -1. Additionally, using a  $\pm 5$  V power supply, it is recommended that a  $1-k\Omega$  feedback resistor be used for a gain of 1 and a  $820-\Omega$  feedback resistor be used for a gain of 2 or -1. These should be used as a starting point and once optimum values are found, 1% tolerance resistors should be used to maintain frequency response characteristics. Because there is a finite amount of output resistance of the operational amplifier, load resistance can play a major part in frequency response. This is especially true with these drivers, which tend to drive low-impedance loads. This can be seen in Figure 11, Figure 23, and Figure 24. As the load



resistance increases, the output resistance of the amplifier becomes less dominant at high frequencies. To compensate for this, the feedback resistor should change. For  $100-\Omega$  loads, it is recommended that the feedback resistor be changed to  $820~\Omega$  for a gain of 1 and  $560~\Omega$  for a gain of 2 or -1. Although, for most applications, a feedback resistor value of 1 k $\Omega$  is recommended, which is a good compromise between bandwidth and phase margin that yields a very stable amplifier.

Consistent with current feedback amplifiers, increasing the gain is best accomplished by changing the gain resistor, not the feedback resistor. This is because the bandwidth of the amplifier is dominated by the feedback resistor value and internal dominant-pole capacitor. The ability to control the amplifier gain independently of the bandwidth constitutes a major advantage of current feedback amplifiers over conventional voltage feedback amplifiers. Therefore, once a frequency response is found suitable to a particular application, adjust the value of the gain resistor to increase or decrease the overall amplifier gain.

Finally, it is important to realize the effects of the feedback resistance on distortion. Increasing the resistance decreases the loop gain and increases the distortion. It is also important to know that decreasing load impedance increases total harmonic distortion (THD). Typically, the third order harmonic distortion increases more than the second order harmonic distortion.

# **OFFSET VOLTAGE**

The output offset voltage,  $(V_{OO})$  is the sum of the input offset voltage  $(V_{IO})$  and both input bias currents  $(I_{IB})$  times the corresponding gains. The following schematic and formula can be used to calculate the output offset voltage:



Figure 40. Output Offset Voltage Model



# NOISE CALCULATIONS AND NOISE FIGURE

Noise can cause errors on very small signals. This is especially true for the amplifying small signals. The noise model for current feedback amplifiers (CFB) is the same as voltage feedback amplifiers (VFB). The only difference between the two is that the CFB amplifiers generally specify different current noise parameters for each input while VFB amplifiers usually only specify one noise current parameter. The noise model is shown in Figure 41. This model includes all of the noise sources as follows:

- $e_n = Amplifier internal voltage noise (nV/<math>\sqrt{Hz}$ )
- IN+ = Noninverting current noise (pA/ $\sqrt{\text{Hz}}$ )
- IN- = Inverting current noise (pA/ $\sqrt{Hz}$ )
- e<sub>RX</sub> = Thermal voltage noise associated with each resistor (e<sub>RX</sub> = 4 kTR<sub>x</sub>)



Figure 41. Noise Model

The total equivalent input noise density (eni) is calculated by using the following equation:

$$\mathbf{e}_{ni} = \sqrt{\left(\mathbf{e}_{n}\right)^{2} + \left(\mathsf{IN} + \times \mathsf{R}_{S}\right)^{2} + \left(\mathsf{IN} - \times \left(\mathsf{R}_{F} \, \| \, \mathsf{R}_{G}\right)\right)^{2} + 4 \, \mathsf{kTR}_{S} + 4 \, \mathsf{kT}\left(\mathsf{R}_{F} \, \| \, \mathsf{R}_{G}\right)}$$

Where:

 $k = Boltzmann's constant = 1.380658 \times 10^{-23}$ 

T = Temperature in degrees Kelvin (273  $+^{\circ}$ C)

 $R_F \parallel R_G = Parallel resistance of R_F and R_G$ 

To get the equivalent output noise of the amplifier, just multiply the equivalent input noise density ( $e_{ni}$ ) by the overall amplifier gain ( $A_V$ ).

$$e_{no} = e_{ni} A_V = e_{ni} \left( 1 + \frac{R_F}{R_G} \right)$$
 (Noninverting Case)

As the previous equations show, to keep noise at a minimum, small value resistors should be used. As the closed-loop gain is increased (by reducing  $R_{\rm G}$ ), the input noise is reduced considerably because of the parallel resistance term. This leads to the general conclusion that the most dominant noise sources are the source resistor ( $R_{\rm S}$ ) and the internal amplifier noise voltage ( $e_{\rm n}$ ). Because noise is summed in a root-mean-squares method, noise sources smaller than 25% of the largest noise source can be effectively ignored. This can greatly simplify the formula and make noise calculations much easier to calculate.

This brings up another noise measurement usually preferred in RF applications, the noise figure (NF). Noise figure is a measure of noise degradation caused by the amplifier. The value of the source resistance must be defined and is typically  $50 \Omega$  in RF applications.



$$NF = 10log \left[ \frac{e_{ni}^{2}}{\left(e_{Rs}^{2}\right)^{2}} \right]$$

Because the dominant noise components are generally the source resistance and the internal amplifier noise voltage, we can approximate noise figure as:

$$NF = 10log \left[ 1 + \frac{\left( \left( e_n \right)^2 + \left( IN + \times R_S \right)^2 \right)}{4 kTR_S} \right]$$

Figure 42 shows the noise figure graph for the THS6012.



Figure 42. Noise Figure vs Source Resistance



# **DRIVING A CAPACITIVE LOAD**

Driving capacitive loads with high performance amplifiers is not a problem as long as certain precautions are taken. The first is to realize that the THS6012 has been internally compensated to maximize its bandwidth and slew rate performance. When the amplifier is compensated in this manner, capacitive loading directly on the output will decrease the device's phase margin leading to high frequency ringing or oscillations. Therefore, for capacitive loads of greater than 10 pF, it is recommended that a resistor be placed in series with the output of the amplifier, as shown in Figure 43. A minimum value of 10  $\Omega$  should work well for most applications. For example, in 75- $\Omega$  transmission systems, setting the series resistor value to 75  $\Omega$  both isolates any capacitance loading and provides the proper line impedance matching at the source end.



Figure 43. Driving a Capacitive Load

# **PCB DESIGN CONSIDERATIONS**

Proper PCB design techniques in two areas are important to assure proper operation of the THS6012. These areas are high-speed layout techniques and thermal-management techniques. Because the THS6012 is a high-speed part, the following guidelines are recommended.

- Ground plane It is essential that a ground plane be used on the board to provide all components with a low
  inductive ground connection. Although a ground connection directly to a terminal of the THS6012 is not
  necessarily required, it is recommended that the thermal pad of the package be tied to ground. This serves
  two functions. It provides a low inductive ground to the device substrate to minimize internal crosstalk and it
  provides the path for heat removal.
- Input stray capacitance To minimize potential problems with amplifier oscillation, the capacitance at the inverting input of the amplifiers must be kept to a minimum. To do this, PCB trace runs to the inverting input must be as short as possible, the ground plane must be removed under any etch runs connected to the inverting input, and external components should be placed as close as possible to the inverting input. This is especially true in the noninverting configuration. An example of this can be seen in Figure 44, which shows what happens when 1.8 pF is added to the inverting input terminal in the noninverting configuration. The bandwidth increases dramatically at the expense of peaking. This is because some of the error current is flowing through the stray capacitor instead of the inverting node of the amplifier. Although, in the inverting mode, stray capacitance at the inverting input has little effect. This is because the inverting node is at a *virtual ground* and the voltage does not fluctuate nearly as much as in the noninverting configuration.



### NORMALIZED FREQUENCY RESPONSE **FREQUENCY** 3 $V_{CC} = \pm 15 \text{ V}$ $V_1 = 200 \text{ mV}$ 2 $R_L = 25 \Omega$ Normalized Frequency Response – dB $R_F = 1 k\Omega$ 1 Gain = 1 0 $C_1 = 0 pF$ (Stray C Only) -2 $C_1 = 1.8 pF$ $1 \text{ k}\Omega$ -3 $C_{in}$ -4 -5 $R_L =$ $50 \Omega$ 25 Ω -6

Figure 44. Driver Normalized Frequency Response vs Frequency

f - Frequency - Hz

10M

100M

500M

1M

100

• Proper power supply decoupling - Use a minimum of a 6.8-µF tantalum capacitor in parallel with a 0.1-µF ceramic capacitor on each supply terminal. It may be possible to share the tantalum among several amplifiers depending on the application, but a 0.1-µF ceramic capacitor should always be used on the supply terminal of every amplifier. In addition, the 0.1-µF capacitor should be placed as close as possible to the supply terminal. As this distance increases, the inductance in the connecting etch makes the capacitor less effective. The designer should strive for distances of less than 0.1 inches between the device power terminal and the ceramic capacitors.

Because of its power dissipation, proper thermal management of the THS6012 is required. Although there are many ways to properly heatsink this device, the following steps illustrate one recommended approach for a multilayer PCB with an internal ground plane.

- 1. Prepare the PCB with a top side etch pattern as shown in Figure 45. There should be etch for the leads as well as etch for the thermal pad.
- 2. Place 18 holes in the area of the thermal pad. These holes should be 13 mils in diameter. They are kept small so that solder wicking through the holes is not a problem during reflow.
- 3. It is recommended, but not required, to place six more holes under the package, but outside the thermal pad area. These holes are 25 mils in diameter. They may be larger because they are not in the area to be soldered so that wicking is not a problem.
- 4. Connect all 24 holes, the 18 within the thermal pad area and the 6 outside the pad area, to the internal ground plane.
- 5. When connecting these holes to the ground plane, do **not** use the typical web or spoke via connection methodology. Web connections have a high thermal resistance connection that is useful for slowing the heat transfer during soldering operations. This makes the soldering of vias that have plane connections easier. However, in this application, low thermal resistance is desired for the most efficient heat transfer. Therefore, the holes under the THS6012 package should make their connection to the internal ground plane with a complete connection around the entire circumference of the plated through hole.
- The top-side solder mask should leave exposed the terminals of the package and the thermal pad area with its five holes. The four larger holes outside the thermal pad area, but still under the package, should be covered with solder mask.
- 7. Apply solder paste to the exposed thermal pad area and all of the operational amplifier terminals.
- 8. With these preparatory steps in place, the THS6012 is simply placed in position and run through the solder



reflow operation as any standard surface-mount component. This results in a part that is properly installed.



Vias should go through the board connecting the top layer PowerPad to any and all ground planes. (The larger the ground plane, the larger the area to distribute the heat.) Solder resist should be used on the bottom side ground plane in order to prevent wicking of the solder through the vias during the reflow process.

All Units in Inches

Figure 45. PowerPAD PCB Etch and Via Pattern

The actual thermal performance achieved with the THS6012 in its PowerPAD package depends on the application. In the previous example, if the size of the internal ground plane is approximately 3 inches  $\times$  3 inches, then the expected thermal coefficient,  $\Theta_{JA}$ , is about 21.5°C/W. For a given $\Theta_{JA}$ , the maximum power dissipation is shown in Figure 46 and is calculated by the following formula:

$$P_{D} = \left(\frac{T_{MAX} - T_{A}}{\theta_{JA}}\right)$$

Where:

P<sub>D</sub> = Maximum power dissipation of THS6012 (watts)

 $T_{MAX}$  = Absolute maximum junction temperature (150°C)

 $T_A$  = Free-ambient air temperature (°C)

 $\theta_{JA} = \theta_{JC} + \theta_{CA}$ 

 $\theta_{JC}$  = Thermal coefficient from junction to case (0.37°C/W)

 $\theta_{CA}$  = Thermal coefficient from case to ambient

More complete details of the PowerPAD installation process and thermal management techniques can be found in the Texas Instruments Technical Brief, *PowerPAD Thermally Enhanced Package*. This document can be found at the TI web site (www.ti.com) by searching on the key word PowerPAD. The document can also be ordered through your local TI sales office. Refer to literature number SLMA002 when ordering.





Figure 46. Maximum Power Dissipation vs Free-Air Temperature

# **ADSL**

The THS6012 was primarily designed as a line driver and line receiver for ADSL (asymmetrical digital subscriber line). The driver output stage has been sized to provide full ADSL power levels of 20 dBm onto the telephone lines. Although actual driver output peak voltages and currents vary with each particular ADSL application, the THS6012 is specified for a minimum full output current of 400 mA at its full output voltage of approximately 12 V. This performance meets the demanding needs of ADSL at the central office end of the telephone line. A typical ADSL schematic is shown in Figure 47.





Figure 47. THS6012 ADSL Application

The ADSL transmit band consists of 255 separate carrier frequencies each with its own modulation and amplitude level. With such an implementation, it is imperative that signals put onto the telephone line have as low a distortion as possible. This is because any distortion either interferes directly with other ADSL carrier frequencies or it creates intermodulation products that interfere with ADSL carrier frequencies.

The THS6012 has been specifically designed for ultra low distortion by careful circuit implementation and by taking advantage of the superb characteristics of the complementary bipolar process. Driver single-ended distortion measurements are shown in Figure 28 through Figure 31. It is commonly known that in the differential driver configuration, the second order harmonics tend to cancel out. Thus, the dominant total harmonic distortion (THD) will be primarily due to the third order harmonics. For these tests the load was 25  $\Omega$ . Additionally, distortion should be reduced as the feedback resistance drops. This is because the bandwidth of the amplifier increases, which allows the amplifier to react faster to any nonlinearities in the closed-loop system.

Another significant point is the fact that distortion decreases as the impedance load increases. This is because the output resistance of the amplifier becomes less significant as compared to the output load resistance.



### GENERAL CONFIGURATIONS

A common error for the first-time CFB user is to create a unity gain buffer amplifier by shorting the output directly to the inverting input. A CFB amplifier in this configuration oscillates and is **not** recommended. The THS6012, like all CFB amplifiers, **must** have a feedback resistor for stable operation. Additionally, placing capacitors directly from the output to the inverting input is not recommended. This is because, at high frequencies, a capacitor has a very low impedance. This results in an unstable amplifier and should not be considered when using a current-feedback amplifier. Because of this, integrators and simple low-pass filters, which are easily implemented on a VFB amplifier, have to be designed slightly differently. If filtering is required, simply place an RC-filter at the noninverting terminal of the operational-amplifier (see Figure 48).



Figure 48. Single-Pole Low-Pass Filter

If a multiple pole filter is required, the use of a Sallen-Key filter can work very well with CFB amplifiers. This is because the filtering elements are not in the negative feedback loop and stability is not compromised. Because of their high slew-rates and high bandwidths, CFB amplifiers can create very accurate signals and help minimize distortion. An example is shown in Figure 49.



Figure 49. 2-Pole Low-Pass Sallen-Key Filter

There are two simple ways to create an integrator with a CFB amplifier. The first one shown in Figure 50 adds a resistor in series with the capacitor. This is acceptable because at high frequencies, the resistor is dominant and the feedback impedance never drops below the resistor value. The second one shown in Figure 51 uses positive feedback to create the integration. Caution is advised because oscillations can occur because of the positive feedback.



Figure 50. Inverting CFB Integrator





Figure 51. Non-Inverting CFB Integrator

Another good use for the THS6012 amplifiers is as very good video distribution amplifiers. One characteristic of distribution amplifiers is the fact that the differential phase (DP) and the differential gain (DG) are compromised as the number of lines increases and the closed-loop gain increases. Be sure to use termination resistors throughout the distribution system to minimize reflections and capacitive loading.



Figure 52. Video Distribution Amplifier Application

# **EVALUATION BOARD**

An evaluation board is available for the THS6012 (literature number SLOP132). This board has been configured for proper thermal management of the THS6012. The circuitry has been designed for a typical ADSL application as shown previously in this document. For more detailed information, refer to the *THS6012EVM User's Manual* (literature number SLOU034). To order the evaluation board contact your local TI sales office or distributor.

# PACKAGE OPTION ADDENDUM



12-Aug-2016

# PACKAGING INFORMATION

| Orderable Device | Status  | Package Type               | -       |    | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|---------|----------------------------|---------|----|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)     |                            | Drawing |    | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| THS6012CDWP      | ACTIVE  | SO PowerPAD                | DWP     | 20 | 25      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | 0 to 70      | THS6012C       | Samples |
| THS6012CDWPG4    | ACTIVE  | SO PowerPAD                | DWP     | 20 | 25      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | 0 to 70      | THS6012C       | Samples |
| THS6012CDWPR     | ACTIVE  | SO PowerPAD                | DWP     | 20 | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | 0 to 70      | THS6012C       | Samples |
| THS6012IDWP      | ACTIVE  | SO PowerPAD                | DWP     | 20 | 25      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | THS6012I       | Samples |
| THS6012IDWPR     | ACTIVE  | SO PowerPAD                | DWP     | 20 | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | THS6012I       | Samples |
| THS6012IGQER     | LIFEBUY | BGA<br>MICROSTAR<br>JUNIOR | GQE     | 80 |         | TBD                        | Call TI          | Call TI             |              | THS6012I       |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

# PACKAGE OPTION ADDENDUM



12-Aug-2016

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

www.ti.com 10-Oct-2012

# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity AO

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device       | Package<br>Type    | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|--------------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| THS6012CDWPR | SO<br>Power<br>PAD | DWP                | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| THS6012IDWPR | SO<br>Power<br>PAD | DWP                | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

www.ti.com 10-Oct-2012



# \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| THS6012CDWPR | SO PowerPAD  | DWP             | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| THS6012IDWPR | SO PowerPAD  | DWP             | 20   | 2000 | 367.0       | 367.0      | 45.0        |

# DWP (R-PDSO-G\*\*)

# PowerPAD™ PLASTIC SMALL-OUTLINE PACKAGE

20 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. See the product data sheet for details regarding the exposed thermal pad dimensions.

PowerPAD is a trademark of Texas Instruments.



# DWP (R-PDSO-G20)

PowerPAD™ PLASTIC SMALL OUTLINE

# THERMAL INFORMATION

This PowerPAD  $^{\mathsf{M}}$  package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.

20

11

21

21

3.81

3.13

Top View

Exposed Thermal Pad Dimensions

4206325-4/E 12/10

NOTE: A. All linear dimensions are in millimeters

# DWP (R-PDSO-G20)

# PowerPAD™PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste.

PowerPAD is a trademark of Texas Instruments.



### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/sampterms.htm">http://www.ti.com/sc/docs/sampterms.htm</a>).

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated