- High Speed - 180 MHz Bandwidth (G = 1, -3 dB) - 400 V/µs Slew Rate - 40-ns Settling Time (0.1%) - High Output Drive, I<sub>O</sub> = 115 mA (typ) - Excellent Video Performance - 75 MHz 0.1 dB Bandwidth (G = 1) - 0.02% Differential Gain - 0.02° Differential Phase - Very Low Distortion - THD = -72 dBc at f = 1 MHz - Wide Range of Power Supplies - V<sub>CC</sub> = $\pm$ 5 V to $\pm$ 15 V - Available in Standard SOIC, MSOP PowerPAD™, JG, or FK Package - Evaluation Module Available #### description The THS4061 and THS4062 are generalpurpose, single/dual, high-speed voltage feedback amplifiers ideal for a wide range of applications including video, communication, and imaging. The devices offer very good ac performance with 180-MHz bandwidth, 400-V/µs slew rate, and 40-ns settling time (0.1%). The THS4061/2 are stable at all gains for both inverting and noninverting configurations. These amplifiers have a high output drive capability of 115 mA and draw only 7.8 mA supply current per channel. Excellent professional video results can be obtained with the low differential gain/phase errors of 0.02%/0.02° and wide 0.1 db flatness to 75 MHz. For applications requiring low distortion, the THS4061/2 is ideally suited with total harmonic distortion of -72 dBc at f = 1 MHz. Cross-Section View Showing PowerPAD Option (DGN) THS4061 CAUTION: The THS4061 and THS4062 provide ESD protection circuitry. However, permanent damage can still occur if this device is subjected to high-energy electrostatic discharges. Proper ESD precautions are recommended to avoid any performance degradation or loss of functionality Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments Incorporated. Copyright © 1998 – 2003, Texas Instruments Incorporated On products compliant to MIL-PRF-38535, all parameters are tested unless otherwise noted. On all other products, production processing does not necessarily include testing of all parameters. | | RELATED DEVICES | |-----------|----------------------------------------------| | DEVICE | DESCRIPTION | | THS4011/2 | 290-MHz Low Distortion High-Speed Amplifiers | | THS4031/2 | 100-MHz Low Noise High Speed-Amplifiers | | THS4061/2 | 180-MHz High-Speed Amplifiers | #### **AVAILABLE OPTIONS** | | | | PACKAGED | DEVICES | _ | | | |-------------------|-----------------------|-------------------------------------------------|---------------------------|------------------------|-------------------------|----------------|-------------------------------------------| | TA | NUMBER OF<br>CHANNELS | PLASTIC<br>SMALL<br>OUTLINE <sup>†</sup><br>(D) | PLASTIC<br>MSOP†<br>(DGN) | CERAMIC<br>DIP<br>(JG) | CHIP<br>CARRIER<br>(FK) | MSOP<br>SYMBOL | EVALUATION MODULES THS4061EVM THS4062EVM | | 0°C to | 1 | THS4061CD | THS4061CDGN | _ | _ | TIABS | THS4061EVM | | 70°C | 2 | THS4062CD | THS4062CDGN | _ | _ | TIABM | THS4062EVM | | −40°C to | 1 | THS4061ID | THS4061IDGN | _ | _ | TIABT | _ | | 85°C | 2 | THS4062ID | THS4062IDGN | _ | _ | TIABN | _ | | –55°C to<br>125°C | 1 | _ | _ | THS4061MJG | THS4061MFK | _ | _ | <sup>†</sup> The D and DGN packages are available taped and reeled. Add an R suffix to the device type (i.e., THS4061CDGNR). #### functional block diagram Figure 1. THS4061 - Single Channel Figure 2. THS4062 - Dual Channel #### absolute maximum ratings over operating free-air temperature (unless otherwise noted)† | Supply voltage, $V_{CC}$ + to $V_{CC}$ | | | |-----------------------------------------------|-------------------------------------------|------------------| | Input voltage, V <sub>I</sub> | | ±V <sub>CC</sub> | | Output current, IO | | | | | | | | | | | | Maximum junction temperature, T <sub>.1</sub> | | | | | : C-suffix | | | | I-suffix | –40°C to 85°C | | | M-suffix | –55°C to 125°C | | Storage temperature, T <sub>stg</sub> | | –65°C to 150°C | | | ch) from case for 10 seconds, D and DGN p | | | Lead temperature 1,6 mm (1/16 inc | ch) from case for 60 seconds, JG package | 300°C | | Case temperature for 60 seconds, | FK package | 260°C | | | | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### **DISSIPATION RATING TABLE** | PACKAGE | $T_{\mbox{A}} \le 25^{\circ}\mbox{C}$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING | |------------------|----------------------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------|----------------------------------------| | D | 740 mW | 6 mW/°C | 475 mW | 385 mW | _ | | DGN <sup>‡</sup> | 2.14 W | 17.1 mW/°C | 1.37 W | 1.11 W | _ | | JG | 1057 mW | 8.4 mW/°C | 627 mW | 546 mW | 210 mW | | FK | 1375 mW | 11 mW/°C | 880 mW | 715 mW | 275 mW | <sup>&</sup>lt;sup>‡</sup> The DGN package incorporates a PowerPAD on the underside of the device. This acts as a heatsink and must be connected to a thermal dissipation plane for proper power dissipation. Failure to do so can result in exceeding the maximum specified junction temperature, which could permanently damage the device. #### recommended operating conditions | | | MIN | NOM MAX | UNIT | |------------------------------------|---------------|------|---------|------| | Supply voltage, Vcc+ and Vcc- | Dual supply | ±4.5 | ±16 | ., | | | Single supply | 9 | 32 | ٧ | | | C-suffix | 0 | 70 | | | Operating free-air temperature, TA | I-suffix | -40 | 85 | °C | | | M-suffix | -55 | 125 | | ## electrical characteristics at T<sub>A</sub> = 25°C, V<sub>CC</sub> = $\pm 15$ V, R<sub>L</sub> = 150 $\Omega$ (unless otherwise noted) #### dynamic performance | PARAMETER | | TEST CONDITIONS† | | THS4061C/I,<br>THS4062C/I | | | UNIT | | |----------------|----------------------------------------------------|------------------------------------------------------------------------------|-----------|---------------------------|-----|-------------------------------------|---------|--| | | | | | MIN . | TYP | MAX | | | | | | $V_{CC} = \pm 5 \text{ V}$ | Gain = 1 | | 180 | | MHz | | | | Dynamic performance small-signal bandwidth (–3 dB) | V <sub>CC</sub> = ±15 V | Coin 4 | | 50 | | MHz | | | BW | bandwidth ( 5 db) | V <sub>CC</sub> = ±5 V | Gain = -1 | | 50 | | IVIHZ | | | [, | Donahuidth fan O.4 dD flataan | V <sub>CC</sub> = ±15 V | Coin 4 | | 75 | | N 41 1- | | | | Bandwidth for 0.1 dB flatness | $V_{CC} = \pm 5 \text{ V}$ | Gain = 1 | | 20 | | MHz | | | CD | Classification | $V_{CC} = \pm 15 \text{ V}$ | Coin 4 | | 400 | | | | | SR | Slew rate | $V_{CC} = \pm 5 \text{ V}$ | Gain = -1 | | 350 | | V/μs | | | | Cattlian times to 0.400 | $V_{CC} = \pm 15 \text{ V}, 5-\text{V step } (0 \text{ V to } 5 \text{ V})$ | Onin 4 | | 40 | | ns | | | | Settling time to 0.1% | $V_{CC} = \pm 5 \text{ V}, \qquad V_{O} = -2.5 \text{ V to } 2.5 \text{ V},$ | Gain = -1 | | 40 | MAX 80 50 50 75 20 00 40 40 | | | | t <sub>S</sub> | Sottling time to 0.049/ | $V_{CC} = \pm 15 \text{ V}, 5-\text{V step } (0 \text{ V to } 5 \text{ V})$ | Coin 1 | | 140 | | ns | | | | Settling time to 0.01% | $V_{CC} = \pm 5 \text{ V}, \qquad V_{O} = -2.5 \text{ V to } 2.5 \text{ V},$ | Gain = -1 | | 150 | | | | <sup>†</sup> Full range = 0°C to 70°C for C suffix and -40°C to 85°C for I suffix #### noise/distortion performance | | PARAMETER | | TEST CONDITIONS† | | THS4061C/I,<br>THS4062C/I | | | UNIT | |-----|---------------------------------------------|--------------------------|-------------------------------------------------|-----------------------------|---------------------------|-----------|-----|--------------------| | | | | | | MIN | TYP | MAX | | | THD | Total harmonic distortion | f = 1 MHz | | | | -72 | | dBc | | Vn | Input voltage noise | f = 10 kHz, | $V_{CC} = \pm 5 \text{ V or } \pm 15 \text{ V}$ | | | 14.5 | | nV/√ <del>Hz</del> | | In | Input current noise | f = 10 kHz, | $V_{CC} = \pm 5 \text{ V or } \pm 15 \text{ V}$ | - | | 1.6 | | pA/√ <del>Hz</del> | | | Differential and a second | Octo | NTOO 40 IDE and talefore | V <sub>CC</sub> = ±15 V | | 0.02<br>% | | | | | Differential gain error | Gain = 2, | NTSC, 40 IRE modulation | V <sub>CC</sub> = ±5 V | | 0.02<br>% | | | | | Different fall also a server | 0-1- 0 | NTOO 40 IDE was held to | $V_{CC} = \pm 15 \text{ V}$ | | 0.02° | | | | | Differential phase error | Gain = 2, | NTSC, 40 IRE modulation | $V_{CC} = \pm 5 \text{ V}$ | | 0.06° | | | | | Channel-to-channel crosstalk (THS4062 only) | V <sub>CC</sub> = ±5 V ( | or ±15 V, f = 1 MHz | | | 65 | | dB | <sup>†</sup> Full range = 0°C to 70°C for C suffix and -40°C to 85°C for I suffix #### dc performance | PARAMETER | | TEST CONDITIONS† | | THS4061C/I,<br>THS4062C/I | | | UNIT | |-----------------|----------------------|------------------------------------------------------------------------------------------|-----------------------------|---------------------------|------|------|--------| | | | | | MIN | TYP | MAX | | | | | V 45V V 40V B 410 | T <sub>A</sub> = 25°C | 5 | 5 15 | | \//\/ | | Open loop gain | | $V_{CC} = \pm 15 \text{ V}, V_{O} = \pm 10 \text{ V}, R_{L} = 1 \text{ k}\Omega$ | T <sub>A</sub> = full range | 4 | | V/mV | | | | | V 15V V 105V D 110 | T <sub>A</sub> = 25°C | 2.5 | 8 | | .,, ., | | | | $V_{CC} = \pm 5 \text{ V}, \qquad V_{O} = \pm 2.5 \text{ V}, R_{L} = 1 \text{ k}\Omega$ | T <sub>A</sub> = full range | 2 | | | V/mV | | ., | Input offset voltage | $V_{CC} = \pm 5 \text{ V or } \pm 15 \text{ V}$ | _ , , , | | 2.5 | 8 | mV | | Vos | Offset drift | $V_{CC} = \pm 5 \text{ V or } \pm 15 \text{ V}$ | T <sub>A</sub> = full range | | 15 | | μV/°C | | I <sub>IB</sub> | Input bias current | $V_{CC} = \pm 5 \text{ V or } \pm 15 \text{ V}$ | T <sub>A</sub> = full range | | 3 | 6 | μΑ | | los | Input offset current | $V_{CC} = \pm 5 \text{ V or } \pm 15 \text{ V}$ | T <sub>A</sub> = full range | | 75 | 250 | nA | | | Offset current drift | T <sub>A</sub> = full range | | | 0.3 | | nA/°C | <sup>†</sup> Full range = 0°C to 70°C for C suffix and -40°C to 85°C for I suffix # electrical characteristics at $T_A$ = 25°C, $V_{CC}$ = $\pm 15$ V, $R_L$ = 150 $\Omega$ (unless otherwise noted) (continued) input characteristics | | PARAMETER | | EST CONDITIONS | † | THS4061C/I,<br>THS4062C/I | | | UNIT | | |----------------|-----------------------------------|------------------------------|---------------------------|-----------------------------|---------------------------|-------|-----|------|--| | | | | | | MIN | TYP | MAX | | | | V | Common mode insulturalitana nonna | $V_{CC} = \pm 15 \text{ V}$ | | | ±13.8 | ±14.1 | | ., | | | VICR | Common-mode input voltage range | $V_{CC} = \pm 5 \text{ V}$ | | | ±3.8 | ±4.3 | | ٧ | | | CMDD | Common mode minetics matic | $V_{CC} = \pm 15 \text{ V},$ | $V_{ICR} = \pm 12 V$ | T. full names | 70 | 110 | | 10 | | | CMRR | Common mode rejection ratio | $V_{CC} = \pm 5 \text{ V},$ | V <sub>ICR</sub> = ±2.5 V | T <sub>A</sub> = full range | 70 | 95 | | dB | | | R <sub>I</sub> | Input resistance | | • | | | 1 | | MΩ | | | Ci | Input capacitance | | | | | 2 | | pF | | <sup>†</sup> Full range = 0°C to 70°C for C suffix and -40°C to 85°C for I suffix #### output characteristics | PARAMETER | | TEST CO | NDITIONS† | THS4061C/I,<br>THS4062C/I | | | UNIT | |-----------------------|-----------------------|-------------------------|---------------------------|---------------------------|-------|-----|------| | | | | | MIN | TYP | MAX | 1 1 | | V <sub>O</sub> Output | | V <sub>CC</sub> = ±15 V | $R_L = 250 \Omega$ | ±11.5 | ±12.5 | | | | | 0 | V <sub>CC</sub> = ±5 V | $R_L = 150 \Omega$ | ±3.2 | ±3.5 | | V | | | Output voltage swing | V <sub>CC</sub> = ±15 V | 5 410 | ±13 | ±13.5 | | ., | | | | V <sub>CC</sub> = ±5 V | $R_L = 1 \text{ k}\Omega$ | ±3.5 | ±3.7 | | V | | | Output summed | V <sub>CC</sub> = ±15 V | D 000 | 80 | 115 | | 4 | | Ю | Output current | V <sub>CC</sub> = ±5 V | $R_L = 20 \Omega$ | 50 | 75 | | mA | | Isc | Short-circuit current | V <sub>CC</sub> = ±15 V | | | 150 | | mA | | RO | Output resistance | Open loop | | | 12 | | Ω | <sup>†</sup> Full range = 0°C to 70°C for C suffix and -40°C to 85°C for I suffix #### power supply | PARAMETER | | TEST CONDITIONS | THS4061C/I,<br>THS4062C/I | | | UNIT | | |----------------------------------|-----------------------------------|-------------------------------------------------|-----------------------------|-------------|-----|------------|-----| | | | | | MIN TYP MAX | | | | | V Complements and an arrangement | | Dual supply | | ±4.5 | | ±16.5 | ., | | VCC | Supply voltage operating range | Single supply | | 9 | | 33 | V | | | | V <sub>CC</sub> = ±15 V | | | 7.8 | 10.5 | | | ICC | Quiescent current (per amplifier) | V <sub>CC</sub> = ±5 V | T <sub>A</sub> = full range | | 7.3 | 10 | mA | | D0DD | | | T <sub>A</sub> = 25°C | 70 | 78 | 33<br>10.5 | ID. | | PSRR | Power supply rejection ratio | $V_{CC} = \pm 5 \text{ V or } \pm 15 \text{ V}$ | T <sub>A</sub> = full range | 68 | | | dB | <sup>†</sup> Full range = 0°C to 70°C for C suffix and -40°C to 85°C for I suffix ## electrical characteristics at T<sub>A</sub> = 25°C, V<sub>CC</sub> = $\pm 15$ V, R<sub>L</sub> = 150 $\Omega$ (unless otherwise noted) ### dynamic performance | | 242445752 | | | | TH | / | LINUT | | | |----------------|----------------------------------|------------------------------|-------------------------------------------|-------------------------|------|-----|-------|---------|--| | | PARAMETER | | TEST CONDITIONS† | | MIN | TYP | MAX | UNIT | | | | Unity-gain bandwidth | Closed loop, | R <sub>L</sub> = 1 kΩ | V <sub>CC</sub> = ±15 V | *140 | 180 | | MHz | | | | | V <sub>CC</sub> = ±15 V | | Onio 4 | | 180 | | N 41 1- | | | | Dynamic performance small-signal | V <sub>C</sub> C = ±5 V | | Gain = 1 | | 180 | | MHz | | | BW | bandwidth (-3 dB) | $V_{CC} = \pm 15 \text{ V}$ | | | | 50 | | | | | | | $V_{CC} = \pm 5 \text{ V}$ | | Gain = -1 | | 50 | | MHz | | | | | V <sub>CC</sub> = ±15 V | | | | 75 | | | | | | Bandwidth for 0.1 dB flatness | V <sub>C</sub> C = ±5 V | | Gain = 1 | | 20 | | MHz | | | SR | Slew rate | V <sub>CC</sub> = ±15 V | $R_L = 1 k\Omega$ | _ | *400 | 500 | | V/μs | | | | 0 111 11 1 0 101 | $V_{CC} = \pm 15 \text{ V},$ | 5-V step (0 V to 5 V) | | | 40 | | | | | t <sub>S</sub> | Settling time to 0.1% | $V_{CC} = \pm 5 \text{ V},$ | $V_0 = -2.5 \text{ V to } 2.5 \text{ V},$ | Gain = -1 | | 40 | | ns | | | | Cattling times to 0.040/ | $V_{CC} = \pm 15 \text{ V},$ | 5-V step (0 V to 5 V) | Coin 4 | | 140 | | | | | | Settling time to 0.01% | $V_{CC} = \pm 5 \text{ V},$ | $V_0 = -2.5 \text{ V to } 2.5 \text{ V},$ | Gain = -1 | | 150 | | ns | | <sup>†</sup> Full range = $-55^{\circ}$ C to 125°C for M suffix #### noise/distortion performance | | | | TEGT GOLIDITIONS <sup>†</sup> | | TH | 1S4061N | / | | |------------------------------|---------------------------|-------------|----------------------------------------------------------------------|-----------------------------|-----|---------|-----|--------------------| | | PARAMETER | | TEST CONDITIONS† | | MIN | TYP | MAX | UNIT | | THD | Total harmonic distortion | f = 1 MHz | | | | -72 | | dBc | | ٧n | Input voltage noise | f = 10 kHz, | $f = 10 \text{ kHz}, V_{CC} = \pm 5 \text{ V or } \pm 15 \text{ V}$ | | | | | nV/√ <del>Hz</del> | | In | Input current noise | f = 10 kHz, | $V_{CC} = \pm 5 \text{ V or } \pm 15 \text{ V}$ | | | 1.6 | | pA/√Hz | | | D'' (1 ) | 0 | NITOO 40 IDE M 1 I I I | $V_{CC} = \pm 15 \text{ V}$ | | 0.02 | | 0.4 | | | Differential gain error | Gain = 2, | NTSC, 40 IRE Modulation | $V_{CC} = \pm 5 \text{ V}$ | | 0.02 | | % | | Differential plane and agent | | Coin 2 | NTCC 40 IDE Modulation | $V_{CC} = \pm 15 \text{ V}$ | | 0.02° | | | | | Differential phase error | Gain = 2, | Gain = 2, NTSC, 40 IRE Modulation | | | 0.06° | | | <sup>†</sup> Full range = -55°C to 125°C for M suffix #### dc performance | | DADAMETED | TEOT | CONDITIONS | | TH | 1S4061N | /1 | LINUT | |-----------------|----------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----|---------|-----|-------| | | PARAMETER | 1531 | CONDITIONS | | MIN | TYP | MAX | UNIT | | Open loop gain | | $V_{CC} = \pm 15 \text{ V}, V_{O} = \pm 10$ | $V_{CC} = \pm 15 \text{ V}, V_{O} = \pm 10 \text{ V}, R_{L} = 1 \text{ k}\Omega$ $V_{CC} = \pm 5 \text{ V}, V_{O} = \pm 2.5 \text{ V}, R_{L} = 1 \text{ k}\Omega$ | | | | | V/mV | | | | $V_{CC} = \pm 5 \text{ V}, \qquad V_{O} = \pm 2.$ | | | | | | | | | Input offset voltage | V 15V 145V | D 410 | T <sub>A</sub> = 25°C | | 2.5 | 8 | mV | | VIO | | $V_{CC} = \pm 5 \text{ V or } \pm 15 \text{ V}$ | $R_L = 1 k\Omega$ | T <sub>A</sub> = full range | | | 9 | mV | | | Offset drift | $V_{CC} = \pm 5 \text{ V or } \pm 15 \text{ V}$ | $R_L = 1 k\Omega$ | T <sub>A</sub> = full range | | 15 | | μV/°C | | I <sub>IB</sub> | Input bias current | $V_{CC} = \pm 5 \text{ V or } \pm 15 \text{ V}$ | $R_L = 1 k\Omega$ | T <sub>A</sub> = full range | | 3 | 6 | μΑ | | ΙΙΟ | Input offset current | $V_{CC} = \pm 5 \text{ V or } \pm 15 \text{ V}$ | $R_L = 1 \text{ k}\Omega$ | T <sub>A</sub> = full range | | 75 | 250 | nA | | | Offset current drift | $V_{CC} = \pm 5 \text{ V or } \pm 15 \text{ V}$ | $R_L = 1 k\Omega$ | T <sub>A</sub> = full range | | 0.3 | | nA/°C | <sup>†</sup> Full range = $-55^{\circ}$ C to 125°C for M suffix <sup>\*</sup>This parameter is not tested. # electrical characteristics at $T_A$ = full range, $V_{CC}$ = $\pm 15$ V, $R_L$ = 1 k $\Omega$ (unless otherwise noted) (continued) #### input characteristics | | 24244555 | TEGT CONDITIONS! | T | 1 | | | |----------------|---------------------------------------------|----------------------------------------------------------------|-------|-------|-----|------| | | PARAMETER | TEST CONDITIONS† | MIN | TYP | MAX | UNIT | | VICR | Opening the least control to the control of | $V_{CC} = \pm 15 \text{ V}$ | ±13.8 | ±14.1 | | | | | Common-mode input voltage range | V <sub>CC</sub> = ±5 V | ±3.8 | ±4.3 | | V | | CMDD | Common mode minetics matic | $V_{CC} = \pm 15 \text{ V}, \qquad V_{ICR} = \pm 12 \text{ V}$ | 70 | 86 | | 40 | | CMRR | Common mode rejection ratio | $V_{CC} = \pm 5 \text{ V}, \qquad V_{ICR} = \pm 2.5 \text{ V}$ | 80 | 90 | | dB | | R <sub>I</sub> | Input resistance | | | 1 | | MΩ | | Ci | Input capacitance | | | 2 | | pF | <sup>†</sup> Full range = $-55^{\circ}$ C to $125^{\circ}$ C for M suffix #### output characteristics | | 242445772 | | | THS | | | UNIT | |-------------------------------------|-------------------------|-------------------------|-----------------------|------|-------|-----|------| | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | | | | V <sub>CC</sub> = ±15 V | $R_L = 250 \Omega$ | ±12 | ±13.1 | | | | V <sub>O</sub> Output voltage swing | Output walks are suited | V <sub>CC</sub> = ±5 V | $R_L = 150 \Omega$ | ±3.2 | ±3.5 | | V | | | Output voitage swing | V <sub>CC</sub> = ±15 V | D 410 | ±13 | ±13.5 | | ., | | | | V <sub>CC</sub> = ±5 V | $R_L = 1 k\Omega$ | ±3.5 | ±3.7 | | V | | | • • • | V <sub>CC</sub> = ±15 V | <b>D 20</b> 0 | 70 | 115 | | | | lO | Output current | V <sub>CC</sub> = ±5 V | $R_L = 20 \Omega$ | 50 | 75 | | mA | | ISC | Short-circuit current | V <sub>CC</sub> = ±15 V | T <sub>A</sub> = 25°C | | 150 | | mA | | RO | Output resistance | Open loop | | | 12 | | Ω | <sup>†</sup> Full range = -55°C to 125°C for M suffix #### power supply | | 24244555 | T-07 00\\D\T\0\\0 | | TH | 1S4061N | VI | | |------------------------------------------------|----------------------------------------|-------------------------------------------------|-----------------------------|------|---------|-------|------| | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | | ., | Complement of the second of the second | Dual supply | | ±4.5 | | ±16.5 | | | V <sub>CC</sub> Supply voltage operating range | | Single supply | | | | 33 | ٧ | | | | V <sub>CC</sub> = ±15 V | T. 0500 | | 7.8 | 9 | | | ١. | Out and a summer | V <sub>CC</sub> = ±5 V | $T_A = 25$ °C | | 7.3 | 8.5 | mA | | ICC | Quiescent current | V <sub>CC</sub> = ±15 V | T 6.11 | | | 11 | | | | | V <sub>CC</sub> = ±5 V | T <sub>A</sub> = full range | | | 10.5 | | | DCDD | Power supply rejection ratio | Voo - +5 V or +15 V | T <sub>A</sub> = 25°C | 76 | 80 | | dB | | PSRR | Power supply rejection ratio | $V_{CC} = \pm 5 \text{ V or } \pm 15 \text{ V}$ | T <sub>A</sub> = full range | 74 | 78 | | ub | <sup>†</sup> Full range = $-55^{\circ}$ C to 125°C for M suffix | | | | FIGURE | |--------------------|------------------------------|-------------------------|--------| | I <sub>IB</sub> | Input bias current | vs Free-air temperature | 3 | | VIO | Input offset voltage | vs Free-air temperature | 4 | | | Open-loop gain | vs Frequency | 5 | | | Phase | vs Frequency | 5 | | | Differential gain | vs Number of loads | 6, 8 | | | Differential phase | vs Number of loads | 7, 9 | | | Closed-loop gain | vs Frequency | 10, 11 | | | Output amplitude | vs Frequency | 12, 13 | | CMRR | Common-mode rejection ratio | vs Frequency | 14 | | | | vs Frequency | 15 | | PSRR | Power supply rejection ratio | vs Free-air temperature | 16 | | V <sub>O(PP)</sub> | Output voltage swing | vs Supply voltage | 17 | | ICC | Supply current | vs Free-air temperature | 18 | | Env | Noise spectral density | vs Frequency | 19 | | THD | Total harmonic distortion | vs Frequency | 20, 21 | | | Crosstalk | vs Frequency | 22, 23 | #### **OPEN-LOOP GAIN AND PHASE** #### vs **FREQUENCY** 90 80 **0**° 70 Open-Loop Gain - dB 60 –45° Phase 50 40 **-90**° 30 20 -135° 10 0 –180° 1k 10k 100k 1M 10M 100M 1G f - Frequency - Hz Figure 5 **CLOSED-LOOP GAIN** **FREQUENCY** 0 Closed-Loop Gain - dB -5 -10 $V_{CC} = \pm 15 \text{ V}, \pm 5 \text{ V}$ Gain = -1 -15 $R_F = 510 \Omega$ $R_L = 150 \Omega$ -20 100k 1M 10M 100M 1G f - Frequency - Hz Figure 11 Figure 24. Test Circuits #### theory of operation The THS406x is a high speed, operational amplifier configured in a voltage feedback architecture. It is built using a 30-V, dielectrically isolated, complementary bipolar process with NPN and PNP transistors possessing $f_{TS}$ of several GHz. This results in an exceptionally high performance amplifier that has a wide bandwidth, high slew rate, fast settling time, and low distortion. A simplified schematic is shown in Figure 25. Figure 25. THS4061 Simplified Schematic #### offset nulling The THS4061 has very low input offset voltage for a high-speed amplifier. However, if additional correction is required, an offset nulling function has been provided. By placing a potentiometer between terminals 1 and 8 and tying the wiper to the negative supply, the input offset can be adjusted. This is shown in Figure 26. Figure 26. Offset Nulling Schematic #### optimizing unity gain response Internal frequency compensation of the THS406x was selected to provide very wideband performance yet still maintain stability when operated in a noninverting unity gain configuration. When amplifiers are compensated in this manner there is usually peaking in the closed loop response and some ringing in the step response for very fast input edges, depending upon the application. This is because a minimum phase margin is maintained for the G=+1 configuration. For optimum settling time and minimum ringing, a feedback resistor of 270 $\Omega$ should be used as shown in Figure 27. Additional capacitance can also be used in parallel with the feedback resistance if even finer optimization is required. Figure 27. Noninverting, Unity Gain Schematic #### driving a capacitive load Driving capacitive loads with high performance amplifiers is not a problem as long as certain precautions are taken. The first is to realize that the THS406x has been internally compensated to maximize its bandwidth and slew rate performance. When the amplifier is compensated in this manner, capacitive loading directly on the output will decrease the device's phase margin leading to high frequency ringing or oscillations. Therefore, for capacitive loads of greater than 10 pF, it is recommended that a resistor be placed in series with the output of the amplifier, as shown in Figure 28. A minimum value of 20 $\Omega$ should work well for most applications. For example, in 75- $\Omega$ transmission systems, setting the series resistor value to 75 $\Omega$ both isolates any capacitance loading and provides the proper line impedance matching at the source end. Figure 28. Driving a Capacitive Load #### circuit layout considerations In order to achieve the levels of high frequency performance of the THS406x, it is essential that proper printed-circuit board high frequency design techniques be followed. A general set of guidelines is given below. In addition, a THS406x evaluation board is available to use as a guide for layout or for evaluating the device performance. - Ground planes It is highly recommended that a ground plane be used on the board to provide all components with a low inductive ground connection. However, in the areas of the amplifier inputs and output, the ground plane can be removed to minimize the stray capacitance. - Proper power supply decoupling Use a 6.8-μF tantalum capacitor in parallel with a 0.1-μF ceramic capacitor on each supply terminal. It may be possible to share the tantalum among several amplifiers depending on the application, but a 0.1-μF ceramic capacitor should always be used on the supply terminal of every amplifier. In addition, the 0.1-μF capacitor should be placed as close as possible to the supply terminal. As this distances increases, the inductance in the connecting trace makes the capacitor less effective. The designer should strive for distances of less than 0.1 inches between the device power terminals and the ceramic capacitors. - Sockets Sockets are not recommended for high-speed operational amplifiers. The additional lead inductance in the socket pins will often lead to stability problems. Surface-mount packages soldered directly to the printed-circuit board is the best implementation. - Short trace runs/compact part placements Optimum high frequency performance is achieved when stray series inductance has been minimized. To realize this, the circuit layout should be made as compact as possible thereby minimizing the length of all trace runs. Particular attention should be paid to the inverting input of the amplifier. Its length should be kept as short as possible. This helps to minimize stray capacitance at the input of the amplifier. #### circuit layout considerations (continued) Surface-mount passive components – Using surface-mount passive components is recommended for high-frequency amplifier circuits for several reasons. First, because of the extremely low lead inductance of surface-mount components, the problem with stray series inductance is greatly reduced. Second, the small size of surface-mount components naturally leads to a more compact layout, thereby minimizing both stray inductance and capacitance. If leaded components are used, it is recommended that the lead lengths be kept as short as possible. #### evaluation board An evaluation board is available for the THS4061 (literature number SLOP226) and THS4062 (literaure number SLOP235). This board has been configured for very low parasitic capacitance in order to realize the full performance of the amplifier. A schematic of the evaluation board is shown in Figure 29. The circuitry has been designed so that the amplifier may be used in either an inverting or noninverting configuration. To order the evaluation board contact your local TI sales office or distributor. For more detailed information, refer to the THS4061 EVM User's Manual (literature number SLOU038) or the THS4062 EVM User's Manual (literature number SLOU040) Figure 29. THS4061 Evaluation Board Schematic www.ti.com 4-May-2025 #### **PACKAGING INFORMATION** | Orderable<br>part number | Status | Material type (2) | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |--------------------------|--------|-------------------|------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------------------------| | 5962-9960101Q2A | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-<br>9960101Q2A<br>THS4061MFKB | | 5962-9960101QPA | Active | Production | CDIP (JG) 8 | 50 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 9960101QPA<br>THS4061M | | THS4061CD | Active | Production | SOIC (D) 8 | 75 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | 4061C | | THS4061CDGN | Active | Production | HVSSOP (DGN) 8 | 80 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ABS | | THS4061CDGNR | Active | Production | HVSSOP (DGN) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ABS | | THS4061CDR | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | 4061C | | THS4061ID | Active | Production | SOIC (D) 8 | 75 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 40611 | | THS4061IDGNR | Active | Production | HVSSOP (DGN) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ABT | | THS4061IDR | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 40611 | | THS4061MFKB | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-<br>9960101Q2A<br>THS4061MFKB | | THS4061MJG | Active | Production | CDIP (JG) 8 | 50 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | THS4061MJG | | THS4061MJGB | Active | Production | CDIP (JG) 8 | 50 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 9960101QPA<br>THS4061M | | THS4062CD | Active | Production | SOIC (D) 8 | 75 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | 4062C | | THS4062CDGN | Active | Production | HVSSOP (DGN) 8 | 80 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ABM | | THS4062CDR | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | 4062C | | THS4062ID | Active | Production | SOIC (D) 8 | 75 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 4062I | | THS4062IDGN | Active | Production | HVSSOP (DGN) 8 | 80 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ABN | | THS4062IDGNR | Active | Production | HVSSOP (DGN) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ABN | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. #### PACKAGE OPTION ADDENDUM www.ti.com 4-May-2025 (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF THS4061, THS4061M: Catalog: THS4061 Military: THS4061M NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product Military - QML certified for Military and Defense Applications www.ti.com 5-Dec-2023 #### TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | THS4061CDGNR | HVSSOP | DGN | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | THS4061CDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | THS4061IDGNR | HVSSOP | DGN | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | THS4061IDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | THS4062CDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | THS4062IDGNR | HVSSOP | DGN | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | www.ti.com 5-Dec-2023 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | THS4061CDGNR | HVSSOP | DGN | 8 | 2500 | 358.0 | 335.0 | 35.0 | | THS4061CDR | SOIC | D | 8 | 2500 | 350.0 | 350.0 | 43.0 | | THS4061IDGNR | HVSSOP | DGN | 8 | 2500 | 358.0 | 335.0 | 35.0 | | THS4061IDR | SOIC | D | 8 | 2500 | 350.0 | 350.0 | 43.0 | | THS4062CDR | SOIC | D | 8 | 2500 | 350.0 | 350.0 | 43.0 | | THS4062IDGNR | HVSSOP | DGN | 8 | 2500 | 358.0 | 335.0 | 35.0 | www.ti.com 5-Dec-2023 #### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-----------------|--------------|--------------|------|-----|--------|--------|--------|--------| | 5962-9960101Q2A | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | THS4061CD | D | SOIC | 8 | 75 | 505.46 | 6.76 | 3810 | 4 | | THS4061ID | D | SOIC | 8 | 75 | 505.46 | 6.76 | 3810 | 4 | | THS4061MFKB | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | THS4062CD | D | SOIC | 8 | 75 | 505.46 | 6.76 | 3810 | 4 | | THS4062ID | D | SOIC | 8 | 75 | 505.46 | 6.76 | 3810 | 4 | 8.89 x 8.89, 1.27 mm pitch LEADLESS CERAMIC CHIP CARRIER This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. SMALL OUTLINE INTEGRATED CIRCUIT #### NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. CERAMIC DUAL IN-LINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This package can be hermetically sealed with a ceramic lid using glass frit. - 4. Index point is provided on cap for terminal identification. 5. Falls within MIL STD 1835 GDIP1-T8 CERAMIC DUAL IN-LINE PACKAGE 3 x 3, 0.65 mm pitch SMALL OUTLINE PACKAGE This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. # PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height SMALL OUTLINE PACKAGE #### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-187. SMALL OUTLINE PACKAGE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. - 9. Size of metal pad may vary due to creepage requirement. SMALL OUTLINE PACKAGE NOTES: (continued) - 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 11. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated