









**ESD451** 

SLVSH27A - APRIL 2023 - REVISED JUNE 2023

# ESD451 1-Channel ±30 kV Bidirectional ESD Diode in an 0201 Package

#### 1 Features

- IEC 61000-4-2 level 4 ESD protection:
  - ±30 kV contact discharge
  - ±30 kV air gap discharge
- IEC 61000-4-5 surge protection:
  - 6.2 A (8/20 µs)
- IO capacitance:
  - 0.5 pF (typical)
- DC breakdown voltage: ±8 V (typical)
- Ultra low leakage current: 50 nA (maximum)
- Extremely low ESD clamping voltage
  - 10.4 V at 16 A TLP
  - R<sub>DYN</sub>: 0.19 Ω
- Low insertion loss: 3.5 GHz (-3 dB bandwidth)
- Supports high speed interfaces up to 7 Gbps
- Industrial temperature range: -55°C to +150°C
- Space-saving industry standard 0201 footprint  $(0.6 \text{ mm} \times 0.3 \text{ mm} \times 0.3 \text{ mm})$

# 2 Applications

- End equipment:
  - Vacuum robots
  - Wearables
  - Smart speakers
  - Portable electronics
  - Small appliances
  - Retail automation and payment
  - Laptops and desktops
  - TV and monitors
  - Docking stations
- Interfaces:
  - USB 3.0
  - HDMI<sup>™</sup> 1.4 and 2.0
  - DisplavPort<sup>™</sup>
  - SIM card

## 3 Description

The ESD451 is a bidirectional ESD protection diode for protecting data line and other I/O ports. The ESD451 is rated to dissipate ESD strikes up to ±30 kV per the IEC 61000-4-2 international standard (greater than Level 4).

This device features a 0.5 pF (typical) IO capacitance enabling high-speed interface protection for protocols such as USB 3.0. The extremely low dynamic resistance (0.19  $\Omega$ ) and clamping voltage (10.4 V at 16 A TLP) is specified for system-level protection against transient events.

The ±30 kV ESD rating and 6.2 A surge provides robust transient protection in a tiny package for protecting 5.5 V power rails and data lines in portable electronics and other space constrained applications such as wearables.

The ESD451 is offered in the industry standard 0201 (DPL) package.

#### Package Information

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2) |  |  |
|-------------|------------------------|-----------------|--|--|
| ESD451      | DPL (X2SON, 2)         | 0.6 mm × 0.3 mm |  |  |

- For all available packages, see the orderable addendum at the end of the data sheet.
- The package size (length × width) is a nominal value and includes pins, where applicable.



**Functional Block Diagram** 



## **Table of Contents**

| 1 Features1                           | 6.7 Typical Characteristics6                         |
|---------------------------------------|------------------------------------------------------|
| 2 Applications1                       | 7 Application and Implementation8                    |
| 3 Description1                        | 7.1 Application Information                          |
| 4 Revision History2                   | 8 Device and Documentation Support9                  |
| 5 Pin Configuration and Functions3    | 8.1 Documentation Support9                           |
| 6 Specifications4                     | 8.2 Receiving Notification of Documentation Updates9 |
| 6.1 Absolute Maximum Ratings4         | 8.3 Support Resources9                               |
| 6.2 ESD Ratings—JEDEC Specification4  | 8.4 Trademarks9                                      |
| 6.3 ESD Ratings—IEC Specification4    | 8.5 Electrostatic Discharge Caution9                 |
| 6.4 Recommended Operating Conditions4 | 8.6 Glossary9                                        |
| 6.5 Thermal Information4              | 9 Mechanical, Packaging, and Orderable Information9  |
| 6.6 Electrical Characteristics5       | , 6 6,                                               |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

# Changes from Revision \* (April 2023) to Revision A (June 2023)

Page



# **5 Pin Configuration and Functions**



Figure 5-1. DPL Package, 2-Pin X2SON (Top View)

**Table 5-1. Pin Functions** 

| Р    | IN  | TYPE <sup>(1)</sup> | DESCRIPTION                                                       |
|------|-----|---------------------|-------------------------------------------------------------------|
| NAME | NO. | IIFE\/              | DESCRIPTION                                                       |
| Ю    | 1   | I/O                 | ESD Protected Channel. If used as ESD IO, connect pin 2 to ground |
| Ю    | 2   | I/O                 | ESD Protected Channel. If used as ESD IO, connect pin 1 to ground |

(1) I = input, O = output



# **6 Specifications**

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                    |                                                  | MIN | MAX | UNIT |
|--------------------|--------------------------------------------------|-----|-----|------|
| Peak Pulse (2) (3) | IEC 61000-4-5 power (t <sub>p</sub> - 8/20 μs)   |     | 57  | W    |
| reak ruise (7.67   | IEC 61000-4-5 Current (t <sub>p</sub> - 8/20 μs) |     | 6   | Α    |
| T <sub>A</sub>     | Ambient Operating Temperature                    | -55 | 150 | °C   |
| T <sub>stg</sub>   | Storage Temperature                              | -65 | 155 | °C   |

- (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime.
- (2) Voltages are with respect to GND unless otherwise noted.
- (3) Measured at 25°C

# 6.2 ESD Ratings—JEDEC Specification

|                    |                         |                                                                       | VALUE | UNIT |
|--------------------|-------------------------|-----------------------------------------------------------------------|-------|------|
| V                  | Electrostatio discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001 <sup>(1)</sup> | ±2500 | V    |
| V <sub>(ESD)</sub> |                         | Charged device model (CDM), per JEDEC specification JS-002 (2)        | ±1000 | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 6.3 ESD Ratings—IEC Specification

|                    |                         |                                 | VALUE  | UNIT |
|--------------------|-------------------------|---------------------------------|--------|------|
| V                  |                         | IEC 61000-4-2 contact discharge | ±30000 | \/   |
| V <sub>(ESD)</sub> | Electrostatic discharge | IEC 61000-4-2 air-gap discharge | ±30000 | v    |

### 6.4 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                |           | MIN  | NOM | MAX | UNIT |
|-----------------|--------------------------------|-----------|------|-----|-----|------|
| V <sub>IO</sub> | Input pin voltage              | IO to GND | -5.5 |     | 5.5 | V    |
| T <sub>A</sub>  | Operating free-air temperature |           | -55  |     | 150 | °C   |

### 6.5 Thermal Information

|                       |                                              | ESD451      |      |
|-----------------------|----------------------------------------------|-------------|------|
|                       | THERMAL METRIC (1)                           | DPL (X2SON) | UNIT |
|                       |                                              | 2 PINS      |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 356.9       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 201.2       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 136.4       | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 2.6         | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 135.9       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | NA          | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Product Folder Links: ESD451

### **6.6 Electrical Characteristics**

At TA=25°C (unless otherwise noted) (1)

| Р                 | ARAMETER                  | TEST CONDITION                                                                                    | MIN  | TYP  | MAX | UNIT |
|-------------------|---------------------------|---------------------------------------------------------------------------------------------------|------|------|-----|------|
| $V_{RWM}$         | Reverse stand-off voltage | I <sub>IO</sub> <100 nA, across operating temperature range                                       | -5.5 |      | 5.5 | V    |
| I <sub>LEAK</sub> | Reverse leakage current   | V <sub>IO</sub> = 5.5 V, IO to GND or GND to IO                                                   |      | 5    | 50  | nA   |
| $V_{BRR}$         | Break-down<br>voltage     | I <sub>IO</sub> = 1 mA, IO to GND                                                                 | 8    | 9    | V   |      |
| $V_{BRF}$         | Break-down voltage        | I <sub>IO</sub> = 1 mA, GND to IO                                                                 | 8    | 9    | V   |      |
| $V_{HOLD}$        | Holding voltage           | TLP, IO to GND or GND to IO                                                                       |      | 7.2  |     | V    |
|                   | Clamping voltage with TLP | I <sub>PP</sub> = 1 A, TLP, IO to GND                                                             |      | 7.6  |     | V    |
|                   |                           | I <sub>PP</sub> = 5 A, TLP, IO to GND                                                             |      | 8.2  |     | V    |
|                   |                           | I <sub>PP</sub> = 16 A, TLP, IO to GND                                                            |      | 10.4 |     | V    |
|                   |                           | I <sub>PP</sub> =1 A, TLP, GND to IO                                                              |      | 7.6  |     | V    |
| $V_{CLAMP}$       |                           | I <sub>PP</sub> =5 A, TLP, GND to IO                                                              |      | 8.2  |     | V    |
|                   |                           | I <sub>PP</sub> =16 A, TLP, GND to IO                                                             |      | 10.4 |     | V    |
|                   | Clamping voltage          | $I_{PP}$ = 6 A, $t_p$ = 8/20 μs , IO to GND                                                       |      | 9.5  |     | V    |
|                   | with surge strike (4)     | $I_{PP}$ = 6 A, $t_p$ = 8/20 $\mu s$ , GND to IO                                                  |      | 9.5  |     | V    |
| Р                 | Dynamic                   | IO to GND                                                                                         |      | 0.10 |     | Ω    |
| $R_{DYN}$         | resistance (3)            | GND to IO                                                                                         | 0.19 |      |     | 12   |
| C <sub>L</sub>    | Line capacitance          | $V_{IO} = 0 \text{ V}; f = 1 \text{ MHz}, V_{pp} = 30 \text{ mV}, IO \text{ to GND or IO to GND}$ |      | 0.5  |     | pF   |

- Typical parameters are measured at 25°C (1)
- (2)
- Transition line pulse with 100 ns width and 10 ns rise and fall time Extraction of  $R_{DYN}$  using least squares fit of TLP characteristics between I = 10 A and I = 20 A
- (4) Nonrepetitive current pulse 8 to 20 µs exponentially decaying waveform according to IEC 61000-4-5



## **6.7 Typical Characteristics**



Product Folder Links: ESD451

# **6.7 Typical Characteristics (continued)**







# 7 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 7.1 Application Information

The ESD451 is a diode type TVS which provides a path to ground for dissipating transient voltage spikes, such as ESD or surge, on signal lines and power lines. The device should be connected in parallel to the down stream circuitry it is protecting. As the current from the transient passes through the TVS, only a small voltage drop is present across the diode. This is the voltage presented to the protected IC. The low R<sub>DYN</sub> of the triggered TVS holds this voltage (V<sub>CLAMP</sub>) to a safe level for the protected IC. For more information on how to properly use this device, please refer to the *ESD Packaging and Layout Guide* for details.



# 8 Device and Documentation Support

### 8.1 Documentation Support

#### 8.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, ESD Layout Guide application reports
- · Texas Instruments, Generic ESD Evaluation Module user's guide
- · Texas Instruments, Picking ESD Diodes for Ultra High-Speed Data Lines application reports
- Texas Instruments, Reading and Understanding an ESD Protection data sheet

# 8.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 8.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.4 Trademarks

HDMI<sup>™</sup> is a trademark of HDMI Licensing LLC.

DisplayPort™ is a trademark of Video Electronics Standards Association.

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

# 8.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 8.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 9 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status<br>(1) | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|---------------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
| ESD451DPLR            | Active        | Production    | X2SON (DPL)   2 | 15000   LARGE T&R     | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | G                |
| ESD451DPLR.B          | Active        | Production    | X2SON (DPL)   2 | 15000   LARGE T&R     | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | G                |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



www.ti.com 30-Jun-2023

## TAPE AND REEL INFORMATION



## 

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |   | SPQ   | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|---|-------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ESD451DPLR | X2SON           | DPL                | 2 | 15000 | 178.0                    | 8.4                      | 0.36       | 0.66       | 0.33       | 2.0        | 8.0       | Q1               |



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 30-Jun-2023



### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ   | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|-------|-------------|------------|-------------|
| ESD451DPLR | X2SON        | DPL             | 2    | 15000 | 205.0       | 200.0      | 33.0        |

# DPL (R-PX2SON-N2)

PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Small Outline No-Lead (SON) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.



DPL (R-PX2SON-N2)

SMALL PACKAGE OUTLINE NO-LEAD



- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Publication IPC-7351 is recommended for alternate designs.
  - D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
  - E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
  - F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
  - G. Side aperture dimensions over-print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated