#### PROFET<sup>™</sup> +2 12V Smart high-side power switch #### **Features** - · High-side switch with diagnosis and embedded protection - Part of PROFET<sup>™</sup>+2 12V family - Switch ON capability while inverse current condition (InverseON) - · Capacitive load switching mode - Green product (RoHS compliant) #### **Potential applications** - Replaces electromechanical relays, fuses and discrete circuits - · Protection of system supply - Main switch for ECU power supply - Suitable for driving resistive, inductive and capacitive loads - Suitable for driving heating elements #### **Product validation** Qualified for automotive applications. Product validation according to AEC-Q100, Grade 1. #### **Description** The BTS7090-2EPL is a Smart High Side Switch, providing protection functions and diagnosis capabilities. The device offers current limitation and has a capacitive load switching mode implemented to charge capacitors. It is integrated in SMART7 technology. Further information in Chapter 9 #### **Datasheet** #### Description | Parameter | Symbol | Values | |----------------------------------------------------------------|---------------------------|----------------| | Minimum operating voltage | $V_{S(OP)}$ | 3 V | | Minimum operating voltage (cranking) | $V_{S(UV)}$ | 2.7 V | | Maximum operating voltage | $V_{S}$ | 28 V | | Minimum overvoltage protection ( <i>T</i> <sub>J</sub> ≥ 25°C) | V <sub>DS(CLAMP)_25</sub> | 35 V | | Maximum current in sleep mode (T <sub>J</sub> ≤ 85°C) | / <sub>VS(SLEEP)_85</sub> | 0.5 μΑ | | Maximum operative current | I <sub>GND(ACTIVE)</sub> | 4.5 mA | | Typical ON-state resistance ( $T_J$ = 25°C) | R <sub>DS(ON)_25</sub> | 90 mΩ | | Maximum ON-state resistance (T <sub>J</sub> = 150°C) | R <sub>DS(ON)_150</sub> | 180 m $\Omega$ | | Nominal load current ( <i>T</i> <sub>A</sub> = 85°C) | $I_{L(NOM)}$ | 2 A | | Typical current sense ratio at $I_L = I_{L(NOM)}$ | <b>k</b> <sub>ILIS</sub> | 1000 | | Overcurrent limitation | I <sub>LIM</sub> | 4.7 A | #### **Diagnostic features** - Proportional load current sense - Open load in ON and OFF state - Short circuit to ground and battery #### **Protection features** - Absolute and dynamic temperature protection with restart control - Overcurrent limitation - Overvoltage protection | Туре | Package | Marking | |--------------|-------------|----------| | BTS7090-2EPL | PG-TSDSO-14 | 7090-2AL | #### **Datasheet** #### **Table of contents** | | Table of contents | |---------|--------------------------------------------------| | 1 | Block diagram and terms5 | | 1.1 | Block diagram | | 1.2 | Terms | | 2 | Pin configuration | | 2.1 | Pin assignment | | 2.2 | Pin definitions and functions | | 3 | General product characteristics | | 3.1 | Absolute maximum ratings | | 3.2 | Functional range | | 3.3 | Thermal resistance | | 3.3.1 | PCB setup | | 3.3.2 | Thermal impedance | | 4 | I/O pins | | 4.1 | Digital I/O pins | | 4.1.1 | Input pins | | 4.1.2 | Diagnosis pins | | 4.2 | Electrical characteristics I/O pins | | 5 | Power Supply | | 5.1 | Operation modes and transitions | | 5.1.1 | Operation modes | | 5.1.1.1 | Unsupplied | | 5.1.1.2 | Power-up | | 5.1.1.3 | Sleep | | 5.1.1.4 | Inactive with diagnosis | | 5.1.1.5 | Active with diagnosis17 | | 5.1.1.6 | Active without diagnosis17 | | 5.1.1.7 | Capacitive load switching mode with diagnosis | | 5.1.1.8 | Capacitive load switching mode without diagnosis | | 5.2 | Undervoltage on VS | | 5.3 | Electrical characteristics power supply | | 6 | Power Stage | | 6.1 | Output ON-state resistance | | 6.2 | Switching loads | | 6.2.1 | Switching resistive loads | | 6.2.2 | Switching inductive loads | | 6.2.3 | Switching capacitive loads | | 6.3 | Advanced switching characteristics | | | | #### **Datasheet** # **(infineon** #### Table of contents | 6.3.1 | Inverse current behavior | 23 | |-------|-------------------------------------------|----| | 6.4 | Electrical characteristics power stage | 24 | | 7 | Protection | 28 | | 7.1 | Overcurrent protection | 28 | | 7.1.1 | Overcurrent threshold | 28 | | 7.2 | Overtemperature protection | 28 | | 7.3 | Protection and diagnosis in case of fault | 29 | | 7.3.1 | Retry strategy | | | 7.4 | Additional protection | 31 | | 7.4.1 | Reverse polarity protection | 31 | | 7.4.2 | Overvoltage protection | 31 | | 7.4.3 | Loss of battery and loss of load | 31 | | 7.4.4 | Loss of ground | 32 | | 7.5 | Electrical characteristics protection | 32 | | 8 | Diagnosis | 34 | | 8.1 | Overview | 34 | | 8.1.1 | SENSE signal truth table | 35 | | 8.2 | Diagnosis in ON state | | | 8.2.1 | Current sense (kILIS) | 36 | | 8.2.2 | Fault current (IIS(FAULT)) | 36 | | 8.3 | Diagnosis in OFF State | 38 | | 8.3.1 | Open load current | 38 | | 8.4 | SENSE timings | 39 | | 8.5 | Electrical characteristics diagnosis | 40 | | 9 | Application information | 44 | | 10 | Package outlines | | | 11 | Revision history | 47 | | | Disclaimer | 48 | ## 1 Block diagram and terms #### 1.1 Block diagram Figure 2 Block diagram of BTS7090-2EPL #### **Datasheet** 1 Block diagram and terms #### 1.2 Terms Figure 3 shows all terms used in this data sheet, with associated convention for positive values. Figure 3 Voltage and current convention infineon 2 Pin configuration ## 2 Pin configuration #### 2.1 Pin assignment Figure 4 Pin configuration #### 2.2 Pin definitions and functions Table 1 Pin definition | Pin | Symbol | Function | |-------|-------------|----------------------------------------------------------------------------------------------------------------------------------| | EP | VS (exposed | Supply Voltage | | | pad) | Battery voltage | | 1 | GND | Ground | | | | Ground connection for the internal logic | | 2, 6 | INn | Input Channel n | | | | Digital signal to switch ON channel n ("high" active) | | | | If not used: Connect with a $10k\Omega$ resistor either to GND pin or to module ground | | 3 | DEN | Diagnostic Enable | | | | Digital signal to enable device diagnosis ("high" active) and to clear the protection counter of channel selected with DSEL pin. | | | | If not used: Connect with a $10k\Omega$ resistor either to GND pin or to module ground | | 4 | IS | SENSE current output | | | | Analog/digital signal for diagnosis | | | | If not used: Left open | | 5 | DSEL | Diagnosis Selection | | | | Digital signal to toggle between the channels. | | | | If not used: Connect with a $10k\Omega$ resistor either to GND pin or to module ground | | 7, 11 | n.c. | Not connected, internally not bonded | | 8-10, | OUTn | Output n | | 12-14 | | Protected high-side power output channel n 1) | <sup>1)</sup> All output pins of the channel must be connected together on the PCB. All pins of the output are internally connected together. PCB traces have to be designed to withstand the maximum current which can flow. #### Datasheet **Parameter** 3 General product characteristics Number ## **3** General product characteristics Symbol ## 3.1 Absolute maximum ratings $T_J$ = -40°C to +150°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) Min. **Values** Тур. Unit Max. **Note or condition** Table 2 Absolute maximum ratings | | | 141111. | ıyp. | Max. | | | | |----------------------------------------------------------|------------------------|---------|------|------------------------|----|-------------------------------------------------------------------|--------| | Supply pins | | ' | | | | | | | Power supply voltage | $V_{S}$ | -0.3 | _ | 28 | V | 2) | PRQ-34 | | Load dump voltage | V <sub>BAT(LD)</sub> | - | - | 35 | V | suppressed load dump acc. to ISO16750-2 (2010). $R_i = 2 \Omega$ | PRQ-36 | | Supply voltage for short circuit protection | V <sub>BAT(SC)</sub> | 0 | _ | 24 | V | Setup acc. to AEC-Q100-012 | PRQ-38 | | Reverse polarity voltage | -V <sub>BAT(REV)</sub> | - | - | 16 | V | t ≤ 2min T <sub>A</sub> = +25°C Setup as described in Chapter 9 | PRQ-40 | | Current through GND<br>pin | I <sub>GND</sub> | -50 | - | 50 | mA | 2) R <sub>GND</sub> according to Chapter 9 | PRQ-44 | | Logic & control pins (D<br>DI = INn, DEN, DSEL | igital Input = DI | ) | | | | | | | Current through DI pin | I <sub>DI</sub> | -1 | _ | 2 | mA | 2) 1) | PRQ-47 | | Current through DI<br>pin - Reverse battery<br>condition | I <sub>DI(REV)</sub> | -1 | - | 10 | mA | 2) 1)<br>t ≤ 2 min | PRQ-48 | | IS pin | 1 | | 1 | | 1 | 1 | | | Voltage at IS pin | V <sub>IS</sub> | -1.5 | _ | Vs | V | $I_{\rm IS} = 10 \mu A$ | PRQ-50 | | Current through IS Pin | I <sub>IS</sub> | -25 | - | I <sub>IS(SAT),M</sub> | mA | 2) | PRQ-52 | | Temperatures | 1 | | l | | | | | | Junction temperature | TJ | -40 | _ | +150 | °C | 2) | PRQ-53 | | (table continues) | | | | | | - | | #### **Datasheet** 3 General product characteristics 2022-09-20 #### Table 2 (continued) Absolute maximum ratings | Parameter | Symbol | Values | | | Unit | Note or condition | P- | |-----------------------------------------------------------------|---------------------------|--------|------|----------------------|------|-------------------------------------------------------------------------------------------|--------| | | | Min. | Тур. | Max. | | | Numbe | | Storage temperature | $T_{STG}$ | -55 | _ | +150 | °C | 2) | PRQ-54 | | ESD susceptibility | | | | | | | | | ESD Susceptibility all pins (HBM) | V <sub>ESD(HBM)</sub> | -2 | _ | 2 | kV | 2)<br>HBM <sup>3)</sup> | PRQ-55 | | ESD Susceptibility OUTn vs GND and VS connected (HBM) | V <sub>ESD(HBM)_OUT</sub> | -4 | - | 4 | kV | 2)<br>HBM <sup>3)</sup> | PRQ-56 | | ESD Susceptibility all pins (CDM) | V <sub>ESD(CDM)</sub> | -500 | _ | 500 | V | 2)<br>CDM <sup>4)</sup> | PRQ-57 | | ESD Susceptibility<br>corner pins (CDM) -<br>(pins 1, 7, 8, 14) | V <sub>ESD(CDM)_CRN</sub> | -750 | - | 750 | V | 2)<br>CDM <sup>4)</sup> | PRQ-58 | | Power stage | | | | | | | | | Maximum energy<br>dissipation - single<br>pulse | E <sub>AS</sub> | - | _ | 6.5 | mJ | $I_{L} = 2 \cdot I_{L(NOM)}$ $T_{J(0)} = 150^{\circ}C$ $V_{S} = 28 \text{ V}$ | PRQ-63 | | Maximum energy<br>dissipation - repetitive<br>pulse | E <sub>AR</sub> | - | _ | 1.5 | mJ | $I_{L} = I_{L(NOM)}$ $T_{J(0)} = 85^{\circ}C$ $V_{S} = 13.5 \text{ V}$ $1\text{M cycles}$ | PRQ-64 | | Load current | / <sub>L</sub> | _ | _ | I <sub>LIM,MAX</sub> | A | 2) | PRQ-65 | <sup>1)</sup> Maximum $V_{DI}$ to be considered for Latch-Up tests: 5.5 V #### **Notes** - 1. Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. - 2. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the datasheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation. <sup>2)</sup> Not subject to production test - specified by design <sup>3)</sup> ESD susceptibility, Human Body Model "HBM", according to AEC Q100-002 <sup>4)</sup> ESD susceptibility, Charged Device Model "CDM", according to AEC Q100-011 #### **Datasheet** 3 General product characteristics #### 3.2 Functional range #### Table 3 Functional range | Parameter | Symbol Va | | Values | Values Unit | | Note or condition | P- | |------------------------------------------------------------------|-------------------------|------|--------|-------------|----|------------------------------------------|--------| | | | Min. | Тур. | Max. | | | Number | | Supply voltage range for normal operation | V <sub>S(NOR)</sub> | 4 | 13.5 | 20 | V | 1) | PRQ-66 | | Lower extended supply<br>voltage range for<br>operation (normal) | V <sub>S(EXT,LOW)</sub> | 2.7 | - | 4 | V | 1) 2) 3) (parameter deviations possible) | PRQ-67 | | Upper extended supply voltage range for operation | V <sub>S(EXT,UP)</sub> | 20 | - | 28 | V | 1) 3) (parameter deviations possible) | PRQ-68 | | Junction temperature | TJ | -40 | - | +150 | °C | 1) | PRQ-69 | <sup>1)</sup> Not subject to production test - specified by design #### Note Within the functional or operating range, the IC operates as described in the circuit description. The electrical characteristics are specified by the conditions given in the Electrical Characteristics tables. #### 3.3 Thermal resistance Table 4 Thermal resistance | Parameter | Symbol | | Values | | | Note or condition | P- | |-------------------------------------------------|-------------------|------|--------|------|-----|--------------------------------|--------| | | | Min. | Тур. | Max. | | | Number | | Thermal characterization parameter junction-top | $\Psi_{JTOP}$ | - | 7 | 11.8 | K/W | 1) 2) | PRQ-74 | | Thermal resistance junction-to-case | R <sub>thJC</sub> | - | 7.6 | 12.9 | K/W | 1) 2) simulated at exposed pad | PRQ-71 | | Thermal resistance junction-to-ambient | R <sub>thJA</sub> | - | 38 | - | K/W | 1) 2) | PRQ-72 | <sup>1)</sup> Not subject to production test - specified by design <sup>2)</sup> In case of $V_S$ voltage decreasing refer to the maximum voltage of $V_{S(UV)}$ , in case of $V_S$ voltage increasing refer to the maximum voltage of $V_{S(OP)}$ <sup>3)</sup> Protection functions still operative #### **Datasheet** 2022-09-20 3 General product characteristics 2) According to JEDEC JESD51-2,-5,-7 at natural convection on FR4 2s2p board; the Product (Chip + Package) was simulated on a 76.2 × 114.3 × 1.5 mm board with 2 inner copper layers (2 × 70 $\mu$ m Cu, 2 × 35 $\mu$ m Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer. Simulation done at $T_A = 105^{\circ}$ C, $P_{DISSIPATION} = 1$ W #### Note This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to www.jedec.org. #### 3.3.1 PCB setup Figure 5 1s0p PCB cross section Figure 6 2s2p PCB cross section Figure 7 PCB setup for thermal simulations 3 General product characteristics Figure 8 Thermal vias on PCB for 2s2p PCB setup ## 3.3.2 Thermal impedance Figure 9 Typical thermal impedance. PCB setup according to PCB setup 3 General product characteristics Figure 10 Thermal resistance on 1s0p PCB with various cooling surfaces ## 4 I/O pins 2022-09-20 #### 4 I/O pins The device has four digital pins for direct control. #### 4.1 Digital I/O pins Digital input (DI) pins = INn, DEN, DSEL ## 4.1.1 Input pins The input pins INO and IN1 activate the corresponding output channel. The input circuitry is compatible with 3.3 V and 5 V microcontroller. The electrical equivalent of the input circuitry is shown in Figure 11. In case a pin is not used, it must be connected by a 10 k $\Omega$ resistor either to GND pin or to module ground. Figure 11 Input circuitry The logic thresholds for "low" and "high" states are defined by parameters $V_{\text{DI(TH)}}$ and $V_{\text{DI(HYS)}}$ . The relationship between these two values is shown in Figure 12. Figure 12 Input threshold voltages and hysteresis ## BTS7090-2EPL Datasheet 4 I/O pins #### 4.1.2 Diagnosis pins The Diagnosis Enable (DEN) pin controls the diagnosis circuitry and the protection circuitry. When DEN pin is set to "high", the diagnosis is enabled (see Chapter 8.2 for more details). When it is set to "low", the diagnosis is disabled (IS pin is set to high impedance). The Diagnosis Selection (DSEL) pin selects the channel where the diagnosis is performed (see Table 12). See Figure 12 for more details. The transition from "high" to "low" of DEN pin clears the protection latch of the channel selected with DSEL pin depending on the logic state of IN pin and DEN pulse length (see Chapter 7.3 for more details). #### 4.2 Electrical characteristics I/O pins $V_S = 4 \text{ V to } 20 \text{ V}, T_1 = -40^{\circ}\text{C to } +150^{\circ}\text{C}$ Unless otherwise specified typical values: $V_S = 13.5 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ Digital input (DI) pins = INn, DEN, DSEL Table 5 Electrical characteristics I/O pins | Parameter | Symbol | Values | | | Unit | Note or condition | P- | |---------------------------------|-------------------------|----------------|------|-----|------|-----------------------------------------------------------|--------| | | | Min. Typ. Max. | | | | Number | | | DI pins | | · | | | • | | | | Digital input voltage threshold | V <sub>DI(TH)</sub> | 0.8 | 1.3 | 2 | V | See Figure 11 and Figure 12 | PRQ-76 | | Digital input clamping voltage | V <sub>DI(CLAMP1)</sub> | - | 7 | - | V | I) I <sub>DI</sub> = 1 mA See Figure 11 and Figure 12 | PRQ-77 | | Digital input clamping voltage | V <sub>DI(CLAMP2)</sub> | 6.5 | 7.5 | 8.5 | V | I <sub>DI</sub> = 2 mA<br>See Figure<br>11 and Figure 12 | PRQ-78 | | Digital input hysteresis | V <sub>DI(HYS)</sub> | - | 0.25 | - | V | See Figure 11 and Figure 12 | PRQ-80 | | Digital input current ("high") | I <sub>DI(H)</sub> | 2 | 10 | 25 | μА | V <sub>DI</sub> = 2 V<br>See Figure 11 and<br>Figure 12 | PRQ-81 | | Digital input current ("low") | I <sub>DI(L)</sub> | 2 | 10 | 25 | μА | V <sub>DI</sub> = 0.8 V<br>See Figure 11 and<br>Figure 12 | PRQ-82 | <sup>1)</sup> Not subject to production test - specified by design #### 5 Power Supply #### 5 Power Supply The device is supplied by VS, which is used to supply the internal logic as well as to supply the power output stages. In case of an undervoltage condition, the device has an detection circuit, which prevents the activation of the power output stage as well as the diagnosis. #### 5.1 Operation modes and transitions #### 5.1.1 Operation modes The device has the following operation modes: - Sleep - Inactive with diagnosis - Active with diagnosis - · Active without diagnosis - Capacitive load switching mode with diagnosis - Capacitive load switching mode without diagnosis The transition between operation modes is determined according to these variables: - Logic level at INn pins - PWM signal at INn pins - Logic level at DEN pin The state diagram including the possible transitions is shown in Figure 13. The behavior of the device as well as some parameters may change independent from the operation mode of the device. Furthermore, due to the undervoltage detection circuitry which monitors $V_S$ supply voltage, some changes within the same operation mode can be seen accordingly. Table 6 shows the correlation between operation modes, $V_S$ supply voltage, and the state of the most important functions (channel status). Figure 13 Operation mode state diagram #### Table 6 Operation mode, device function and VS voltage | Operation mode | Function | <i>V</i> <sub>S</sub> > <i>V</i> <sub>S(OP)</sub> | <i>V</i> <sub>S</sub> < <i>V</i> <sub>S(OP)</sub> | |----------------|-----------|---------------------------------------------------|---------------------------------------------------| | Sleep | Channels | OFF | OFF | | | Diagnosis | OFF | OFF | #### **Datasheet** 5 Power Supply #### Table 6 (continued) Operation mode, device function and VS voltage | Operation mode | Function | $V_{\rm S} > V_{\rm S(OP)}$ | $V_{\rm S} < V_{\rm S(OP)}$ | |----------------------------------------|-----------|-----------------------------|-----------------------------| | Inactive with diagnosis | Channels | OFF | OFF | | | Diagnosis | ON | OFF | | Active with diagnosis | Channels | ON | OFF | | | Diagnosis | ON | OFF | | Active without diagnosis | Channels | ON | OFF | | | Diagnosis | OFF | OFF | | Capacitive load switching mode with | Channels | ON | OFF | | diagnosis | Diagnosis | ON | OFF | | Capacitive load switching mode without | Channels | ON | OFF | | diagnosis | Diagnosis | OFF | OFF | #### 5.1.1.1 Unsupplied In this state the device supply voltage is below the undervoltage threshold $V_{S(IIV)}$ . #### 5.1.1.2 Power-up The power-up transition is entered when the supply voltage ( $V_S$ ) is applied to the device. The supply rises until it exceeds the undervoltage threshold $V_{S(OP)}$ . #### 5.1.1.3 Sleep The device is in sleep mode when digital input (DI) pins are set to "low". While in sleep mode the current consumption is at $I_{VS(SLEEP)}$ . Overtemperature, overload protection and undervoltage mechanism are disabled. The device can go in sleep mode only if the protection is not active ( $n_{RESTART(CR)} = 0$ , $T_J < T_{J(ABS)}$ ) and ( $T_J - T_{J(REF)}$ ) $< T_{J(DYN)}$ (including hysteresis)), see Chapter 7.3. #### 5.1.1.4 Inactive with diagnosis The device is in inactive with diagnosis mode while DEN pin is set to "high" and input pins are set to "low". The channels are OFF, therefore open load in OFF diagnosis is possible. Depending on the load condition, either a fault current $I_{\rm IS(FAULT)}$ or an open load in OFF current $I_{\rm IS(OLOFF)}$ may be present at IS pin. During such condition, the current consumption of the device is increased. #### **5.1.1.5** Active with diagnosis Active with diagnosis mode is the normal operation mode of the device. The device enters active with diagnosis mode for the related channel when INn = "high" and DEN = "high", in this condition one or more outputs are switched ON with diagnosis. Device current consumption is specified by parameter $I_{GND(ACTIVE)}$ . #### **5.1.1.6** Active without diagnosis The device is in active without diagnosis mode when INn = "high" and DEN = "low", in this condition, one or more outputs are switched ON without diagnosis. #### 5.1.1.7 Capacitive load switching mode with diagnosis The device has a capacitive load switching mode implemented to drive capacitive loads. The capacitive load switching mode with diagnosis can be activated with INn = " $f_{VIN(CLS)}$ " and DEN = "high", in this condition one or more outputs are switched ON with diagnosis. Device current consumption is specified by parameter $I_{SND(ACTIVE)}$ . 5 Power Supply #### 5.1.1.8 Capacitive load switching mode without diagnosis The device is in capacitive load switching mode without diagnosis when INn = " $f_{VIN(CLS)}$ " and DEN = "low", in this condition, one or more outputs are switched ON without diagnosis. #### 5.2 Undervoltage on VS Between $V_{S(OP)}$ and $V_{S(UV)}$ the undervoltage mechanism is triggered. The power output stage follows the input logic as long as $V_S > V_{S(OP)}$ . If the device is Active or in Capacitive Load Switching Mode, with or without Diagnosis and the supply voltage $V_S$ drops below the undervoltage threshold $V_{S(UV)}$ , the internal logic switches OFF the output channel. Figure 14 V<sub>S</sub> undervoltage behavior #### 5.3 Electrical characteristics power supply $V_{\rm S}$ = 4 V to 20 V, $T_{\rm J}$ = -40°C to +150°C Unless otherwise specified typical values: $V_S = 13.5 \text{ V}$ , $T_1 = 25 ^{\circ}\text{C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): BTS7090-2EPL: $R_{L} = 6.8 \Omega$ Table 7 Electrical characteristics power supply | Parameter | Symbol | | Values | | | Note or condition | P- | |------------------------------------|--------------------|------|--------|------|---|--------------------------------------------------------------------------------------------------------|--------| | | | Min. | Тур. | Max. | | | Numbe | | VS pin | | | | | | | | | Power supply undervoltage shutdown | V <sub>S(UV)</sub> | 1.8 | 2.2 | 2.7 | V | $V_S$ decreasing INn = "high" From $0 \le V_{DS} \le 0.5 \text{ V}$ to $V_{DS} \sim V_S$ See Figure 14 | PRQ-98 | (table continues...) ## BTS7090-2EPL Datasheet 5 Power Supply #### Table 7 (continued) Electrical characteristics power supply | Parameter | Symbol | | Value | 5 | Unit | Note or condition | P- | |-----------------------------------------------|----------------------------|------|-------|------|------|-----------------------------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | | Number | | Power supply minimum operating voltage | V <sub>S(OP)</sub> | 2.1 | 2.5 | 3 | V | V <sub>S</sub> increasing INn = "high" | PRQ-99 | | voltage | | | | | | From $V_{DS} \sim V_S$ to $0 \le V_{DS} \le 0.5 \text{ V}$<br>See Figure 14 | | | Dawaraumhu | 1/ | | 0.3 | _ | V | 1) 3ee Figure 14 | DDO 100 | | Power supply undervoltage shutdown hysteresis | V <sub>S(HYS)</sub> | _ | 0.3 | _ | V | $V_{S(OP)}$ - $V_{S(UV)}$<br>See Figure 14 | PRQ-100 | | Breakdown voltage | -V <sub>S(REV)</sub> | 16 | _ | 30 | V | 1) | PRQ-101 | | between GND and VS pins in reverse battery | , , | | | | | $I_{\text{GND(REV)}} = 7 \text{ mA}$ $T_{\text{J}} = 150^{\circ}\text{C}$ | | | Power supply current | I <sub>VS(SLEEP)_85</sub> | _ | 0.01 | 0.5 | μΑ | 1) | PRQ-821 | | consumption in sleep<br>mode with Loads at TJ | | | | | | V <sub>S</sub> = 20 V | | | ≤ 85°C | | | | | | $V_{OUT} = 0 V$ | | | | | | | | | INn = DEN = DSEL = "low" | | | | | | | | | T <sub>J</sub> ≤ 85°C | | | Power supply current | I <sub>VS(SLEEP)_150</sub> | _ | 1 | 8 | μΑ | V <sub>S</sub> = 20 V | PRQ-822 | | consumption in sleep | /_ /_ | | | | | <i>V</i> <sub>OUT</sub> = 0 V | | | mode with loads at TJ<br>= 150°C | | | | | | INn = DEN = DSEL<br>= "low" | | | | | | | | | T <sub>J</sub> = 150°C | | | Operating current in | I <sub>GND(ACTIVE)</sub> | _ | 3.7 | 4.5 | mA | V <sub>S</sub> = 20 V | PRQ-823 | | active with diagnosis<br>mode | | | | | | INn = DEN = DSEL = "high" | | | Operating current in | I <sub>GND(INACTIVE)</sub> | _ | 1.8 | 2.2 | mA | V <sub>S</sub> = 20 V | PRQ-824 | | inactive with diagnosis mode | | | | | | INn = "low" | | | | | | | | | DEN = DSEL = "high" | | <sup>1)</sup> Not subject to production test - specified by design The high-side power stages are built using a N-channel vertical power MOSFET with charge pump. #### **6.1** Output ON-state resistance The ON-state resistance $R_{\rm DS(ON)}$ depends mainly on junction temperature $T_{\rm J}$ . Figure 15, shows the variation of $R_{\rm DS(ON)}$ across the whole $T_{\rm J}$ range. The value "2" on the y-axis corresponds to the maximum $R_{\rm DS(ON)}$ measured at $T_{\rm J} = 150$ °C. Figure 15 $R_{DS(ON)}$ variation factor The behavior in reverse polarity is described in Chapter 7.4.1. #### 6.2 Switching loads #### **6.2.1** Switching resistive loads When switching resistive loads, the switching times and slew rates shown in Figure 16 can be considered. The switching energy values $E_{ON}$ and $E_{OFF}$ are proportional to load resistance and times $E_{ON}$ and $E_{OFF}$ . Figure 16 Switching a resistive load #### **6.2.2** Switching inductive loads When switching OFF inductive loads with high-side switches, the voltage $V_{\text{OUT}}$ drops below ground potential, because the inductance intends to continue driving the current. To prevent the destruction of the device due to overvoltage, a voltage clamp mechanism is implemented. The clamping structure limits the output voltage so that $V_{\text{DS}} \leq V_{\text{DS(CLAMP)}}$ . Chapter 6.2.2 shows a concept drawing of the implementation. The clamping structure is active in all operation modes listed in Chapter 5.1. Figure 17 Output clamping concept During demagnetization of inductive loads, energy has to be dissipated in the device. The energy can be calculated with: $$E = V_{\rm DS(CLAMP)} \cdot \left[ \frac{V_{\rm S} - V_{\rm DS(CLAMP)}}{R_{\rm L}} \cdot \ln \left( 1 - \frac{R_{\rm L} \cdot I_{\rm L}}{V_{\rm S} - V_{\rm DS(CLAMP)}} \right) + I_{\rm L} \right] \cdot \frac{L}{R_{\rm L}}$$ (1) The maximum energy the device can sustain is limited by the thermal design. Please refer to Table 2 for the maximum allowed values of $E_{AS}$ (single pulse energy) and $E_{AR}$ (repetitive energy). #### 6.2.3 Switching capacitive loads When $f_{\text{VIN(CLS)}}$ is applied the device enters CLS mode after $t_{\text{ON\_CLS(DELAY)}}$ as shown in Figure 18. A pumping mode is applied to charge the capacitor while the overcurrent limitation is active, as shown in Figure 19. During CLS mode, protection and diagnosis functions are active. Figure 18 Switching a capacitive load When the device is in CLS mode, the dynamic overtemperature protection is reduced to $T_{J(DYN)\_CLS}$ with continuous restart. A transition from CLS mode to Active mode is performed automatically when $V_{DS} \le V_{DS(OLOFF)}$ . On the contrary, when $V_{DS} > V_{DS(OLOFF)}$ , the CLS mode has to be left after a maximum time of $t_{CLSx}$ by setting input to "low" or "high". A transition from capacitive load switching mode to active mode shall be performed only if there is no short circuit at the output. To distinguish between short circuit and normal load, a current sense measurement must be performed before leaving. If the current measurement delivers an expected value, the transition from CLS mode to active mode may be performed. If the current measurement delivers an open load value (no output current), it has to be assumed that there is either an open load or a short circuit at the output. Additionally, a short circuit condition could be excluded by an external voltage measurement at the output. Figure 19 Capacitive load switching activations #### 6.3 Advanced switching characteristics #### 6.3.1 Inverse current behavior When $V_{OUT} > V_S$ , a current $I_{L(INV)}$ flows into the power output transistor (see Figure 20). This condition is known as "Inverse Current". If the channel is in OFF state, the current flows through the intrinsic body diode generating high power losses, therefore, an increase of overall device temperature. This may lead to a switch OFF of unaffected channels due to overtemperature. If the channel is in ON state, $R_{\rm DS(INV)}$ can be expected and power dissipation in the output stage is comparable to normal operation in $R_{\rm DS(ON)}$ . During inverse current condition, the channel remains in ON or OFF state as long as $|-I_L| < |-I_{L(|NV)}|$ . The feature of InverseON allows to switch ON the channel during Inverse Current condition as long as $|-I_L| < |-I_{L(INV)}|$ , see Figure 21. Figure 20 Inverse current circuitry Figure 21 InverseON - Channel behavior in case of applied inverse current #### 6.4 Electrical characteristics power stage $V_{\rm S}$ = 4 V to 20 V, $T_{\rm J}$ = -40°C to +150°C Unless otherwise specified typical values: $V_S = 13.5 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ #### **Datasheet** 6 Power Stage Typical resistive loads connected to the outputs for testing (unless otherwise specified): BTS7090-2EPL: $R_{\rm L}$ = 6.8 $\Omega$ Table 8 Electrical characteristics power stage | Parameter | Symbol | Values | | | Unit | Note or condition | P- | |------------------------------------------------------|-----------------------------|--------|-------|-------|------|-----------------------------------------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | | Number | | Voltages | • | | | | | ' | | | Drain to source<br>clamping voltage at TJ<br>= -40°C | V <sub>DS(CLAMP)40</sub> | 33 | 36.5 | 42 | V | $I_L = 5 \text{ mA}$ $T_J = -40^{\circ}\text{C}$ See Chapter 6.2.2 | PRQ-110 | | Drain to source<br>clamping voltage at TJ<br>≥ 25°C | V <sub>DS(CLAMP)_25</sub> | 35 | 38 | 44 | V | I) $I_{L} = 5 \text{ mA}$ $T_{J} \ge 25^{\circ}\text{C}$ See Chapter 6.2.2 | PRQ-111 | | Timings | _ | | | | | | | | Switch-ON delay | t <sub>ON(DELAY)</sub> | 10 | 70 | 130 | μs | $V_S = 13.5 \text{ V}$ $V_{OUT} = 10\% V_S$ See Figure 16 | PRQ-834 | | Switch-OFF delay | t <sub>OFF(DELAY)</sub> | 10 | 50 | 160 | μs | $V_S = 13.5 \text{ V}$ $V_{OUT} = 90\% V_S$ See Figure 16 | PRQ-835 | | Switch-ON time | t <sub>ON</sub> | 50 | 130 | 210 | μs | $V_S = 13.5 \text{ V}$ $V_{OUT} = 90\% V_S$ See Figure 16 | PRQ-836 | | Switch-OFF time | t <sub>OFF</sub> | 30 | 100 | 220 | μs | $V_S = 13.5 \text{ V}$ $V_{OUT} = 10\% V_S$ See Figure 16 | PRQ-837 | | CLS activation delay | t <sub>ON_CLS(DELAY)</sub> | 10 | 70 | 200 | μs | <i>V</i> <sub>S</sub> = 13.5 V<br>See Figure 18 | PRQ-838 | | CLS de-activation<br>delay | t <sub>OFF_CLS(DELAY)</sub> | 20 | 40 | 90 | μs | V <sub>S</sub> = 13.5 V<br>See Figure 18 | PRQ-839 | | Switch-ON/OFF<br>Matching - tON - tOFF | $\Delta t_{\sf SW}$ | -60 | 25 | 90 | μs | V <sub>S</sub> = 13.5V | PRQ-840 | | Voltage slope | | | | | | | | | Switch-ON slew rate | (dV/dt) <sub>ON</sub> | 0.16 | 0.27 | 0.39 | V/µs | $V_{\rm S}$ = 13.5 V<br>$V_{\rm OUT}$ = 30% to 70% of $V_{\rm S}$ | PRQ-841 | | Switch-OFF slew rate | (dV/dt) <sub>OFF</sub> | -0.39 | -0.27 | -0.16 | V/µs | $V_{\rm S} = 13.5 \rm V$<br>$V_{\rm OUT} = 70\% \text{ to } 30\% \text{ of } V_{\rm S}$ | PRQ-842 | | Slew rate matching -<br>(dV/dt)ON + (dV/dt)OFF | $\Delta (dV/dt)_{SW}$ | -0.15 | 0 | 0.15 | V/µs | V <sub>S</sub> = 13.5V | PRQ-843 | #### **Datasheet** 6 Power Stage #### Table 8 (continued) Electrical characteristics power stage | Parameter | Symbol | | Values | 5 | Unit | Note or condition | P- | |------------------------------------------------------------------------------|------------------------------|------|--------|------|---------|--------------------------------------------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | | Number | | CLS mode | | • | | | | | ' | | Input frequency<br>for capacitive load<br>switching mode<br>activation | f <sub>VIN(CLS)</sub> | 22 | 30 | 38 | kHz | 2)<br>DC <sub>VIN(CLS)</sub> = 50% | PRQ-353 | | Duty cycle for<br>capacitive load<br>switching mode<br>activation | DC <sub>VIN(CLS)</sub> | 30% | 50% | 70% | _ | $f_{VIN(CLS)} = 30 \text{ kHz}$ | PRQ-354 | | Maximum time in CLS<br>mode | t <sub>CLS1</sub> | - | _ | 25 | ms | 2) See Chapter 6.2.3 | PRQ-355 | | Maximum time in CLS mode | t <sub>CLS2</sub> | - | - | 90 | ms | 2) See Chapter 6.2.3 | PRQ-813 | | Maximum number of CLS mode activations | n <sub>CLS_ACT1</sub> | - | _ | 500 | kcycles | 2) See Chapter 6.2.3 | PRQ-812 | | Maximum number of CLS mode activations | n <sub>CLS_ACT2</sub> | - | _ | 50 | kcycles | 2) See Chapter 6.2.3 | PRQ-814 | | Output characteristics | <b>i</b> | | | | | | | | ON-state resistance at<br>TJ = 25°C | R <sub>DS(ON)_25</sub> | - | 90 | _ | mΩ | 2)<br>T <sub>J</sub> = 25°C | PRQ-121 | | ON-state resistance at<br>TJ = 150°C | R <sub>DS(ON)_150</sub> | - | - | 180 | mΩ | $T_{\rm J} = 150^{\circ}{\rm C}$<br>$I_{\rm L} = 1~{\rm A}$ | PRQ-122 | | ON-state resistance in<br>cranking at TJ = 150°C | R <sub>DS(ON)_CRANK_15</sub> | _ | - | 200 | mΩ | $T_{\rm J} = 150^{\circ}{\rm C}$<br>$V_{\rm S} = 3.1 {\rm V}$<br>$I_{\rm L} = 0.5 {\rm A}$ | PRQ-124 | | ON-state resistance in<br>inverse current at TJ =<br>25°C | R <sub>DS(INV)_25</sub> | _ | 90 | - | mΩ | $T_J = 25^{\circ}\text{C}$ $V_S = 13.5 \text{ V}$ $I_L = -1 \text{ A}$ See Figure 20 | PRQ-131 | | ON-state resistance in<br>inverse current at TJ =<br>150°C | R <sub>DS(INV)_150</sub> | - | - | 200 | mΩ | $T_J$ = 150°C<br>$V_S$ = 13.5 V<br>$I_L$ = -1 A<br>See Figure 20 | PRQ-132 | | Nominal load current<br>per channel (all<br>channels active) at TA<br>= 85°C | / <sub>L(NOM)_85</sub> | - | 2 | - | A | $T_A = 85$ °C<br>$T_J \le 150$ °C | PRQ-134 | (table continues...) Datasheet atasheet 26 Rev.1.00 2022-09-20 #### **Datasheet** 6 Power Stage #### (continued) Electrical characteristics power stage Table 8 | Parameter | Symbol | | Values | ; | Unit | Note or condition | P- | |------------------------|-------------------------|------|--------|------|------|----------------------------------|---------| | | | Min. | Тур. | Max. | | | Number | | Output leakage current | I <sub>L(OFF)_85</sub> | _ | 0.01 | 0.5 | μΑ | 2) | PRQ-136 | | at TJ ≤ 85°C | , ,_ | | | | | <i>V</i> <sub>OUT</sub> = 0 V | | | | | | | | | INn = "low" | | | | | | | | | <i>T</i> <sub>A</sub> ≤ 85°C | | | Output leakage current | I <sub>L(OFF)_150</sub> | _ | 1.2 | 4 | μΑ | <i>V</i> <sub>OUT</sub> = 0 V | PRQ-137 | | at TJ = 150°C | | | | | | INn = "low" | | | | | | | | | $T_{A} = 150^{\circ}C$ | | | Inverse current | I <sub>L(INV)</sub> | _ | 2 | _ | Α | 2) | PRQ-139 | | capability | | | | | | $V_{\rm S} < V_{\rm OUT}$ | | | | | | | | | INn = "high" | | | | | | | | | see Figure 20 | | | Voltages | | | | | | | | | Drain source diode | V <sub>DS(DIODE)</sub> | _ | 550 | 700 | mV | I <sub>L</sub> = -190 mA | PRQ-141 | | voltage | | | | | | $T_{\rm J} = 150^{\circ}{\rm C}$ | | | Switching energy | | | | • | | | | | Switch-ON energy | E <sub>ON</sub> | _ | 0.75 | _ | mJ | 2) | PRQ-142 | | | | | | | | V <sub>S</sub> = 20 V | | | | | | | | | See Chapter 6.2.1 | | | Switch-OFF energy | E <sub>OFF</sub> | _ | 0.85 | _ | mJ | 2) | PRQ-144 | | | | | | | | V <sub>S</sub> = 20 V | | | | | | | | | See Chapter 6.2.1 | | <sup>1)</sup> 2) Tested at $T_J = 150$ °C Not subject to production test - specified by design #### 7 Protection The device is protected against overload, overtemperature and overvoltage. Overtemperature and overload protection are operational in all operation modes, except when in sleep mode. Overload protection is not active during inverse current condition. Overtemperature and overload protection during inverse current condition is inactive on the channel which is in inverse condition. Overvoltage protection is active in all operation modes. #### 7.1 Overcurrent protection #### 7.1.1 Overcurrent threshold The device is protected in case of overload and short circuit to ground. The device offers a current limitation, this feature offers protection against overstress for the power output stage. At first step, the instantaneous power in the switch is maintained at a safe value by limiting the current to the maximum current allowed in the switch ( $I_{LIM}$ ). The current limitation is independent of $V_{DS}$ and $T_{J}$ . In case of DMOS temperature increase exceeding the device safe operation environment, overtemperature and dynamic temperature protection mechanism will be triggered as shown in Figure 22 and Figure 23. #### 7.2 Overtemperature protection The device incorporates both an absolute $(T_{J(ABS)})$ and a dynamic $(T_{J(DYN)})$ temperature protection circuitry for each channel. An increase in junction temperature $T_J$ above either one of the two thresholds ( $T_{J(ABS)}$ or $T_{J(DYN)}$ ) switches OFF the overheated channel. The affected channel will perform automatic restart attempts. The channel remains switched OFF until the junction temperature has reached the restart condition described in Table 9 according to Chapter 7.3.1. If the number of automatic restart attempts exceeds $n_{RESTART(CR),TYP}$ , the affected channel latches OFF to prevent destruction. The behavior is shown in Figure 22 and Figure 23. $T_{J(REF)}$ is the reference temperature used for dynamic temperature protection. Figure 22 Overtemperature protection (absolute) Figure 23 Overtemperature protection (dynamic) When the overtemperature protection circuitry allows the channel to be switched ON again, the retry strategy described in Chapter 7.3 is followed. #### 7.3 Protection and diagnosis in case of fault Any event that triggers overtemperature protection has two consequences: - The affected channel switches OFF according to Chapter 7.3.1. - If the diagnosis is active for the affected channel, a current $I_{\mathsf{IS}(\mathsf{FAULT})}$ is provided by IS pin (see Chapter 8.2.2 for further details). The channel can be switched ON again if all the protection mechanisms fulfill the "restart" conditions described in Table 9 and $n_{\text{RESTART(CR)}} < n_{\text{RESTART(CR)},\text{typ}}$ . Table 9 Protection "restart" condition | Fault condition | Switch OFF event | "Restart" condition | |-----------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------| | Overtemperature | $T_{J} \ge T_{J(ABS)} \text{ or } (T_{J} - T_{J(REF)}) \ge T_{J(DYN)}$ | $T_J < T_{J(ABS)}$ and $(T_J - T_{J(REF)}) < T_{J(DYN)}$ (including hysteresis) | #### 7.3.1 Retry strategy When INn is set to "high", the related power output stage is switched ON. If a fault condition is detected the power output stage is switched OFF. The device will apply the restart strategy and return to normal operation or latches OFF if the fault remains to be present after $n_{\text{RESTART(CR).TYP}}$ . The device has an internal retry counter $n_{RESTART(CR)}$ (one for each channel) to maximize the robustness in case of fault. The channel is allowed to switch ON for $n_{\text{RESTART(CR)}}$ times before switching OFF. After $n_{\text{RESTART(CR),TYP}}$ consecutive "restart" cycles, the channel latches OFF. To de-latch the power output stage and reset the internal counter it is necessary to set the input pin to "low" for a time longer than $t_{\text{DELAY(CR)}}$ . If the fault is no longer present and $t_{DELAY(CR)}$ is observed the device will enter normal operation. In case the fault is still present, the device will trigger again the retry strategy. 29 The retry strategy is shown in Figure 24. Figure 24 Retry strategy timing diagram It is possible to "force" a reset of the internal counter without waiting for $t_{\text{DELAY(CR)}}$ by applying a pulse (rising edge followed by a falling edge) to the DEN pin while IN pin is "low". The pulse applied to DEN pin must have a duration longer than $t_{\text{DEN(CR)}}$ to ensure a reset of the internal counter. The DSEL pin must select the channel that has to be de-latched and keep the same logic value while DEN pin toggles twice (rising edge followed by a falling edge). The timings are shown in Figure 25. Figure 25 Retry strategy timing diagram with forced reset #### 7.4 Additional protection #### 7.4.1 Reverse polarity protection In reverse polarity condition (also known as reverse battery), power dissipation is caused by the intrinsic body diode of the DMOS channel. Each ESD diode of the logic contributes to total power dissipation. The reverse current through the output stages must be limited by the connected loads. The current through digital input pins has to be limited by an external resistor (please refer to the absolute maximum ratings listed in Table 2 and to Application Information in Chapter 9). #### 7.4.2 Overvoltage protection In the case of supply voltages between $V_{S(EXT,UP)}$ and $V_{BAT(LD)}$ , the output transistors are still operational and follow the input pin. In addition to the output clamp for inductive loads as described in Chapter 6.2.2, there is a clamp mechanism available for overvoltage protection for the logic and the output channels, monitoring the voltage between $V_S$ and GND pins ( $V_{S(CLAMP)}$ ). #### 7.4.3 Loss of battery and loss of load The loss of connection to the battery or the load does not influence device robustness as long as load and wire harness are purely resistive. In case of driving an inductive load, the energy stored in the inductance must be handled. The device can handle the inductivity of the wire harness up to 10 $\mu$ H with $I_{L(NOM)}$ 85. In case of applications where currents and/or the aforementioned inductivity are exceeded, an external suppressor diode (like diode $D_{Z2}$ shown in Chapter 9) is recommended to handle the energy and to provide a well-defined path for the load current. # infineon ## 7.4.4 Loss of ground It is recommended to have a resistor connected between any digital input pin and the microcontroller to ensure a channel switch OFF in case of a loss of device ground event (as described in Chapter 9). #### Note In case any digital input pin is pulled to ground (either by a resistor or active) a parasitic ground path is present, which could keep the device operational during a loss of device ground. #### 7.5 Electrical characteristics protection $V_S = 4 \text{ V to } 20 \text{ V}, T_J = -40^{\circ}\text{C to } +150^{\circ}\text{C}$ Unless otherwise specified typical values: $V_S = 13.5 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): BTS7090-2EPL: $R_L = 6.8 \Omega$ Table 10Electrical characteristics protection | Parameter | Symbol Values | | | | Unit | Note or condition | P- | |--------------------------------------------------------------------------|--------------------------|------|------|------|------|--------------------------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | | Number | | Thermal shutdown temperature (absolute) | $T_{J(ABS)}$ | 150 | 175 | 200 | °C | 1) 2) See Figure 22 | PRQ-174 | | Thermal shutdown<br>hysteresis (absolute) | T <sub>HYS(ABS)</sub> | - | 30 | _ | K | 3) See Figure 22 | PRQ-356 | | Thermal shutdown<br>temperature (dynamic) | $T_{J(DYN)}$ | - | 80 | _ | К | 3) See Figure 22 | PRQ-357 | | Thermal shutdown temperature (dynamic) in capacitive load switching mode | $T_{J(DYN)_CLS}$ | - | 40 | - | К | 3) | PRQ-177 | | Power supply clamping voltage at TJ = -40°C | V <sub>S(CLAMP)40</sub> | 33 | 36.5 | 42 | V | $I_{VS} = 5 \text{ mA}$ $T_{J} = -40 ^{\circ}\text{C}$ See Chapter 6.2.2 | PRQ-179 | | Power supply clamping<br>voltage at TJ ≥ 25°C | V <sub>S(CLAMP)_25</sub> | 35 | 38 | 44 | V | $I_{VS} = 5 \text{ mA}$ $I_{J} \ge 25^{\circ}\text{C}$ See Chapter 6.2.2 | PRQ-184 | | Automatic restarts in case of fault after counter reset | n <sub>RESTART(CR)</sub> | - | 6 | - | - | 1)<br>See Figure 24 | PRQ-186 | | Counter reset delay<br>time after fault<br>condition | t <sub>DELAY(CR)</sub> | 40 | 70 | 100 | ms | See Figure 24 | PRQ-188 | | Minimum DEN pulse<br>duration for counter<br>reset | t <sub>DEN(CR)</sub> | 50 | 100 | 150 | μs | See Figure 25 | PRQ-190 | (table continues...) #### **Datasheet** 7 Protection #### (continued) Electrical characteristics protection Table 10 | Parameter | Symbol | | Values | | | Note or condition | P- | |------------------------|------------------|----------|--------|------|---|----------------------------|---------| | | | Min. | Тур. | Max. | | | Number | | Overcurrent limitation | 1 | <u>'</u> | | | | | | | Overcurrent limitation | I <sub>LIM</sub> | 3.7 | 4.7 | 5.7 | А | 4) | PRQ-831 | | | | | | | | $V_{\rm DS} = 3 \text{ V}$ | | Functional test only Tested at $T_J = 150^{\circ}\text{C}$ only <sup>1)</sup> 2) 3) 4) Not subject to production test - specified by design Tested at $T_J = -40^{\circ}$ C only 8 Diagnosis #### 8 Diagnosis For the purpose of diagnosis, the device provides a proportional sense current signal ( $I_{IS}$ ) at pin IS. In case of disabled diagnostic (DEN pin set to "low"), IS pin becomes high impedance. A sense resistor $R_{SENSE}$ must be connected between IS pin and module ground if the current sense diagnosis is used. $R_{\mathsf{SENSE}}$ value has to be higher than 820 $\Omega$ (or 400 $\Omega$ when a central Reverse Battery protection is present on the battery feed) to limit the power losses in the sense circuitry. A typical value is $R_{SENSE} = 1.2 \text{ k}\Omega$ . Due to the internal connection between IS pin and $V_S$ supply voltage, it is not recommended to connect the IS pin to the sense current output of other devices, if they are supplied by a different battery feed. See Figure 26 for details as an overview. Figure 26 Diagnosis block diagram #### 8.1 Overview Table 11 gives a quick reference to the state of the IS pin during the device operation. Table 11 SENSE signal as a function of application condition | Operation mode | Input level | DEN level | V <sub>OUT</sub> | Diagnostic output | |----------------------|-------------|-----------|------------------|------------------------------------------| | Normal operation | LOW/OFF | HIGH | ~ GND | Z | | | | | | $I_{IS(FAULT)}$ if $n_{RESTART(CR)} > 0$ | | Short circuit to GND | | | ~ GND | Z | | | | | | $I_{IS(FAULT)}$ if $n_{RESTART(CR)} > 0$ | (table continues...) ## 8 Diagnosis Table 11 (continued) SENSE signal as a function of application condition | Operation mode | Input level | DEN level | V <sub>out</sub> | Diagnostic output | |-----------------------------------------|-------------|-----------|----------------------------------------------|-------------------------------------------------------------------------------------| | Thermal shutdown temperature (absolute) | | | Z | /IS(FAULT) | | Thermal shutdown temperature (dynamic) | | | Z | /IS(FAULT) | | Short circuit to V <sub>S</sub> | | | = V <sub>S</sub> | $I_{IS(OLOFF)}$ $I_{IS(FAULT)}$ if $n_{RESTART(CR)} > 0$ | | Open load | | | < V <sub>S</sub> - V <sub>DS(OLOFF)</sub> | Z | | | | | > V <sub>S</sub> - V <sub>DS(OLOFF)</sub> 1) | $I_{IS(OLOFF) \text{ or }}I_{IS(FAULT)}$<br>if $n_{RESTART(CR)} > 0$ for both cases | | Inverse current | | | $\sim V_{\rm INV} = V_{\rm OUT} > V_{\rm S}$ | $I_{S(OLOFF) \text{ or }} I_{IS(FAULT)} \text{ if } n_{RESTART(CR)} > 0$ | | Normal operation | HIGH/ON or | | < V <sub>S</sub> - V <sub>DS(kILIS_EN)</sub> | $I_{\rm IS} = I_{\rm L} / k_{\rm ILIS}$ | | Short circuit to GND | CLS | | ~ GND | I <sub>IS(FAULT)</sub> | | Thermal shutdown temperature (absolute) | | | Z | I <sub>IS</sub> (FAULT) | | Thermal shutdown temperature (dynamic) | | | Z | /IS(FAULT) | | Short circuit to V <sub>S</sub> | | | = V <sub>S</sub> | $I_{\rm IS} < I_{\rm L} / k_{\rm ILIS}$ | | Open load | | | ~ V <sub>S</sub> <sup>2)</sup> | $I_{\rm IS} = I_{\rm IS(EN)}$ | | Inverse current | | | $\sim V_{\rm INV} = V_{\rm OUT} > V_{\rm S}$ | $I_{\rm IS} = I_{\rm IS(EN)}$ | | Current limitation | | | < V <sub>S</sub> | / <sub>IS(FAULT)</sub> | | Underload | | | ~ V <sub>S</sub> <sup>3)</sup> | $I_{\rm IS(EN)} < I_{\rm IS} < I_{\rm L(NOM)} / k_{\rm ILIS}$ | | All conditions | n.a. | LOW | n.a. | Z | - 1) With additional pull up resistor - 2) The output current has to be smaller than $I_{L(OL)}$ - 3) The output current has to be higher than $I_{L(OL)}$ #### 8.1.1 SENSE signal truth table Diagnosis can be activated or deactivated using the DEN pin. Channel selection is done with DSEL pin according to Table 12. Table 12 Diagnostic truth table | DEN | DSEL | IS | |--------|--------------|----------------| | "low" | not relevant | Z | | "high" | "low" | SENSE output 0 | | "high" | "high" | SENSE output 1 | 8 Diagnosis #### 8.2 Diagnosis in ON state A current proportional to the load current ( $I_{IS} = I_L/k_{ILIS}$ ) is provided at pin IS when the following conditions are fulfilled: - The power output stage is switched ON with $V_{DS} < V_{DS(kILIS\_EN)}$ - The diagnosis is enabled for that channel - No fault (as described in Chapter 7.3) is present or was present and not cleared yet (see Chapter 8.2.2 for further details) As long as a fault is present or was present and not cleared yet a current $I_{\text{IS(FAULT)}}$ is provided at IS pin. #### 8.2.1 Current sense (kILIS) $I_{\rm IS}$ increases linearly with $I_{\rm L}$ output current until it reaches the saturation current $I_{\rm IS(SAT)}$ . In case of open load at the output stage ( $I_{\rm L}$ close to 0 A), the maximum sense current $I_{\rm IS(EN)}$ (no load, diagnosis enabled) is specified. This condition is shown in Figure 27. The center line represents the ideal $k_{\rm ILIS}$ , while the outer lines show the behavior of a typical product. An external RC filter between IS pin and microcontroller ADC input pin is recommended to reduce signal ripple and oscillations (a minimum time constant of 1 µs for the RC filter is recommended). The $k_{\rm ILIS}$ factor is specified with limits that take into account effects due to temperature, supply voltage, and manufacturing process. Figure 27 Current sense ratio in open load at ON condition #### 8.2.2 Fault current (IIS(FAULT)) In case a fault is present and DEN is set to "high" and the affected channel is selected by DSEL, a current $I_{\text{IS(FAULT)}}$ is provided. The following situations may occur: - If the channel is ON and the number of restarts is less than " $n_{\text{RESTART}(CR),\text{TYP}}$ ", the current $I_{\text{IS}(\text{FAULT})}$ is provided for a time $t_{\text{IS}(\text{FAULT})_{\text{D}}}$ after the channel is allowed to restart, and thereafter $I_{\text{IS}} = I_{\text{L}}/k_{\text{ILIS}}$ (as shown in Figure 28). During a restart cycle the current $I_{\text{IS}(\text{FAULT})}$ is provided each time the channel diagnosis is checked. - If the channel is ON and the number of restarts is equal to " $n_{RESTART(CR),TYP}$ ", the current $I_{IS(FAULT)}$ is provided until the internal counter is reset. The internal counter can be cleared either by INn = "low" for $t_{DELAY(CR)}$ or by INn = "low" and DEN pin pulse for $t_{DEN(CR)}$ , as described in Chapter 7.3.1. - While the channel is OFF and the internal counter value is not reset, the current $I_{\text{IS(FAULT)}}$ is provided. 8 Diagnosis Figure 29 adds the behavior of SENSE signal to the timing diagram seen in Figure 24, while Figure 30 shows the relation between $I_{IS} = I_L/k_{ILIS}$ , $I_{IS(SAT)}$ and $I_{IS(FAULT)}$ . Figure 29 SENSE behavior in fault condition 2022-09-20 Figure 30 SENSE behavior - overview ## 8.3 Diagnosis in OFF State When a power output stage is in OFF state, the device can measure the output voltage and compare it with a threshold voltage. In this way, using some additional external components (a pull-down resistor and a switchable pull-up current source), it is possible to detect if the load is missing or if there is a short circuit to battery. If a fault condition was detected by the device (the internal counter has a value different from the reset value, as described in Chapter 8.2.2 a current $I_{\rm IS(FAULT)}$ is provided by IS pin each time the channel diagnosis is checked also in OFF state. Figure 31 shows the relationship between $I_{\rm IS(OLOFF)}$ and $I_{\rm IS(FAULT)}$ as functions of $V_{\rm DS}$ . The two currents do not overlap making it always possible to differentiate between open load in OFF and fault condition. Figure 31 $I_{IS}$ in OFF state ### 8.3.1 Open load current In OFF state, while DEN pin is set to "high" and a channel is selected using DSEL pin, the $V_{DS}$ voltage is compared with a threshold voltage $V_{DS(OLOFF)}$ . When the diagnosis is active and $V_{DS} \le V_{DS(OLOFF)}$ , a current $I_{IS(OLOFF)}$ is provided by IS pin. If the load is properly connected and there is no short circuit to battery, $V_{DS} \sim V_S$ , therefore, $V_{DS} > V_{DS(OLOFF)}$ the IS pin is set to high impedance. 8 Diagnosis It is necessary to wait a time $t_{\text{IS(OLOFF)\_D}}$ between the falling edge of the input pin and the sensing at pin IS for Open Load in OFF diagnosis to allow the internal comparator to settle. In Figure 32 the timings for an Open Load detection are shown - the load is always disconnected. Figure 32 Open load in OFF timings - load disconnection # 8.4 SENSE timings Figure 33 and Figure 34 show the timing during settling $t_{SIS(ON)}$ and disabling $t_{SIS(OFF)}$ of the SENSE (including the case of load change). As a proper signal cannot be established before the load current is stable (therefore before $t_{ON}$ ), $$t_{\rm sIS(DIAG)} = t_{\rm sIS(ON)} + t_{\rm ON} \tag{2}$$ Figure 33 SENSE settling/disabling timing 8 Diagnosis Figure 34 SENSE timing with small load current Figure 35 SENSE settling timing - channel change # 8.5 Electrical characteristics diagnosis $V_{\rm S}$ = 4 V to 20 V, $T_{\rm J}$ = -40°C to +150°C Unless otherwise specified typical values: $V_S = 13.5 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ Typical resistive loads connected to the outputs for testing (unless otherwise specified): BTS7090-2EPL: $R_L$ = 6.8 $\Omega$ Table 13 Electrical characteristics diagnosis | Parameter | Symbol | Values | | | Unit | Note or condition | P- | |-----------------------------------------------------------------|----------------------------|--------|------|------|------|------------------------------------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | | Number | | SENSE saturation current | I <sub>IS(SAT)</sub> | 4.4 | - | 15 | mA | $V_{\rm S} = 6$ V to 20 V $R_{\rm SENSE} = 1.2$ k $\Omega$ See Figure 30 | PRQ-215 | | SENSE leakage current when disabled | I <sub>IS(OFF)</sub> | - | 0.01 | 0.5 | μА | DEN = "low" $I_{L} \ge I_{L(NOM)}$ $V_{IS} = 0 \text{ V}$ | PRQ-219 | | SENSE leakage current<br>when enabled at TJ ≤<br>85°C | I <sub>IS(EN)_85</sub> | - | 0.2 | 2 | μА | 1) $T_{J} \le 85^{\circ}\text{C}$ DEN = "high" $I_{L} = 0 \text{ A}$ See Figure 27 | PRQ-221 | | SENSE leakage current<br>when enabled at TJ =<br>150°C | / <sub>IS(EN)_150</sub> | - | 0.2 | 2 | μА | $T_J$ = 150°C<br>DEN = "high"<br>$I_L$ = 0 A<br>See Figure 27 | PRQ-223 | | Saturation voltage in kILIS operation (VS-VIS) | V <sub>SIS_k</sub> | - | 0.5 | 1 | V | $V_S = 5 \text{ V}$ $IN = DEN = \text{"high"}$ | PRQ-226 | | Saturation voltage in<br>open load at OFF<br>diagnosis (VS-VIS) | V <sub>SIS_OL</sub> | - | 0.5 | 1 | V | 1) V <sub>S</sub> = 5 V IN = "low" DEN = "high" | PRQ-682 | | Saturation voltage in fault diagnosis (VS-VIS) | V <sub>SIS_F</sub> | _ | 0.5 | 1 | V | I) V <sub>S</sub> = 5 V IN = "low" DEN = "high" counter > 0 | PRQ-684 | | Power supply to IS pin<br>clamping voltage at TJ<br>=-40°C | V <sub>SIS(CLAMP)40</sub> | 33 | 36.5 | 42 | V | $I_{IS} = 1$ mA<br>$T_{J} = -40$ °C<br>See Chapter 6.2.2 | PRQ-294 | | Power supply to IS pin<br>clamping voltage at TJ<br>≥ 25°C | V <sub>SIS(CLAMP)_25</sub> | 35 | 38 | 44 | V | $I_{IS} = 1 \text{ mA}$ $T_{J} \ge 25^{\circ}\text{C}$ See Chapter 6.2.2 | PRQ-296 | | SENSE fault current | I <sub>IS(FAULT)</sub> | 4.4 | 5.5 | 10 | mA | See Chapter 8 | PRQ-298 | | | | | | 1 | | | | (table continues...) # Datasheet 8 Diagnosis Table 13 (continued) Electrical characteristics diagnosis | Parameter | Symbol | Values | | | Unit | Note or condition | P- | |---------------------------------------------------------------------------|---------------------------|--------|------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | | Number | | SENSE open load in<br>OFF current | I <sub>IS(OLOFF)</sub> | 1.9 | 2.5 | 3.5 | mA | See Chapter 8 | PRQ-306 | | SENSE delay time<br>at channel switch<br>ON after last fault<br>condition | t <sub>IS(FAULT)_D</sub> | - | 500 | - | μs | See Figure 28 | PRQ-308 | | SENSE open load in<br>OFF delay time | t <sub>IS(OLOFF)_D</sub> | 70 | 185 | 300 | μs | $V_{\rm DS} < V_{\rm DS(OLOFF)}$ from<br>INn falling edge to<br>$I_{\rm IS} = I_{\rm IS(OLOFF),MIN} \cdot 0.9$<br>DEN = "high"<br>$n_{\rm RESTART(CR)} = 0$<br>See Figure 32 | PRQ-310 | | VDS threshold for kILIS enable | V <sub>DS(kILIS_EN)</sub> | 0.8 | 1.2 | 1.4 | V | 1) | PRQ-809 | | Open load VDS<br>detection threshold in<br>OFF state | V <sub>DS(OLOFF)</sub> | 1.3 | 1.8 | 2.3 | V | See Chapter 8.3 | PRQ-313 | | SENSE settling time with nominal load current stable | t <sub>sIS(ON)</sub> | - | 5 | 20 | μs | $I_L = I_{L(NOM)}$ from DEN<br>rising edge to $I_{IS} = I_L/$<br>$(k_{ILIS,MAX} @ I_L) \cdot 0.9$<br>See Figure 33 | PRQ-315 | | SENSE settling time<br>with small load current<br>stable | t <sub>sIS(ON)_</sub> SLC | - | _ | 60 | μs | $I_L = I_{L01}$ from DEN rising edge to $I_{IS} = I_L/(k_{ILIS,MAX})$<br>@ $I_L \cdot 0.9$<br>See Figure 34 | PRQ-317 | | SENSE disable time | t <sub>sIS(OFF)</sub> | - | 5 | 20 | μs | I) I <sub>L</sub> = I <sub>L(NOM)</sub> From DEN falling edge to I <sub>IS</sub> = I <sub>IS(OFF)</sub> See Figure 33 | PRQ-319 | | SENSE settling time<br>after load change | t <sub>sIS(LC)</sub> | _ | 5 | 20 | μs | from $I_L = I_{L(NOM)}/2$ to $I_L = I_{L(NOM)}$<br>See Figure 33 | PRQ-321 | | SENSE settling time<br>after load change with<br>small load current | t <sub>sIS(LC)_</sub> SLC | - | 250 | 400 | μs | DEN = "high" from load<br>change to $I_{IS} = I_{L}/(k_{ILIS})$<br>@ $I_{L}$ ) from $I_{L(NOM)}$ to $I_{LO1}$<br>See Figure 34 | PRQ-323 | (table continues...) # BTS7090-2EPL **Datasheet** 8 Diagnosis #### (continued) Electrical characteristics diagnosis Table 13 | Parameter | Symbol | Values | | | Unit | Note or condition | P- | |------------------------------------------------------------------------|---------------------------|--------|------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | | Number | | SENSE settling time after channel change | t <sub>sIS(CC)</sub> | - | 5 | 20 | μs | Start channel:<br>$I_L = I_{L(NOM)}$ End channel:<br>$I_L = I_{L(NOM)}/2$<br>See Figure 35 | PRQ-326 | | SENSE settling time<br>after channel change<br>with small load current | t <sub>sIS(CC)_</sub> SLC | - | _ | 60 | μs | DEN = "high" from DSEL toggling to $I_{IS} = I_{L}/(k_{ILIS,MIN} @ I_{L}) \cdot 1.1$ Start channel: $I_{L} = I_{L(NOM)}$ End Channel: $I_{L} = I_{L01}$ See Figure 35 | PRQ-327 | | Open load output<br>current at IIS = 4 μA | I <sub>L(OL)_4u</sub> | 1 | 4 | 8 | mA | $I_{\rm IS} = I_{\rm IS(OL)} = 4 \mu\text{A}$ | PRQ-329 | | Current sense ratio at IL =IL01 | k <sub>ILIS01</sub> | -27% | 1100 | +27% | _ | / <sub>L01</sub> = 10 mA | PRQ-333 | | Current sense ratio at IL =IL02 | k <sub>ILIS02</sub> | -25% | 1000 | +25% | - | I <sub>L02</sub> = 20 mA | PRQ-335 | | Current sense ratio at IL =IL04 | k <sub>ILIS04</sub> | -24% | 1000 | +24% | _ | I <sub>L04</sub> = 50 mA | PRQ-337 | | Current sense ratio at IL =IL08 | k <sub>ILIS08</sub> | -10% | 1000 | +10% | - | I <sub>L08</sub> = 250 mA | PRQ-341 | | Current sense ratio at IL =IL09 | k <sub>ILIS09</sub> | -8.8% | 1000 | +8.8% | - | I <sub>L09</sub> = 450 mA | PRQ-342 | | Current sense ratio at IL =IL11 | k <sub>ILIS11</sub> | -6% | 1000 | +6% | - | I <sub>L11</sub> = 1 A | PRQ-344 | | Current sense ratio at IL =IL13 | k <sub>ILIS13</sub> | -5% | 1000 | +5% | _ | I <sub>L13</sub> = 2 A | PRQ-346 | Not subject to production test - specified by design Tested at $T_{\rm J}$ = 150 $^{\circ}{\rm C}$ 1) 2) #### **Datasheet** 9 Application information # 9 Application information Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device. Figure 36 Application diagram #### Table 14 Suggested component values | Reference | Value | Purpose | |--------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------| | R <sub>IN</sub> | 4.7 kΩ | Protection of the microcontroller during overvoltage and reverse polarity. Necessary to switch OFF the output during loss of ground | | R <sub>DEN</sub> | 4.7 kΩ | Protection of the microcontroller during overvoltage and reverse polarity. Necessary to switch OFF the output during loss of ground | | $R_{DSEL}$ | 4.7 kΩ | Protection of the microcontroller during overvoltage and reverse polarity. Necessary to switch OFF the output during loss of ground | | $R_{PD}$ | 47 kΩ | Output polarization (pull-down). Ensures polarization of the outputs to distinguish between open load and short to VS in OFF diagnosis | | R <sub>OL</sub> | 1.5 kΩ | Output polarization (pull-up). Ensure polarization of the output during open load in OFF diagnosis | | $C_{OUT}$ | 10 nF | Protection of the output during ESD events and BCI | | $\overline{T_1}$ | BC 807 | Switch the battery voltage for open load in OFF diagnosis | | $C_{VS}$ | 100 nF | Filtering of voltage spikes on the battery line | | $C_{\text{VSGND}}$ | 47 nF | Buffer capacitor for fast transient | (table continues...) Datasheet # BTS7090-2EPL #### **Datasheet** # Table 14 (continued) Suggested component values | Reference | Value | Purpose | |----------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | D <sub>Z2</sub> | 33V TVS Diode | Transient voltage suppressor diode. Protection during overvoltage and in case of loss of battery while driving an inductive load | | $C_{VS2}$ | _ | Filtering/buffer capacitor located at VBAT connector | | R <sub>SENSE</sub> | 1.2 kΩ | SENSE resistor | | R <sub>IS_PROT</sub> | 4.7 kΩ | Protection during overvoltage, reverse polarity, loss of ground. Value to be tuned according to microcontroller specifications | | $\overline{D_{Z1}}$ | 7V Z-Diode | Protection of microcontroller during overvoltage | | $R_{ADC}$ | 4.7 kΩ | Protection of microcontroller ADC input during overvoltage, reverse polarity, loss of ground. Value to be tuned according to microcontroller specifications | | C <sub>SENSE</sub> | 220 pF | Sense signal filtering. A time constant ( $R_{ADC} \cdot C_{SENSE}$ ) longer than 1 $\mu s$ is recommended | | $R_{GND}$ | 47 Ω | Protection in case of overvoltage and loss of battery while driving inductive loads | - Please contact us for information regarding the pin behavior assessment - For further information you may contact http://www.infineon.com 10 Package outlines # 10 Package outlines Figure 37 PG-TSDSO-14 dual small outline package dimensions Figure 38 PG-TSDSO-14 dual small outline footprint dimensions Note: To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020). Further information on packages https://www.infineon.com/packages # BTS7090-2EPL #### **Datasheet** # 11 Revision history # Table 15 Revision history | Document<br>version | Date of release | Description of changes | |---------------------|-----------------|------------------------| | Rev.1.00 | 2022-09-20 | Initial Datasheet | #### **Trademarks** All referenced product or service names and trademarks are the property of their respective owners. Edition 2022-09-20 Published by Infineon Technologies AG 81726 Munich, Germany © 2022 Infineon Technologies AG All Rights Reserved. Do you have a question about any aspect of this document? Email: erratum@infineon.com Document reference IFX-vsj1639675987945 #### Important notice The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party. In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. #### Warnings Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office. Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.