

# 1/3-Inch Wide-VGA CMOS Digital Image Sensor

## MT9V034 Datasheet, Rev. G

For the latest data sheet revision, please visit www.onsemi.com

#### **Features**

- Array format: Wide-VGA, active 752H x 480V (360,960 pixels)
- Global shutter photodiode pixels; simultaneous integration and readout
- RGB Bayer or Monochrome: NIR enhanced performance for use with non-visible NIR illumination
- · Readout modes: progressive or interlaced
- Shutter efficiency: >99%
- Simple two-wire serial interface
- Real-time exposure context switching dual register set
- Register lock capability
- Window size: User programmable to any smaller format (QVGA, CIF, QCIF). Data rate can be maintained independent of window size
- Binning: 2 x 2 and 4 x 4 of the full resolution
- ADC: On-chip, 10-bit column-parallel (option to operate in 12-bit to 10-bit companding mode)
- Automatic controls: Auto exposure control (AEC) and auto gain control (AGC); variable regional and variable weight AEC/AGC
- Support for four unique serial control register IDs to control multiple imagers on the same bus
- Data output formats:
  - Single sensor mode:
     10-bit parallel/stand-alone
     8-bit or 10-bit serial LVDS
  - Stereo sensor mode:
     Interspersed 8-bit serial LVDS
- High dynamic range (HDR) mode

## **Applications**

- Security
- · High dynamic range imaging
- · Unattended surveillance
- · Stereo vision
- · Video as input
- · Machine vision
- Automation

Table 1: Key Performance Parameters

| Parameter             | Value                                                                          |  |
|-----------------------|--------------------------------------------------------------------------------|--|
| Optical format        | 1/3-inch                                                                       |  |
| Active imager size    | 4.51mm(H) x 2.88mm(V)<br>5.35mm diagonal                                       |  |
| Active pixels         | 752H x 480V                                                                    |  |
| Pixel size            | 6.0μm x 6.0μm                                                                  |  |
| Color filter array    | Monochrome or color RGB Bayer                                                  |  |
| Shutter type          | Global shutter                                                                 |  |
| Maximum data rate     | 27 Mp/s                                                                        |  |
| master clock          | 27 MHz                                                                         |  |
| Full resolution       | 752 x 480                                                                      |  |
| Frame rate            | 60 fps (at full resolution)                                                    |  |
| ADC resolution        | 10-bit column-parallel                                                         |  |
| Responsivity          | 4.8 V/lux-sec (550nm)                                                          |  |
| Dynamic range         | >55dB linear;<br>>100dB in HDR mode                                            |  |
| Supply voltage        | 3.3V <u>+</u> 0.3V (all supplies)                                              |  |
| Power consumption     | <160mW at maximum data rate<br>(LVDS disabled); 120μW standby<br>power at 3.3V |  |
| Operating temperature | -30°C to +70°C ambient                                                         |  |
| Packaging             | 48-pin CLCC                                                                    |  |

# **Ordering Information**

## Table 2: Available Part Numbers

| Part Number             | Product Description | Orderable Product Attribute Description      |
|-------------------------|---------------------|----------------------------------------------|
| MT9V034C12STC-DP        | VGA 1/3" GS CIS     | Dry Pack with Protective Film                |
| MT9V034C12STC-DR        | VGA 1/3" GS CIS     | Dry Pack without Protective Film             |
| MT9V034C12STM-DP        | VGA 1/3" GS CIS     | Dry Pack with Protective Film                |
| MT9V034C12STM-DR        | VGA 1/3" GS CIS     | Dry Pack without Protective Film             |
| MT9V034C12STM-DR1       | VGA 1/3" GS CIS     | Dry Pack Single Tray without Protective Film |
| MT9V034C12STM-TP        | VGA 1/3" GS CIS     | Tape & Reel with Protective Film             |
| MT9V034C12STM-TR        | VGA 1/3" GS CIS     | Tape & Reel without Protective Film          |
| MT9V034D00STMC13CC1-200 | VGA 1/3" GS CIS     | Die Sales, 200ìm Thickness                   |
| MT9V034W00STMC13CC1-750 | VGA 1/3" GS CIS     | Wafer Sales, 750ìm Thickness                 |





## **Table of Contents**

| Features                                                  |  |
|-----------------------------------------------------------|--|
| Applications                                              |  |
| Ordering Information                                      |  |
| General Description                                       |  |
| Pin Descriptions                                          |  |
| Pixel Data Format                                         |  |
| Color (RGB Bayer) Device Limitations                      |  |
| Output Data Format                                        |  |
| Serial Bus Description                                    |  |
| Two-Wire Serial Interface Sample Read and Write Sequences |  |
| Feature Description                                       |  |
| Electrical Specifications                                 |  |
| Package Dimensions                                        |  |
| Appendix A: Power-On Reset and Standby Timing             |  |
| Appendix B: Electrical Identification of CFA Type         |  |
| Revision History.                                         |  |





## **List of Figures**

| Figure 1:  | Block Diagram                                                            | 6  |
|------------|--------------------------------------------------------------------------|----|
| Figure 2:  | 48-Pin CLCC Package Pinout Diagram                                       | 7  |
| Figure 3:  | Typical Configuration (Connection)—Parallel Output Mode                  | 9  |
| Figure 4:  | Pixel Array Description                                                  | 10 |
| Figure 5:  | Pixel Color Pattern Detail RGB Bayer (Top Right Corner)                  | 11 |
| Figure 6:  | Spatial Illustration of Image Readout                                    | 13 |
| Figure 7:  | Timing Example of Pixel Data                                             | 14 |
| Figure 8:  | Row Timing and FRAME_VALID/LINE_VALID Signals                            | 14 |
| Figure 9:  | Timing Diagram Showing a Write to R0x09 with the Value 0x0284            |    |
| Figure 10: | Timing Diagram Showing a Read from R0x09; Returned Value 0x0284          |    |
| Figure 11: | Timing Diagram Showing a Bytewise Write to R0x09 with the Value 0x0284   |    |
| Figure 12: | Timing Diagram Showing a Bytewise Read from R0x09; Returned Value 0x0284 | 19 |
| Figure 13: | Simultaneous Master Mode Synchronization Waveforms #1                    | 23 |
| Figure 14: | Simultaneous Master Mode Synchronization Waveforms #2                    | 24 |
| Figure 15: | Sequential Master Mode Synchronization Waveforms                         |    |
| Figure 16: | Snapshot Mode Interface Šignals                                          |    |
| Figure 17: | Snapshot Mode Frame Synchronization Waveforms                            | 25 |
| Figure 18: | Exposure and Readout Timing (Simultaneous Mode)                          | 26 |
| Figure 19: | Exposure and Readout Timing (Sequential Mode)                            | 27 |
| Figure 20: | Signal Path                                                              | 27 |
| Figure 21: | Latency of Exposure Register in Master Mode                              | 30 |
| Figure 22: | Sequence of Control Voltages at the HDR Gate                             | 31 |
| Figure 23: | Sequence of Voltages in a Piecewise Linear Pixel Response                | 32 |
| Figure 24: | 12- to 10-Bit Companding Chart                                           | 33 |
| Figure 25: | Latency of Gain Register(s) in Master Mode                               | 34 |
| Figure 26: | Tiled Sample                                                             | 36 |
| Figure 27: | Black Level Calibration Flow Chart                                       |    |
| Figure 28: | Controllable and Observable AEC/AGC Registers                            |    |
| Figure 29: | Readout of Six Pixels in Normal and Column Flip Output Mode              |    |
| Figure 30: | Readout of Six Rows in Normal and Row Flip Output Mode                   | 41 |
| Figure 31: | Readout of Eight Pixels in Normal and Row Bin Output Mode                | 42 |
| Figure 32: | Readout of 8 Pixels in Normal and Column Bin Output Mode                 |    |
| Figure 33: | Spatial Illustration of Interlaced Image Readout                         | 44 |
| Figure 34: | Different LINE_VALID Formats                                             |    |
| Figure 35: | Serial Output Format for a 6x2 Frame                                     |    |
| Figure 36: | LVDS Timing                                                              |    |
| Figure 37: | Propagation Delays for PIXCLK and Data Out Signals                       |    |
| Figure 38: | Propagation Delays for FRAME_VALID and LINE_VALID Signals                |    |
| Figure 39: | Two-Wire Serial Bus Timing Parameters                                    |    |
| Figure 40: | Serial Host Interface Start Condition Timing                             |    |
| Figure 41: | Serial Host Interface Stop Condition Timing                              | 55 |
| Figure 42: | Serial Host Interface Data Timing for WRITE                              |    |
| Figure 43: | Serial Host Interface Data Timing for READ                               | 56 |
| Figure 44: | Acknowledge Signal Timing After an 8-Bit WRITE to the Sensor             | 56 |
| Figure 45: | Acknowledge Signal Timing After an 8-Bit READ from the Sensor            | 56 |
| Figure 46: | Typical Quantum Efficiency—RGB Bayer                                     |    |
| Figure 47: | Typical Quantum Efficiency—Monochrome                                    | 58 |
| Figure 48: | 48-Pin CLCC Package Outline Drawing                                      | 59 |
| Figure 49: | Power-up, Reset, Clock, and Standby Sequence                             | 60 |





## **List of Tables**

| Table 1:  | Key Performance Parameters                                                |    |
|-----------|---------------------------------------------------------------------------|----|
| Table 2:  | Available Part Numbers                                                    |    |
| Table 3:  | Pin Descriptions                                                          | 88 |
| Table 4:  | Frame Time                                                                |    |
| Table 5:  | Frame Time—Long Integration Time                                          |    |
| Table 6:  | Slave Address Modes                                                       |    |
| Table 7:  | Real-Time Context-Switchable Registers                                    | 21 |
| Table 8:  | Recommended Register Settings and Performance Impact (Reserved Registers) | 22 |
| Table 9:  | LVDS Packet Format in Stand-Alone Mode                                    | 47 |
| Table 10: | LVDS Packet Format in Stereoscopy Mode (Stereoscopy Mode Bit Asserted)    | 48 |
| Table 11: | Reserved Words in the Pixel Data Stream                                   | 48 |
| Table 12: | SER_DATAOUT_* state                                                       | 49 |
| Table 13: | SHFT_CLK_* state                                                          |    |
| Table 14: | LVDS AC Timing Specifications                                             | 50 |
| Table 15: | DC Electrical Characteristics Over Temperature                            | 51 |
| Table 16: | DC Electrical Characteristics                                             | 51 |
| Table 17: | Absolute Maximum Ratings                                                  |    |
| Table 18: | AC Electrical Characteristics                                             | 52 |
| Table 19: | Two-Wire Serial Bus Characteristics                                       | 54 |

## **General Description**

The MT9V034 is a 1/3-inch wide-VGA format CMOS active-pixel digital image sensor with global shutter and high dynamic range (HDR) operation. The sensor has specifically been designed to support the demanding interior and exterior surveillance imaging needs, which makes this part ideal for a wide variety of imaging applications in real-world environments.

This wide-VGA CMOS image sensor features ON Semiconductor's breakthrough low-noise CMOS imaging technology that achieves CCD image quality (based on signal-to-noise ratio and low-light sensitivity) while maintaining the inherent size, cost, and integration advantages of CMOS.

The active imaging pixel array is 752H x 480V. It incorporates sophisticated camera functions on-chip—such as binning 2 x 2 and 4 x 4, to improve sensitivity when operating in smaller resolutions—as well as windowing, column and row mirroring. It is programmable through a simple two-wire serial interface.

The MT9V034 can be operated in its default mode or be programmed for frame size, exposure, gain setting, and other parameters. The default mode outputs a wide-VGA-size image at 60 frames per second (fps).

An on-chip analog-to-digital converter (ADC) provides 10 bits per pixel. A 12-bit resolution companded for 10 bits for small signals can be alternatively enabled, allowing more accurate digitization for darker areas in the image.

In addition to a traditional, parallel logic output the MT9V034 also features a serial low-voltage differential signaling (LVDS) output. The sensor can be operated in a stereo-camera, and the sensor, designated as a stereo-master, is able to merge the data from itself and the stereo-slave sensor into one serial LVDS stream.

The sensor is designed to operate in a wide temperature range (-30°C to +70°C).

Figure 1: Block Diagram



MT9V034\_DS Rev.G Pub. 4/15 EN 6Semiconductor Components Industries, LLC,2015.

Figure 2: 48-Pin CLCC Package Pinout Diagram





## **Pin Descriptions**

Table 3: Pin Descriptions

| 48-Pin CLCC<br>Numbers | Symbol                | Туре   | Description                                                                                                                             |   |
|------------------------|-----------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------|---|
| 29                     | RSVD                  | Input  | Connect to DGND.                                                                                                                        |   |
| 10                     | SER_DATAIN_N          | Input  | Serial data in for stereoscopy (differential negative). Tie to $1K\Omega$ pull-up (to 3.3V) in non-stereoscopy mode.                    |   |
| 11                     | SER_DATAIN_P          | Input  | Serial data in for stereoscopy (differential positive). Tie to DGND in non-stereoscopy mode.                                            |   |
| 8                      | BYPASS_CLKIN_N        | Input  | Input bypass shift-CLK (differential negative). Tie to 1K $\Omega$ pull-up (to 3.3V) in non-stereoscopy mode.                           |   |
| 9                      | BYPASS_CLKIN_P        | Input  | Input bypass shift-CLK (differential positive). Tie to DGND in non-stereoscopy mode.                                                    |   |
| 23                     | EXPOSURE              | Input  | Rising edge starts exposure in snapshot and slave modes.                                                                                |   |
| 25                     | SCLK                  | Input  | Two-wire serial interface clock. Connect to VDD with 1.5K resistor even when no other two-wire serial interface peripheral is attached. |   |
| 28                     | OE                    | Input  | Do∪⊤ enable pad, active HIGH.                                                                                                           | 2 |
| 30                     | S_CTRL_ADR0           | Input  | Two-wire serial interface slave address select (see Table 6 on page 17).                                                                |   |
| 31                     | S_CTRL_ADR1           | Input  | Two-wire serial interface slave address select (see Table 6 on page 17).                                                                |   |
| 32                     | RESET_BAR             | Input  | Asynchronous reset. All registers assume defaults.                                                                                      |   |
| 33                     | STANDBY               | Input  | Shut down sensor operation for power saving.                                                                                            |   |
| 47                     | SYSCLK                | Input  | Master clock (26.6 MHz; 13 MHz – 27 MHz).                                                                                               |   |
| 24                     | SDATA                 | I/O    | Two-wire serial interface data. Connect to VDD with 1.5K resistor even when no other two-wire serial interface peripheral is attached.  |   |
| 22                     | STLN_OUT              | I/O    | Output in master mode—start line sync to drive slave chip in-<br>phase; input in slave mode.                                            |   |
| 26                     | STFRM_OUT             | I/O    | Output in master mode—start frame sync to drive a slave chip in-<br>phase; input in slave mode.                                         |   |
| 20                     | LINE_VALID            | Output | Asserted when Do∪⊤ data is valid.                                                                                                       |   |
| 21                     | FRAME_VALID           | Output | Asserted when Do∪⊤ data is valid.                                                                                                       |   |
| 15                     | <b>D</b> оит5         | Output | Parallel pixel data output 5.                                                                                                           |   |
| 16                     | <b>D</b> оит6         | Output | Parallel pixel data output 6.                                                                                                           |   |
| 17                     | Dout7                 | Output | Parallel pixel data output 7.                                                                                                           |   |
| 18                     | <b>D</b> оит <b>8</b> | Output | Parallel pixel data output 8.                                                                                                           |   |
| 19                     | <b>D</b> оит9         | Output | Parallel pixel data output 9.                                                                                                           |   |
| 27                     | LED_OUT               | Output | LED strobe output.                                                                                                                      |   |
| 41                     | Dout4                 | Output | Parallel pixel data output 4.                                                                                                           |   |
| 42                     | <b>D</b> оит3         | Output | Parallel pixel data output 3.                                                                                                           |   |
| 43                     | Dоит2                 | Output | Parallel pixel data output 2.                                                                                                           |   |
| 44                     | Dout1                 | Output | Parallel pixel data output 1.                                                                                                           |   |
| 45                     | Dоит0                 | Output | Parallel pixel data output 0.                                                                                                           |   |
| 46                     | PIXCLK                | Output | Pixel clock out. Dout is valid on rising edge of this clock.                                                                            |   |
| 2                      | SHFT_CLKOUT_N         | Output | Output shift CLK (differential negative).                                                                                               |   |



Table 3: Pin Descriptions (continued)

| 48-Pin CLCC<br>Numbers | Symbol        | Туре   | Description                               | Note |
|------------------------|---------------|--------|-------------------------------------------|------|
| 3                      | SHFT_CLKOUT_P | Output | Output shift CLK (differential positive). |      |
| 4                      | SER_DATAOUT_N | Output | Serial data out (differential negative).  |      |
| 5                      | SER_DATAOUT_P | Output | Serial data out (differential positive).  |      |
| 1, 14                  | Vdd           | Supply | Digital power 3.3V.                       |      |
| 35, 39                 | VAA           | Supply | Analog power 3.3V.                        |      |
| 40                     | VAAPIX        | Supply | Pixel power 3.3V.                         |      |
| 6                      | VDDLVDS       | Supply | Dedicated power for LVDS pads.            |      |
| 7, 12                  | LVDSGND       | Ground | Dedicated GND for LVDS pads.              |      |
| 13, 48                 | Dgnd          | Ground | Digital GND.                              |      |
| 34, 38                 | AGND          | Ground | Analog GND.                               |      |
| 36, 37                 | NC            | NC     | No connect.                               | 3    |

Notes: 1. Pin 29, (RSVD) must be tied to GND.

- 2. Output enable (OE) tri-states signals DOUTO-DOUT9, LINE\_VALID, FRAME\_VALID, and PIXCLK.
- 3. No connect. These pins must be left floating for proper operation.

Figure 3: Typical Configuration (Connection)—Parallel Output Mode



Note: LVDS signals are to be left floating.

#### **Pixel Data Format**

## **Pixel Array Structure**

The MT9V034 pixel array is configured as 809 columns by 499 rows, shown in Figure 4. The dark pixels are optically black and are used internally to monitor black level. Of the left 52 columns, 36 are dark pixels used for row noise correction. Of the top 14 rows of pixels, two of the dark rows are used for black level correction. Also, three black rows from the top black rows can be read out by setting the show dark rows bit in the Read Mode register; setting show dark columns will display the 36 dark columns. There are 753 columns by 481 rows of optically active pixels. While the sensor's format is 752 x 480, one additional active column and active row are included for use when horizontal or vertical mirrored readout is enabled, to allow readout to start on the same pixel. This one pixel adjustment is always performed, for monochrome or color versions. The active area is surrounded with optically transparent dummy pixels to improve image uniformity within the active area. Neither dummy pixels nor barrier pixels can be read out.

Figure 4: Pixel Array Description





Figure 5: Pixel Color Pattern Detail RGB Bayer (Top Right Corner)



## **Color (RGB Bayer) Device Limitations**

The color version of the MT9V034 does not support or offers reduced performance for the following functionalities.

## **Pixel Binning**

Pixel binning is done on immediate neighbor pixels only, no facility is provided to skip pixels according to a Bayer pattern. Therefore, the result of binning combines pixels of different colors. See "Pixel Binning" on page 41 for additional information.

#### **Interlaced Readout**

Interlaced readout yields one field consisting only of red and green pixels and another consisting only of blue and green pixels. This is due to the Bayer pattern of the CFA.

### **Automatic Black Level Calibration**

When the color bit is set (R0x0F[1]=1), the sensor uses black level correction values from one green plane, which are applied to all colors. To use the calibration value based on all dark pixels' offset values, the color bit should be cleared.

### **Defective Pixel Correction**

For defective pixel correction to calculate replacement pixel values correctly, for color sensors the color bit must be set (R0x0F[1] = 1). However, the color bit also applies unequal offset to the color planes, and the results might not be acceptable for some applications.

## **Other Limiting Factors**

Black level correction and row-wise noise correction are applied uniformly to each color. The row-wise noise correction algorithm does not work well in color sensors. Automatic exposure and gain control calculations are made based on all three colors, not just the green channel. High dynamic range does operate in color; however, ON Semiconductor strongly recommends limiting use to linear operation where good color fidelity is required.

## **Output Data Format**

The MT9V034 image data can be read out in a progressive scan or interlaced scan mode. Valid image data is surrounded by horizontal and vertical blanking, as shown in Figure 6. The amount of horizontal and vertical blanking is programmable through R0x05 and R0x06, respectively (R0xCD and R0xCE for context B). LV is HIGH during the shaded region of the figure. See "Output Data Timing" on page 14 for the description of FV timing.

Figure 6: Spatial Illustration of Image Readout

| P <sub>0,0</sub> P <sub>0,1</sub> P <sub>0,2</sub> P <sub>0,n-1</sub> P <sub>0,n</sub> P <sub>1,0</sub> P <sub>1,1</sub> P <sub>1,2</sub> P <sub>1,n-1</sub> P <sub>1,n</sub>             | 00 00 00 00 00 00 00 00 00 00 00 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
| VALID IMAGE                                                                                                                                                                               | HORIZONTAL<br>BLANKING           |
|                                                                                                                                                                                           |                                  |
| P <sub>m-1,0</sub> P <sub>m-1,1</sub> P <sub>m-1,n</sub> P <sub>m-1,n-1</sub> P <sub>m-1,n</sub> P <sub>m,0</sub> P <sub>m,1</sub> P <sub>m,n-1</sub> P <sub>m,n-1</sub> P <sub>m,n</sub> | 00 00 00 00 00 00                |
|                                                                                                                                                                                           |                                  |
| P <sub>m,0</sub> P <sub>m,1</sub> P <sub>m,n-1</sub> P <sub>m,n</sub>                                                                                                                     | 00 00 00 00 00 00                |



## **Output Data Timing**

The data output of the MT9V034 is synchronized with the PIXCLK output. When LINE\_VALID (LV) is HIGH, one 10-bit pixel datum is output every PIXCLK period.

Figure 7: Timing Example of Pixel Data



The PIXCLK is a nominally inverted version of the master clock (SYSCLK). This allows PIXCLK to be used as a clock to latch the data. However, when column bin 2 is enabled, the PIXCLK is HIGH for one complete master clock master period and then LOW for one complete master clock period; when column bin 4 is enabled, the PIXCLK is HIGH for two complete master clock periods and then LOW for two complete master clock periods. It is continuously enabled, even during the blanking period. Setting R0x72 bit[4] = 1 causes the MT9V034 to invert the polarity of the PIXCLK.

The parameters P1, A, Q, and P2 in Figure 8 are defined in Table 4.

Figure 8: Row Timing and FRAME\_VALID/LINE\_VALID Signals



Table 4: Frame Time

| Parameter | Name                 | Equation                                       | Default Timing at 26.66 MHz                   |
|-----------|----------------------|------------------------------------------------|-----------------------------------------------|
| А         | Active data time     | Context A: R0x04<br>Context B: R0xCC           | 752 pixel clocks<br>= 752 master<br>= 28.20μs |
| P1        | Frame start blanking | Context A: R0x05 - 23<br>Context B: R0xCD - 23 | 71 pixel clocks<br>= 71 master<br>= 2.66µs    |
| P2        | Frame end blanking   | 23 (fixed)                                     | 23 pixel clocks<br>= 23 master<br>= 0.86µs    |
| Q         | Horizontal blanking  | Context A: R0x05<br>Context B: R0xCD           | 94 pixel clocks<br>= 94 master<br>= 3.52µs    |

MT9V034\_DS Rev.G Pub. 4/15 EN 

©Semiconductor Components Industries, LLC, 2015.

Table 4: Frame Time (continued)

| Parameter       | Name              | Equation                                                             | Default Timing at 26.66 MHz                           |
|-----------------|-------------------|----------------------------------------------------------------------|-------------------------------------------------------|
| A+Q             | Row time          | Context A: R0x04 + R0x05<br>Context B: R0xCC + R0xCD                 | 846 pixel clocks<br>= 846 master<br>= 31.72μs         |
| V               | Vertical blanking | Context A: (R0x06) x (A + Q) + 4<br>Context B: (R0xCE) x (A + Q) + 4 | 38,074 pixel clocks<br>= 38,074 master<br>= 1.43ms    |
| Nrows x (A + Q) | Frame valid time  | Context A: (R0x03) × (A + Q)<br>Context B: (R0xCB) x (A + Q)         | 406,080 pixel clocks<br>= 406,080 master<br>= 15.23ms |
| F               | Total frame time  | V + (Nrows x (A + Q))                                                | 444,154 pixel clocks<br>= 444,154 master<br>= 16.66ms |

Sensor timing is shown above in terms of pixel clock and master clock cycles (refer to Figure 7 on page 14). The recommended master clock frequency is 26.66 MHz. The vertical blanking and the total frame time equations assume that the integration time (coarse shutter width plus fine shutter width) is less than the number of active rows plus the blanking rows minus the overhead rows:

If this is not the case, the number of integration rows must be used instead to determine the frame time, as shown in Table 5. In this example, it is assumed that the coarse shutter width control is programmed with 523 rows and the fine shutter width total is zero.

For Simultaneous mode, if the exposure time registers (coarse shutter width total plus Fine Shutter Width Total) exceed the total readout time, then the vertical blanking time is internally extended automatically to adjust for the additional integration time required. This extended value is **not** written back to the vertical blanking registers. The vertical blank register can be used to adjust frame-to-frame readout time. This register does not affect the exposure time but it may extend the readout time.

Table 5: Frame Time—Long Integration Time

| Parameter | Name                                      | Equation<br>(Number of Master Clock Cycles)                                                                  | Default Timing<br>at 26.66 MHz                        |
|-----------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|
| V'        | Vertical blanking (long integration time) | Context A: (R0x0B + 2 - R0x03) × (A + Q) + R0xD5 + 4<br>Context B: (R0xD2 + 2 - R0xCB) x (A + Q) + R0xD8 + 4 | 38,074 pixel clocks<br>= 38,074 master<br>= 1.43ms    |
| F'        | Total frame time (long integration time)  | Context A: (R0x0B + 2) × (A + Q) + R0xD5 + 4<br>Context B: (R0xD2 + 2) x (A + Q) + R0xD8 + 4                 | 444,154 pixel clocks<br>= 444,154 master<br>= 16.66ms |

Note:

The MT9V034 uses column parallel analog-digital converters; thus short row timing is not possible. The minimum total row time is 704 columns (horizontal width + horizontal blanking). The minimum horizontal blanking is 61 for normal mode, 71 for column bin 2 mode, and 91 for column bin 4 mode. When the window width is set below 643, horizontal blanking must be increased. In binning mode, the minimum row time is R0x04+R0x05 = 704.

## **Serial Bus Description**

Registers are written to and read from the MT9V034 through the two-wire serial interface bus. The MT9V034 is a serial interface slave with four possible IDs (0x90, 0x98, 0xB0 and 0xB8) determined by the S\_CTRL\_ADR0 and S\_CTRL\_ADR1 input pins. Data is transferred into the MT9V034 and out through the serial data (SDATA) line. The SDATA line is pulled up to VDD off-chip by a 1.5K $\Omega$  resistor. Either the slave or master device can pull the SDATA line down—the serial interface protocol determines which device is allowed to pull the SDATA line down at any given time. The registers are 16-bit wide, and can be accessed through 16- or 8-bit two-wire serial interface sequences.

#### **Protocol**

The two-wire serial interface defines several different transmission codes, as shown in the following sequence:

- 1. a start bit
- 2. the slave device 8-bit address
- 3. a(n) (no) acknowledge bit
- 4. an 8-bit message
- 5. a stop bit

#### **Start Bit**

The start bit is defined as a HIGH-to-LOW transition of the data line while the clock line is HIGH.

#### **Slave Address**

The 8-bit address of a two-wire serial interface device consists of 7 bits of address and 1 bit of direction. A "0" in the LSB of the address indicates write mode, and a "1" indicates read mode. As indicated above, the MT9V034 allows four possible slave addresses determined by the two input pins, S\_CTRL\_ADR0 and S\_CTRL\_ADR1.

### Acknowledge Bit

The master generates the acknowledge clock pulse. The transmitter (which is the master when writing, or the slave when reading) releases the data line, and the receiver indicates an acknowledge bit by pulling the data line LOW during the acknowledge clock pulse.

#### No-Acknowledge Bit

The no-acknowledge bit is generated when the data line is not pulled down by the receiver during the acknowledge clock pulse. A no-acknowledge bit is used to terminate a read sequence.

### **Stop Bit**

The stop bit is defined as a LOW-to-HIGH transition of the data line while the clock line is HIGH.



### Sequence

A typical READ or WRITE sequence begins by the master sending a start bit. After the start bit, the master sends the slave device's 8-bit address. The last bit of the address determines if the request is a read or a write, where a "0" indicates a WRITE and a "1" indicates a READ. The slave device acknowledges its address by sending an acknowledge bit back to the master.

If the request was a WRITE, the master then transfers the 8-bit register address to which a WRITE should take place. The slave sends an acknowledge bit to indicate that the register address has been received. The master then transfers the data 8 bits at a time, with the slave sending an acknowledge bit after each 8 bits. The MT9V034 uses 16-bit data for its internal registers, thus requiring two 8-bit transfers to write to one register. After 16 bits are transferred, the register address is automatically incremented, so that the next 16 bits are written to the next register address. The master stops writing by sending a start or stop bit.

A typical READ sequence is executed as follows. First the master sends the write mode slave address and 8-bit register address, just as in the write request. The master then sends a start bit and the read mode slave address. The master then clocks out the register data 8 bits at a time. The master sends an acknowledge bit after each 8-bit transfer. The register address is automatically incremented after every 16 bits is transferred. The data transfer is stopped when the master sends a no-acknowledge bit. The MT9V034 allows for 8-bit data transfers through the two-wire serial interface by writing (or reading) the most significant 8 bits to the register and then writing (or reading) the least significant 8 bits to byte-wise address register (0x0F0).

### **Bus Idle State**

The bus is idle when both the data and clock lines are HIGH. Control of the bus is initiated with a start bit, and the bus is released with a stop bit. Only the master can generate the start and stop bits.

Table 6: Slave Address Modes

| {S_CTRL_ADR1, S_CTRL_ADR0} | Slave Address | Write/Read Mode |
|----------------------------|---------------|-----------------|
| 00                         | 0x90          | Write           |
| 00                         | 0x91          | Read            |
| 01                         | 0x98          | Write           |
|                            | 0x99          | Read            |
| 10                         | 0xB0          | Write           |
|                            | 0xB1          | Read            |
| 11                         | 0xB8          | Write           |
| 11                         | 0xB9          | Read            |

#### **Data Bit Transfer**

One data bit is transferred during each clock pulse. The two-wire serial interface clock pulse is provided by the master. The data must be stable during the HIGH period of the serial clock—it can only change when the two-wire serial interface clock is LOW. Data is transferred 8 bits at a time, followed by an acknowledge bit.



## **Two-Wire Serial Interface Sample Read and Write Sequences**

## 16-Bit Write Sequence

A typical write sequence for writing 16 bits to a register is shown in Figure 9. A start bit given by the master, followed by the write address, starts the sequence. The image sensor then gives an acknowledge bit and expects the register address to come first, followed by the 16-bit data. After each 8-bit the image sensor gives an acknowledge bit. All 16 bits must be written before the register is updated. After 16 bits are transferred, the register address is automatically incremented, so that the next 16 bits are written to the next register. The master stops writing by sending a start or stop bit.

Figure 9: Timing Diagram Showing a Write to R0x09 with the Value 0x0284



### 16-Bit Read Sequence

A typical read sequence is shown in Figure 10. First the master has to write the register address, as in a write sequence. Then a start bit and the read address specifies that a read is about to happen from the register. The master then clocks out the register data 8 bits at a time. The master sends an acknowledge bit after each 8-bit transfer. The register address is auto-incremented after every 16 bits is transferred. The data transfer is stopped when the master sends a no-acknowledge bit.

Figure 10: Timing Diagram Showing a Read from R0x09; Returned Value 0x0284



### 8-Bit Write Sequence

To be able to write 1 byte at a time to the register a special register address is added. The 8-bit write is done by first writing the upper 8 bits to the desired register and then writing the lower 8 bits to the Bytewise Address register (R0xF0). The register is not updated until all 16 bits have been written. It is not possible to just update half of a register. In Figure 11, a typical sequence for 8-bit writing is shown. The second byte is written to the Bytewise register (R0xF0).

Figure 11: Timing Diagram Showing a Bytewise Write to R0x09 with the Value 0x0284



## 8-Bit Read Sequence

To read one byte at a time the same special register address is used for the lower byte. The upper 8 bits are read from the desired register. By following this with a read from the byte-wise address register (R0xF0) the lower 8 bits are accessed (Figure 12). The master sets the no-acknowledge bits shown.

Figure 12: Timing Diagram Showing a Bytewise Read from R0x09; Returned Value 0x0284





## **Register Lock**

Included in the MT9V034 is a register lock (R0xFE) feature that can be used as a solution to reduce the probability of an inadvertent noise-triggered two-wire serial interface write to the sensor. All registers, or only the read mode registers–R0x0D and R0x0E, can be locked. It is important to prevent an inadvertent two-wire serial interface write to the read mode registers in automotive applications since this register controls the image orientation and any unintended flip to an image can cause serious results.

At power-up, the register lock defaults to a value of 0xBEEF, which implies that all registers are unlocked and any two-wire serial interface writes to the register gets committed.

#### **Lock All Registers**

If a unique pattern (0xDEAD) to R0xFE is programmed, any subsequent two-wire serial interface writes to registers (except R0xFE) are NOT committed. Alternatively, if the user writes a 0xBEEF to the register lock register, all registers are unlocked and any subsequent two-wire serial interface writes to the register are committed.

### Lock Only Read Mode Registers (R0x0D and R0x0E)

If a unique pattern (0xDEAF) to R0xFE is programmed, any subsequent two-wire serial interface writes to R0x0D or R0x0E are NOT committed. Alternatively, if the user writes a 0xBEEF to register lock register, registers R0x0D and R0x0E are unlocked and any subsequent two-wire serial interface writes to these registers are committed.



## **Real-Time Context Switching**

In the MT9V034, the user may switch between two full register sets (listed in Table 7) by writing to a context switch change bit in register 0x07. This context switch will change all registers (no shadowing) at the frame start time and have the new values apply to the immediate next exposure and readout time (frame n+1), except for shutter width and V1-V4 control, which will take effect for next exposure but will show up in the n+2 image.

Table 7: Real-Time Context-Switchable Registers

| Register Name                  | Register Number (Hex) For Context A | Register Number (Hex) for Context B |
|--------------------------------|-------------------------------------|-------------------------------------|
| Column Start                   | 0x01                                | 0xC9                                |
| Row Start                      | 0x02                                | 0xCA                                |
| Window Height                  | 0x03                                | 0xCB                                |
| Window Width                   | 0x04                                | 0xCC                                |
| Horizontal Blanking            | 0x05                                | 0xCD                                |
| Vertical Blanking              | 0x06                                | 0xCE                                |
| Coarse Shutter Width 1         | 0x08                                | 0xCF                                |
| Coarse Shutter Width 2         | 0x09                                | 0xD0                                |
| Coarse Shutter Width Control   | 0x0A                                | 0xD1                                |
| Coarse Shutter Width Total     | 0x0B                                | 0xD2                                |
| Fine Shutter Width 1           | 0xD3                                | 0xD6                                |
| Fine Shutter Width 2           | 0xD4                                | 0xD7                                |
| Fine Shutter Width Total       | 0xD5                                | 0xD8                                |
| Read Mode                      | 0x0D [5:0]                          | 0x0E [5:0]                          |
| High Dynamic Range enable      | 0x0F[0]                             | 0x0F [8]                            |
| ADC Resolution Control         | 0x1C [1:0]                          | 0x1C [9:8]                          |
| V1 Control – V4 Control        | 0x31 - 0x34                         | 0x39 – 0x3C                         |
| Analog Gain Control            | 0x35                                | 0x36                                |
| Row Noise Correction Control 1 | 0x70 [1:0]                          | 0x70 [9:8]                          |
| Tiled Digital Gain             | 0x80 [3:0] - 0x98 [3:0]             | 0x80 [11:8] - 0x98 [11:8]           |
| AEC/AGC Enable                 | 0xAF [1:0]                          | 0xAF [9:8]                          |

## **Recommended Register Settings**

Table 8 describes new suggested register settings, and descriptions of performance improvements and conditions:

Table 8: Recommended Register Settings and Performance Impact (Reserved Registers)

| Register | Current Default | New Setting | Performance Impact                                                                                                                                                                                                                                                                                  |
|----------|-----------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R0x20    | 0x01C1          | 0x03C7      | Recommended by design to improve performance in HDR mode<br>and when frame rate is low. We also recommended using<br>R0x13=0x2D2E with this setting for better column FPN.<br>NOTE: When coarse integration time set to 0 and fine integration<br>time less than 456, R0x20 should be set to 0x01C7 |
| R0x24    | 0x0010          | 0x001B      | Corrects pixel negative dark offset when global reset in R0x20[9] is enabled.                                                                                                                                                                                                                       |
| R0x2B    | 0x0004          | 0x0003      | Improves column FPN.                                                                                                                                                                                                                                                                                |
| R0x2F    | 0x0004          | 0x0003      | Improves FPN at near-saturation.                                                                                                                                                                                                                                                                    |

## **Feature Description**

## **Operational Modes**

The MT9V034 works in master, snapshot, or slave mode. In master mode the sensor generates the readout timing. In snapshot mode it accepts an external trigger to start integration, then generates the readout timing. In slave mode the sensor accepts both external integration and readout controls. The integration time is programmed through the two-wire serial interface during master or snapshot modes, or controlled through an externally generated control signal during slave mode.

#### **Master Mode**

There are two possible operation methods for master mode: simultaneous and sequential. One of these operation modes must be selected through the two-wire serial interface. Additional details on this mode can be found in TN-09-224 Master Exposure Mode Operation.

#### **Simultaneous Master Mode**

In simultaneous master mode, the exposure period occurs during readout. The frame synchronization waveforms are shown in Figure 13 and Figure 14. The exposure and readout happen in parallel rather than sequential, making this the fastest mode of operation.

Figure 13: Simultaneous Master Mode Synchronization Waveforms #1



MT9V034\_DS Rev.G Pub. 4/15 EN 23 ©Semiconductor Components Industries, LLC, 2015.

Figure 14: Simultaneous Master Mode Synchronization Waveforms #2



When exposure time is greater than the sum of vertical blank and window height, the number of vertical blank rows is increased automatically to accommodate the exposure time.

#### **Sequential Master Mode**

In sequential master mode the exposure period is followed by readout. The frame synchronization waveforms for sequential master mode are shown in Figure 15. The frame rate changes as the integration time changes.

Figure 15: Sequential Master Mode Synchronization Waveforms



#### **Snapshot Mode**

In snapshot mode the sensor accepts an input trigger signal which initiates exposure, and is immediately followed by readout. Figure 16 shows the interface signals used in snapshot mode. In snapshot mode, the start of the integration period is determined by the externally applied EXPOSURE pulse that is input to the MT9V034. The integration time is preprogrammed at R0x0B or R0xD2 through the two-wire serial interface. After the frame's integration period is complete the readout process commences and the syncs and data are output. Sensor in snapshot mode can capture a single image or a sequence of images. The frame rate may only be controlled by changing the period of

MT9V034\_DS Rev.G Pub. 4/15 EN 24 ©Semiconductor Components Industries, LLC, 2015.

the user supplied EXPOSURE pulse train. The frame synchronization waveforms for snapshot mode are shown in Figure 17 on page 25. Additional details on this mode can be found in TN-09-225 Snapshot Exposure Mode Operation.

Figure 16: Snapshot Mode Interface Signals



Figure 17: Snapshot Mode Frame Synchronization Waveforms



#### Slave Mode

In slave mode, the exposure and readout are controlled using the EXPOSURE, STFRM\_OUT, and STLN\_OUT pins. When the slave mode is enabled, STFRM\_OUT and STLN\_OUT become input pins.

The start and end of integration are controlled by EXPOSURE and STFRM\_OUT pulses, respectively. While a STFRM\_OUT pulse is used to stop integration, it is also used to enable the readout process.

After integration is stopped, the user provides STLN\_OUT pulses to trigger row readout. A full row of data is read out with each STLN\_OUT pulse. The user must provide enough time between successive STLN\_OUT pulses to allow the complete readout of one row.

It is also important to provide additional STLN\_OUT pulses to allow the sensors to read the vertical blanking rows. It is recommended that the user program the vertical blank register (R0x06) with a value of 4, and achieve additional vertical blanking between frames by delaying the application of the STFRM\_OUT pulse.

MT9V034\_DS Rev.G Pub. 4/15 EN 25 ©Semiconductor Components Industries, LLC, 2015.



The elapsed time between the rising edge of STLN\_OUT and the first valid pixel data is calculated for context A by [horizontal blanking register (R0x05) + 4] clock cycles. For context B, the time is (R0xCD + 4) clock cycles.

Additional details on this mode can be found in TN-09-283 Slave Exposure Mode Operation.

Figure 18: Exposure and Readout Timing (Simultaneous Mode)



Notes: 1. Not drawn to scale.

2. Frame readout shortened for clarity.

3. Simultaneous progressive scan readout mode shown.

Figure 19: Exposure and Readout Timing (Sequential Mode)



Notes:

- 1. Not drawn to scale.
- 2. Frame readout shortened for clarity.
- 3. STLN OUT pulses are optional during exposure time.
- 4. Sequential progressive scan readout mode shown.

## **Signal Path**

The MT9V034 signal path consists of a programmable gain, a programmable analog offset, and a 10-bit ADC. See "Black Level Calibration" on page 37 for the programmable offset operation description.

Figure 20: Signal Path





### **On-Chip Biases**

### **ADC Voltage Reference**

The ADC voltage reference is programmed through R0x2C, bits 2:0. The ADC reference ranges from 1.0V to 2.1V. The default value is 1.4V. The increment size of the voltage reference is 0.1V from 1.0V to 1.6V (R0x2C[2:0] values 0 to 6). At R0x2C[2:0] = 7, the reference voltage jumps to 2.1V.

It is very important to preserve the correct values of the other bits in R0x2C. The default register setting is 0x0004. This corresponds to 1.4V—at this setting 1mV input to the ADC equals approximately 1 LSB.

#### V Step Voltage Reference

This voltage is used for pixel high dynamic range operations, programmable from R0x31 through R0x34 for context A, or R0x39 through R0x3B for context B.

#### **Chip Version**

Chip version register R0x00 is read-only.

#### **Window Control**

Registers column start A/B, row start A/B, window height A/B (row size), and window width (column size) A/B control the size and starting coordinates of the window.

The values programmed in the window height and width registers are the exact window height and width out of the sensor. The window start value should never be set below four.

To read out the dark rows set bit 6 of R0x0D. In addition, bit 7 of R0x0D can be used to display the dark columns in the image. Note that there are Show Dark settings only for context A.

## **Blanking Control**

Horizontal blank and vertical blank registers R0x05 and R0x06 (B: 0xCD and R0xCE), respectively, control the blanking time in a row (horizontal blanking) and between frames (vertical blanking).

- Horizontal blanking is specified in terms of pixel clocks.
- Vertical blanking is specified in terms of numbers of rows.

The actual imager timing can be calculated using Table 4 on page 14 and Table 5 on page 15, which describe "Row Timing and FV/LV signals." The minimum number of vertical blank rows is 4.

### **Pixel Integration Control**

#### **Total Integration**

Total integration time is the result of coarse shutter width and fine shutter width registers, and depends also on whether manual or automatic exposure is selected.

The actual total integration time,  $t_{INT}$  is defined as:

$$t_{INT} = t_{INTCoarse} + t_{INTFint}$$
 (EQ 2)

= (number of rows of integration x row time) + (number of pixels of integration x pixel time)

#### where:

 Number of Rows of Integration (Auto Exposure Control: Enabled)

When automatic exposure control (AEC) is enabled, the number of rows of integration may vary from frame to frame, with the limits controlled by R0xAC (minimum coarse shutter width) and R0xAD (maximum coarse shutter width).

 Number of Rows of Integration (Auto Exposure Control: Disabled)

If AEC is disabled, the number of rows of integration equals the value in R0x0B. or

If context B is enabled, the number of rows of integration equals the value in R0xD2.

- Number of Pixels of Integration
   The number of fine shutter width pixels is independent of AEC mode (enabled or disabled):
  - Context A: the number of pixels of integration equals the value in R0xD5.
  - Context B: the number of pixels of integration equals the value in R0xD8.

#### **Row Timing**

Context A: Row time = 
$$(R0x04 + R0x05)$$
 master clock periods (EQ 3)

Context B: Row time = 
$$(R0xCC + R0xCD)$$
 master clock periods (EQ 4)

Typically, the value of the Coarse Shutter Width Total registers is limited to the number of rows per frame (which includes vertical blanking rows), such that the frame rate is not affected by the integration time. If the Coarse Shutter Width Total is increased beyond the total number of rows per frame, the user must add additional blanking rows using the Vertical Blanking registers as needed. See descriptions of the Vertical Blanking registers, R0x06 and R0xCE in Table 1 and Table 2 of the MT9V034 register reference.

A second constraint is that  ${}^t$ INT must be adjusted to avoid banding in the image from light flicker. Under 60Hz flicker, this means the frame time must be a multiple of 1/120 of a second. Under 50Hz flicker, the frame time must be a multiple of 1/100 of a second.

MT9V034: 1/3-Inch Wide-VGA Digital Image Sensor Feature Description

#### **Changes to Integration Time**

With automatic exposure control disabled (R0xAF[0] for context A, or R0xAF[8] for context B) and if the total integration time (R0x0B or R0xD2) is changed through the two-wire serial interface while FV is asserted for frame n, the first frame output using the new integration time is frame (n + 2). Similarly, when automatic exposure control is enabled, any change to the integration time for frame n first appears in frame (n+2) output. Additional details on this latency can be found in TN-09-226 Latency of Exposure or Gain Switch.

The sequence is as follows:

- 1. During frame *n*, the new integration time is held in the R0x0B or R0D2 live register.
- 2. Prior to the start of frame (n + 1) readout, the new integration time is transferred to the exposure control module. Integration for each row of frame (n + 1) has been completed using the old integration time. The earliest time that a row can start integrating using the new integration time is immediately after that row has been read for frame (n + 1). The actual time that rows start integrating using the new integration time is dependent on the new value of the integration time.
- 3. When frame (n + 2) is read out, it is integrated using the new integration time. If the integration time is changed (R0x0B or R0xD2 written) on successive frames, each value written is applied to a single frame; the latency between writing a value and it affecting the frame readout remains at two frames.

Latency of Exposure Register in Master Mode Figure 21:





# Exposure Indicator

The exposure indicator is controlled by:

• R0x1B LED\_OUT Control

The MT9V034 provides an output pin, LED\_OUT, to indicate when the exposure takes place. When R0x1B bit 0 is clear, LED\_OUT is HIGH during exposure. By using R0x1B, bit 1, the polarity of the LED\_OUT pin can be inverted.

#### **High Dynamic Range**

High dynamic range is controlled by:

|                       | Context A   | Context B   |
|-----------------------|-------------|-------------|
| High Dynamic Enable   | R0x0F[0]    | R0x0F[8]    |
| Shutter Width 1       | R0x08       | R0xCF       |
| Shutter Width 2       | R0x09       | R0xD0       |
| Shutter Width Control | R0x0A       | R0xD1       |
| V_Step Voltages       | R0x31-R0x34 | R0x39-R0x3C |

In the MT9V034, high dynamic range (by setting R0x0F, bit 0 or 8 to 1) is achieved by controlling the saturation level of the pixel (HDR or high dynamic range gate) during the exposure period. The sequence of the control voltages at the HDR gate is shown in Figure 22. After the pixels are reset, the step voltage, V\_Step, which is applied to HDR gate, is set up at V1 for integration time  $t_1$ , then to V2 for time  $t_2$ , then V3 for time  $t_3$ , and finally it is parked at V4, which also serves as an antiblooming voltage for the photodetector. This sequence of voltages leads to a piecewise linear pixel response, illustrated (approximately) in Figure 22 and in Figure 23 on page 32.

Figure 22: Sequence of Control Voltages at the HDR Gate



Figure 23: Sequence of Voltages in a Piecewise Linear Pixel Response



The parameters of the step voltage V\_Step, which take values V1, V2, and V3, directly affect the position of the knee points in Figure 23.

Light intensities work approximately as a reciprocal of the partial exposure time. Typically, <sup>t</sup>1 is the longest exposure, <sup>t</sup>2 shorter, and so on. Thus the range of light intensities is shortest for the first slope, providing the highest sensitivity.

The register settings for V\_Step and partial exposures are:

V1 = R0x31, bits 5:0 (Context B: R0x39, bits 5:0)

V2 = R0x32, bits 5:0 (Context B: R0x3A, bits 5:0)

V3 = R0x33, bits 5:0 (Context B: R0x3B, bits 5:0)

V4 = R0x34, bits 5:0 (Context B: R0x3C, bits 5:0)

$$t_{INT} = t_1 + t_2 + t_3$$

There are two ways to specify the knee points timing, the first by manual setting and the second by automatic knee point adjustment. Knee point auto adjust is controlled for context A by R0x0A[8] (where default is ON), and for context B by R0xD1[8] (where default is OFF).

When the knee point auto adjust enabler is enabled (set HIGH), the MT9V034 calculates the knee points automatically using the following equations:

$$t_1 = t_{INT} - t_2 - t_3$$
 (EQ 5)

$$t_2 = t_{INT} x (1/2)^{R0x0A[3:0]} \text{ or } R0xD1[3:0]$$
 (EQ 6)

$$t_3 = t_{INT} x (1/2)^{R0x0A[7:4]} \text{ or } R0xD1[7:4]$$
 (EQ 7)

As a default for auto exposure,  $t_2$  is 1/16 of  $t_{INT}$ ,  $t_3$  is 1/64 of  $t_{INT}$ .

When the auto adjust enabler is disabled (set LOW),  $t_1$ ,  $t_2$ , and  $t_3$  may be programmed through the two-wire serial interface:

$$t_1 = Coarse SW1 (row-times) + Fine SW1 (pixel-times)$$
 (EQ 8)

$$t_2 = Coarse SW2 - Coarse SW1 + Fine SW2 - Fine SW1$$
 (EQ 9)

$$t_3 = Total\ Integration - t_1 - t_2$$
 (EQ 10)

= Coarse Total Shutter Width + Fine Shutter Width Total –  $t_1$  –  $t_2$ 

MT9V034\_DS Rev.G Pub. 4/15 EN Semiconductor Components Industries, LLC, 2015.

For context A these become:

$$t_1 = R0x08 + R0xD3 \tag{EQ 11}$$

$$t_2 = R0x09 - R0x08 + R0xD4 - R0xD3$$
 (EQ 12)

$$t_3 = R0x0B + R0xD4 - t_1 - t_2$$
 (EQ 13)

For context B these are:

$$t_1 = R0xCF + R0xD6 (EQ 14)$$

$$t_2 = R0xD0 - R0xCF + R0xD7 - R0xD6$$
 (EQ 15)

$$t_3 = R0xD2 + R0xD8 - t_1 - t_2$$
 (EQ 16)

In all cases above, the coarse component of total integration time may be based on the result of AEC or values in R0x0B and R0xD2, depending on the settings.

Similar to Fine Shutter Width Total registers, the user must not set the Fine Shutter Width 1 or Fine Shutter Width 2 register to exceed the row time (Horizontal Blanking + Window Width). The absolute maximum value for the Fine Shutter Width registers is 1774 master clocks.

## **ADC Companding Mode**

By default, ADC resolution of the sensor is 10-bit. Additionally, a companding scheme of 12-bit into 10-bit is enabled by the ADC Companding Mode register. This mode allows higher ADC resolution, which means less quantization noise at low light, and lower resolution at high light, where good ADC quantization is not so critical because of the high level of the photon's shot noise.

Figure 24: 12- to 10-Bit Companding Chart



MT9V034\_DS Rev.G Pub. 4/15 EN Semiconductor Components Industries, LLC, 2015.

## **Gain Settings**

## **Changes to Gain Settings**

When the analog gain (R0x35 for context A or R0x36 for context B) or the digital gain settings (R0x80–R0x98) are changed, the gain is updated on the next frame start. The gain setting must be written before the frame boundary to take effect the next frame. The frame boundary is slightly after the falling edge of Frame\_Valid. In Figure 25 this is shown by the dashed vertical line labeled Frame Start.

Both analog and digital gain change regardless of whether the integration time is also changed simultaneously. Digital gain will change as soon as the register is written. Additional details on this latency can be found in TN-09-226 Latency of Exposure or Gain Switch.

Figure 25: Latency of Gain Register(s) in Master Mode





MT9V034: 1/3-Inch Wide-VGA Digital Image Sensor Feature Description

ON Semiconductor®



#### **Analog Gain**

Analog gain is controlled by:

- R0x35 Global Gain context A
- R0x36 Global Gain context B

The formula for gain setting is:

$$Gain = Bits[6:0] \times 0.0625$$

(EQ 17)

The analog gain range supported in the MT9V034 is 1X–4X with a step size of 6.25 percent. To control gain manually with this register, the sensor must NOT be in AGC mode. When adjusting the luminosity of an image, it is recommended to alter exposure first and yield to gain increases only when the exposure value has reached a maximum limit.

Analog gain = bits (6:0) x 0.0625 for values 16-31

Analog gain = bits  $(6:0)/2 \times 0.125$  for values 32–64

For values 16–31: each LSB increases analog gain 0.0625v/v. A value of 16 = 1X gain. Range: 1X to 1.9375X.

For values 32–64: each 2 LSB increases analog gain 0.125v/v (that is, double the gain increase for 2 LSB). Range: 2X to 4X. Odd values do not result in gain increases; the gain increases by 0.125 for values 32, 34, 36, and so on.

## **Digital Gain**

Digital gain is controlled by:

- R0x99-R0xA4 Tile Coordinates
- R0x80-R0x98 Tiled Digital Gain and Weight

In the MT9V034, the gain logic divides the image into 25 tiles, as shown in Figure 26 on page 36. The size and gain of each tile can be adjusted using the above digital gain control registers. Separate tile gains can be assigned for context A and context B.

Registers 0x99-0x9E and 0x9F-0xA4 represent the coordinates X0/5-X5/5 and Y0/5-Y5/5 in Figure 26 on page 36, respectively.

Digital gains of registers 0x80-0x98 apply to their corresponding tiles. The MT9V034 supports a digital gain of 0.25-3.75X.

When binning is enabled, the tile offsets maintain their absolute values; that is, tile coordinates do not scale with row or column bin setting. Digital gain is applied as soon as register is written.

Note:

There is one exception, for the condition when Column Bin 4 is enabled (R0x0D[3:2] or R0x0E[3:2] = 2). For this case, the value for Digital Tile Coordinate X–direction must be doubled.

The formula for digital gain setting is:

$$Digital \ Gain = Bits[3:0] \ x \ 0.25 \tag{EQ 18}$$

Figure 26: Tiled Sample



#### **Black Level Calibration**

Black level calibration is controlled by:

- Frame Dark Average: R0x42
- Dark Average Thresholds: R0x46
- Black Level Calibration Control: R0x47
- Black Level Calibration Value: R0x48
- Black Level Calibration Value Step Size: R0x4C

The MT9V034 has automatic black level calibration on-chip, and if enabled, its result may be used in the offset correction shown in Figure 27.

Figure 27: Black Level Calibration Flow Chart



The automatic black level calibration measures the average value of pixels from 2 dark rows (1 dark row if row bin 4 is enabled) of the chip. (The pixels are averaged as if they were light-sensitive and passed through the appropriate gain.)

This row average is then digitally low-pass filtered over many frames (R0x47, bits 7:5) to remove temporal noise and random instabilities associated with this measurement.

Then, the new filtered average is compared to a minimum acceptable level, low threshold, and a maximum acceptable level, high threshold.

If the average is lower than the minimum acceptable level, the offset correction voltage is increased by a programmable offset LSB in R0x4C. (Default step size is 2 LSB Offset = 1 ADC LSB at analog gain = 1X.)

If it is above the maximum level, the offset correction voltage is decreased by 2 LSB (default).

To avoid oscillation of the black level from below to above, the region the thresholds should be programmed so the difference is at least two times the offset DAC step size.

In normal operation, the black level calibration value/offset correction value is calculated at the beginning of each frame and can be read through the two-wire serial interface from R0x48. This register is an 8-bit signed two's complement value.

However, if R0x47, bit 0 is set to "1," the calibration value in R0x48 is used rather than the automatic black level calculation result. This feature can be used in conjunction with the "show dark rows" feature (R0x0D[6]) if using an external black level calibration circuit.



The offset correction voltage is generated according to the following formulas:

Offset Correction Voltage = (8-bit signed two's complement calibration value, -127 to 127) × 0.25mV (EQ 19) ADC input voltage = (Pixel Output Voltage) \* Analog Gain + Offset Correction Voltage × <math>(Analog Gain + 1) (EQ 20)

#### **Defective Pixel Correction**

Defective pixel correction is intended to compensate for defective pixels by replacing their value with a value based on the surrounding pixels, making the defect less noticeable to the human eye. The locations of defective pixels are stored in a ROM on chip during the manufacturing process; the maximum number of defects stored is 32. There is no provision for later augmenting the table of programmed defects. In the defect correction block, bad pixels will be substituted by either the average of its neighboring pixels, or its nearest-neighbor pixel, depending on pixel location.

Defective Pixel Correction is enabled by R0x07[9]. By default, correction is enabled, and pixels mapped in internal ROM are replaced with corrected values. This might be unacceptable to some applications, in which case pixel correction should be disabled (R0x07[9] = 0).

For complete details on using Defective Pixel Correction, refer to TN-09-250, "Defective Pixel Correction - Description and Usage".

#### **Row-wise Noise Correction**

Row-wise noise correction is controlled by the following registers:

- R0x70 Row Noise Control
- R0x72 Row Noise Constant

Row-wise noise cancellation is performed by calculating a row average from a set of optically black pixels at the start of each row and then applying each average to all the active pixels of the row. Read Dark Columns register bit and Row Noise Correction Enable register bit must both be set to enable row-wise noise cancellation to be performed. The behavior when Read Dark Columns register bit = 0 and Row Noise Correction Enable register bit = 1 is undefined.

The algorithm works as follows:

Logical columns 755-790 in the pixel array provide 36 optically black pixel values. Of the 36 values, two smallest value and two largest values are discarded. The remaining 32 values are averaged by summing them and discarding the 5 LSB of the result. The 10-bit result is subtracted from each pixel value on the row in turn. In addition, a positive constant will be added (Reg0x71, bits 7:0). This constant should be set to the dark level targeted by the black level algorithm plus the noise expected on the measurements of the averaged values from dark columns; it is meant to prevent clipping from negative noise fluctuations.

 $Pixel\ value = ADC\ value - dark\ column\ average + R0x71[9:0]$ 

(EQ 21)

Note that this algorithm does not work in color sensor.

## **Automatic Gain Control and Automatic Exposure Control**

The integrated AEC/AGC unit is responsible for ensuring that optimal auto settings of exposure and (analog) gain are computed and updated every frame.

AEC and AGC can be individually enabled or disabled by R0xAF. When AEC is disabled (R0xAF[0] = 0), the sensor uses the manual exposure value in coarse and fine shutter width registers. When AGC is disabled (R0xAF[1] = 0), the sensor uses the manual gain value in R0x35 or R0x36. See "Pixel Integration Control" on page 29 for more information.

Figure 28: Controllable and Observable AEC/AGC Registers



The exposure is measured in row-time by reading R0xBB. The exposure range is 1 to 2047. The gain is measured in gain-units by reading R0xBA. The gain range is 16 to 63 (unity gain = 16 gain-units; multiply by 1/16 to get the true gain).

When AEC is enabled (R0xAF), the maximum auto exposure value is limited by R0xBD; minimum auto exposure is limited by AEC Minimum Exposure, R0xAC.

Note:

AEC does not support sub-row timing; calculated exposure values are rounded down to the nearest row-time. For smoother response, manual control is recommended for short exposure times.

When AGC is enabled (R0xAF), the maximum auto gain value is limited by R0xAB; minimum auto gain is fixed to 16 gain-units.

The exposure control measures current scene luminosity and desired output luminosity by accumulating a histogram of pixel values while reading out a frame. All pixels are used, whether in color or mono mode. The desired exposure and gain are then calculated from this for subsequent frame.

When binning is enabled, tuning of the AEC may be required. The histogram pixel count register, R0xB0, may be adjusted to reflect reduced pixel count. Desired bin register, R0xA5, may be adjusted as required.



## **Pixel Clock Speed**

The pixel clock speed is same as the master clock (SYSCLK) at 26.66 MHz by default. However, when column binning 2 or 4 (R0x0D or R0x0E, bit 2 or 3) is enabled, the pixel clock speed is reduced by half and one-fourth of the master clock speed respectively. See "Read Mode Options" on page 41 and "Column Binning" on page 42 for additional information.

## **Hard Reset of Logic**

The RC circuit for the MT9V034 uses a  $10k\Omega$  resistor and a  $0.1\mu F$  capacitor. The rise time for the RC circuit is  $1\mu s$  maximum.

## **Soft Reset of Logic**

Soft reset of logic is controlled by:

R0x0C Reset

Bit 0 is used to reset the digital logic of the sensor while preserving the existing two-wire serial interface configuration. Furthermore, by asserting the soft reset, the sensor aborts the current frame it is processing and starts a new frame. Bit 1 is a shadowed reset control register bit to explicitly reset the automatic gain and exposure control feature.

These two bits are self-resetting bits and also return to "0" during two-wire serial interface reads.

#### **STANDBY Control**

The sensor goes into standby mode by setting STANDBY to HIGH. Once the sensor detects that STANDBY is asserted, it completes the current frame before disabling the digital logic, internal clocks, and analog power enable signal. To release the sensor out from the standby mode, reset STANDBY back to LOW. The LVDS must be powered to ensure that the device is in standby mode. See "Appendix A: Power-On Reset and Standby Timing" on page 60 for more information on standby.

#### **Monitor Mode Control**

Monitor mode is controlled by:

- R0xD9 Monitor Mode Enable
- R0xC0 Monitor Mode Image Capture Control

The sensor goes into monitor mode when R0xD9[0] is set to HIGH. In this mode, the sensor first captures a programmable number of frames (R0xC0), then goes into a sleep period for five minutes. The cycle of sleeping for five minutes and waking up to capture a number of frames continues until R0xD9[0] is cleared to return to normal operation.

In some applications when monitor mode is enabled, the purpose of capturing frames is to calibrate the gain and exposure of the scene using automatic gain and exposure control feature. This feature typically takes less than 10 frames to settle. In case a larger number of frames is needed, the value of R0xC0 may be increased to capture more frames.

During the sleep period, none of the analog circuitry and a very small fraction of digital logic (including a five-minute timer) is powered. The master clock (SYSCLK) is therefore always required.

## **Read Mode Options**

(Also see "Output Data Format" on page 13 and "Output Data Timing" on page 14.)

#### **Column Flip**

By setting bit 5 of R0x0D or R0x0E the readout order of the columns is reversed, as shown in Figure 29 on page 41.

#### **Row Flip**

By setting bit 4 of R0x0D or R0x0E the readout order of the rows is reversed, as shown in Figure 30.

Figure 29: Readout of Six Pixels in Normal and Column Flip Output Mode



Figure 30: Readout of Six Rows in Normal and Row Flip Output Mode



#### **Pixel Binning**

In addition to windowing mode in which smaller resolutions (CIF, QCIF) are obtained by selecting a smaller window from the sensor array, the MT9V034 also provides the ability to down-sample the entire image captured by the pixel array using pixel binning.

There are two resolution options: binning 2 and binning 4, which reduce resolution by two or by four, respectively. Row and column binning are separately selected. Image mirroring options will work in conjunction with binning.

For column binning, either two or four columns are combined by averaging to create the resulting column. For row binning, the binning result value depends on the difference in pixel values: for pixel signal differences of less than 200 LSBs, the result is the average of the pixel values. For pixel differences of greater than 200 LSBs, the result is the value of the darker pixel value.

Binning operation increases SNR but decreases resolution. Enabling row bin2 and row bin4 improves frame rate by 2x and 4x respectively. Column binning does not increase the frame rate.

## **Row Binning**

By setting bit 0 or 1 of R0x0D or R0x0E, only half or one-fourth of the row set is read out, as shown in Figure 31. The number of rows read out is half or one-fourth of the value set in R0x03. The row binning result depends on the difference in pixel values: for pixel signal differences less than 200 LSBs, the result is the average of the pixel values.

For pixel differences of 200 LSBs or more, the result is the value of the darker pixel value.

### **Column Binning**

For column binning, either two or four columns are combined by averaging to create the result. In setting bit 2 or 3 of R0x0D or R0x0E, the pixel data rate is slowed down by a factor of either two or four, respectively. This is due to the overhead time in the digital pixel data processing chain. As a result, the pixel clock speed is also reduced accordingly.

Figure 31: Readout of Eight Pixels in Normal and Row Bin Output Mode



MT9V034\_DS Rev.G Pub. 4/15 EN 42 ©Semiconductor Components Industries, LLC, 2015.

Figure 32: Readout of 8 Pixels in Normal and Column Bin Output Mode



#### **Interlaced Readout**

The MT9V034 has two interlaced readout options. By setting R0x07[2:0] = 1, all the even-numbered rows are read out first, followed by a number of programmable field blanking rows (set by R0xBF[7:0]), then the odd-numbered rows, and finally the vertical blanking rows. By setting R0x07[2:0] = 2 only one field row is read out.

Consequently, the number of rows read out is half what is set in the window height register. The row start register determines which field gets read out; if the row start register is even, then the even field is read out; if row start address is odd, then the odd field is read out.

Figure 33: Spatial Illustration of Interlaced Image Readout



When interlaced mode is enabled, the total number of blanking rows are determined by both Field Blanking register (R0xBF) and Vertical Blanking register (R0x06 or R0xCE). The followings are their equations.

Field Blanking = 
$$R0xBF[7:0]$$
 (EQ 22)

 $Vertical\ Blanking = R0x06[8:0] - R0xBF[7:0] \ \ (context\ A)\ or\ R0xCE[8:0] - R0xBF[7:0] \ \ (context\ B)$  with  $(EQ\ 23)$ 

minimum vertical blanking requirement = 4 (absolute minimum to operate; see Vertical Blanking Registers description for VBlank minimums for valid image output) (EQ 24)

Similar to progressive scan, FV is logic LOW during the valid image row only. Binning should not be used in conjunction with interlaced mode.

MT9V034\_DS Rev.G Pub. 4/15 EN 44 ©Semiconductor Components Industries, LLC, 2015.



## LINE\_VALID

By setting bit 2 and 3 of R0x72, the LV signal can get three different output formats. The formats for reading out four rows and two vertical blanking rows are shown in Figure 34. In the last format, the LV signal is the XOR between the continuous LV signal and the FV signal.

Figure 34: Different LINE\_VALID Formats



## LVDS Serial (Stand-Alone/Stereo) Output

The LVDS interface allows for the streaming of sensor data serially to a standard off-the-shelf descrializer up to eight meters away from the sensor. The pixels (and controls) are packeted—12-bit packets for stand-alone mode and 18-bit packets for stereoscopy mode. All serial signaling (CLK and data) is LVDS. The LVDS serial output could either be data from a single sensor (stand-alone) or stream-merged data from two sensors (self and its stereoscopic slave pair). The appendices describe in detail the topologies for both stand-alone and stereoscopic modes.

There are two standard deserializers that can be used. One for a stand-alone sensor stream and the other from a stereoscopic stream. The deserializer attached to a stand-alone sensor is able to reproduce the standard parallel output (8-bit pixel data, LV, FV, and PIXCLK). The deserializer attached to a stereoscopic sensor is able to reproduce 8-bit pixel data from each sensor (with embedded LV and FV) and pixel-clk. An additional (simple) piece of logic is required to extract LV and FV from the 8-bit pixel data. Irrespective of the mode (stereoscopy/stand-alone), LV and FV are always embedded in the pixel data.

In stereoscopic mode, the two sensors run in lock-step, implying all state machines are in the same state at any given time. This is ensured by the sensor-pair getting their sysclks and sys-resets in the same instance. Configuration writes through the two-wire serial interface are done in such a way that both sensors can get their configuration updates at once. The inter-sensor serial link is designed in such a way that once the slave PLL locks and the data-dly, shft-clk-dly and stream-latency-sel are configured, the master sensor streams valid stereo content irrespective of any variation voltage and/or temperature as long as it is within specification. The configuration values of data-dly, shft-clk-dly and stream-latency-sel are either predetermined from the board-layout or can be empirically determined by reading back the stereo-error flag. This flag is asserted when the two sensor streams are not in sync when merged. The combo\_reg is used for out-of-sync diagnosis.

MT9V034: 1/3-Inch Wide-VGA Digital Image Sensor Feature Description

Figure 35: Serial Output Format for a 6x2 Frame



- es: 1. External pixel values of 0, 1, 2, 3, are reserved (they only convey control information). Any raw pixel of value 0, 1, 2 and 3 will be substituted with 4.
  - 2. The external pixel sequence 1023, 0, 1023 is a reserved sequence (conveys control information for legacy support of MT9V021 applications). Any raw pixel sequence of 1023, 0, 1023 will be substituted with an output serial stream of 1023, 4, 1023.

## **LVDS Output Format**

In stand-alone mode, the packet size is 12 bits (2 frame bits and 10 payload bits); 10-bit pixels or 8-bit pixels can be selected. In 8-bit pixel mode (R0xB6[0] = 0), the packet consists of a start bit, 8-bit pixel data (with sync codes), the line valid bit, the frame valid bit and the stop bit. For 10-bit pixel mode (R0xB6[0] = 1), the packet consists of a start bit, 10-bit pixel data, and the stop bit.

Table 9: LVDS Packet Format in Stand-Alone Mode (Stereoscopy Mode Bit De-Asserted)

| 12-Bit Packet | use_10-bit_pixels Bit De-<br>Asserted<br>(8-Bit Mode) | use_10-bit_pixels Bit Asserted<br>(10-Bit Mode) |
|---------------|-------------------------------------------------------|-------------------------------------------------|
| Bit[0]        | 1'b1 (Start bit)                                      | 1'b1 (Start bit)                                |
| Bit[1]        | PixelData[2]                                          | PixelData[0]                                    |
| Bit2]         | PixelData[3]                                          | PixelData[1]                                    |
| Bit[3]        | PixelData[4]                                          | PixelData[2]                                    |
| Bit4]         | PixelData[5]                                          | PixelData[3]                                    |
| Bit[5]        | PixelData[6]                                          | PixelData[4]                                    |
| Bit[6]        | PixelData[7]                                          | PixelData[5]                                    |
| Bit[7]        | PixelData[8]                                          | PixelData[6]                                    |
| Bit[8]        | PixelData[9]                                          | PixelData[7]                                    |
| Bit[9]        | Line_Valid                                            | PixelData[8]                                    |
| Bit[10]       | Frame_Valid                                           | PixelData[9]                                    |
| Bit[11]       | 1'b0 (Stop bit)                                       | 1'b0 (Stop bit)                                 |

In stereoscopic mode, the packet size is 18 bits (2 frame bits and 16 payload bits). The packet consists of a start bit, the master pixel byte (with sync codes), the slave byte (with sync codes), and the stop bit.)

Table 10: LVDS Packet Format in Stereoscopy Mode (Stereoscopy Mode Bit Asserted)

| 18-bit Packet | Function                 |  |  |
|---------------|--------------------------|--|--|
| Bit[0]        | 1'b1 (Start bit)         |  |  |
| Bit[1]        | MasterSensorPixelData[2] |  |  |
| Bit[2]        | MasterSensorPixelData[3] |  |  |
| Bit[3]        | MasterSensorPixelData[4] |  |  |
| Bit[4]        | MasterSensorPixelData[5] |  |  |
| Bit[5]        | MasterSensorPixelData[6] |  |  |
| Bit[6]        | MasterSensorPixelData[7] |  |  |
| Bit[7]        | MasterSensorPixelData[8] |  |  |
| Bit[8]        | MasterSensorPixelData[9] |  |  |
| Bit[9]        | SlaveSensorPixelData[2]  |  |  |
| Bit[10]       | SlaveSensorPixelData[3]  |  |  |
| Bit[11]       | SlaveSensorPixelData[4]  |  |  |
| Bit[12]       | SlaveSensorPixelData[5]  |  |  |
| Bit[13]       | SlaveSensorPixelData[6]  |  |  |
| Bit[14]       | SlaveSensorPixelData[7]  |  |  |
| Bit[15]       | SlaveSensorPixelData[8]  |  |  |
| Bit[16]       | SlaveSensorPixelData[9]  |  |  |
| Bit[17]       | 1'b0 (Stop bit)          |  |  |

Control signals LV and FV can be reconstructed from their respective preceding and succeeding flags that are always embedded within the pixel data in the form of reserved words.

Table 11: Reserved Words in the Pixel Data Stream

| Pixel Data Reserved Word | Flag                              |  |
|--------------------------|-----------------------------------|--|
| 0                        | Precedes frame valid assertion    |  |
| 1                        | Precedes line valid assertion     |  |
| 2                        | Succeeds line valid de-assertion  |  |
| 3                        | Succeeds frame valid de-assertion |  |

When LVDS mode is enabled along with column binning (bin 2 or bin 4, R0x0D[3:2]), the packet size remains the same but the serial pixel data stream repeats itself depending on whether 2X or 4X binning is set:

- For bin 2, LVDS outputs double the expected data (post-binning pixel 0,0 is output twice in sequence, followed by pixel 0,1 twice, . . .).
- For bin 4, LVDS outputs 4 times the expected data (pixel 0,0 is output 4 times in sequence followed by pixel 0,1 times 4, . . .).

The receiving hardware will need to undersample the output stream, getting data either every 2 clocks (bin 2) or every 4 (bin 4) clocks.

If the sensor provides a pixel whose value is 0,1, 2, or 3 (that is, the same as a reserved word) then the outgoing serial pixel value is switched to 4.

## LVDS Enable and Disable

The Table 12 and Table 13 further explain the state of the LVDS output pins depending on LVDS control settings. When the LVDS block is not used, it may be left powered down to reduce power consumption.

Table 12: SER\_DATAOUT\_\* state

| R0xB1[1]<br>LVDS power down | R0xB3[4]<br>LVDS data power down | SER_DATAOUT_* |
|-----------------------------|----------------------------------|---------------|
| 0                           | 0                                | Active        |
| 0                           | 1                                | Active        |
| 1                           | 0                                | Z             |
| 1                           | 1                                | Z             |

Table 13: SHFT\_CLK\_\* state

| R0xB1[1]<br>LVDS power down | R0xB2[4]<br>LVDS shift-clk power down | SHFT_CLKOUT_* |
|-----------------------------|---------------------------------------|---------------|
| 0                           | 0                                     | Active        |
| 0                           | 1                                     | Z             |
| 1                           | 0                                     | Z             |
| 1                           | 1                                     | Z             |

Note: ERROR pin: When the sensor is not in stereo mode, the ERROR pin is at LOW.



# **LVDS Data Bus Timing**

The LVDS bus timing waveforms and timing specifications are shown in Table 14 and Figure 36.

Figure 36: LVDS Timing



Table 14: LVDS AC Timing Specifications VPWR = 3.3V ±0.3V;  $T_J = -30$ °C to +70°C; output load = 100 Ω; frequency 27 MHz

| Parameter            | Minimum | Typical | Maximum | Unit |
|----------------------|---------|---------|---------|------|
| LVDS clock rise time | _       | 0.22    | 0.30    | ns   |
| LVDS clock fall time | _       | 0.22    | 0.30    | ns   |
| LVDS data rise time  | _       | 0.28    | 0.30    | ns   |
| LVDS data fall time  | _       | 0.28    | 0.30    | ns   |
| LVDS data setup time | 0.3     | 0.67    | _       | ns   |
| LVDS data hold time  | 0.1     | 1.34    | _       | ns   |
| LVDS clock jitter    | _       |         | 92      | ps   |



# **Electrical Specifications**

Table 15: DC Electrical Characteristics Over Temperature

VPWR =  $3.3V \pm 0.3V$ ;  $T_{J=} - 30$ °C to +70°C; Output Load = 10pF; Frequency 13 MHz to 27 MHz; LVDS off

| Symbol                        | Definition                                    | Condition                                  | Minimum    | Typical | Maximum | Unit |
|-------------------------------|-----------------------------------------------|--------------------------------------------|------------|---------|---------|------|
| VIH                           | Input HIGH voltage                            |                                            | Vpwr - 1.4 | _       |         | ٧    |
| VIL                           | Input LOW voltage                             |                                            |            | _       | 1.3     | V    |
| lin                           | Input leakage current                         | No pull-up resistor;<br>VIN = VPWR or VGND | -5         | _       | 5       | μΑ   |
| Voн                           | Output HIGH voltage                           | IOH = -4.0mA                               | Vpwr - 0.3 | _       | _       | V    |
| Vol                           | Output LOW voltage                            | IOL = 4.0mA                                | _          | _       | 0.3     | V    |
| Іон                           | Output HIGH current                           | Voh = VDD - 0.7                            | -11        | _       | _       | mA   |
| lol                           | Output LOW current                            | VoL = 0.7                                  | _          | _       | 11      | mA   |
| IPWRA                         | Analog supply current                         | Default settings                           | _          | 12      | 20      | mA   |
| IPIX                          | Pixel supply current                          | Default settings                           | _          | 1.1     | 3       | mA   |
| IpwrD                         | Digital supply current                        | Default settings, CLOAD = 10pF             | _          | 42      | 60      | mA   |
| ILVDS                         | LVDS supply current                           | Default settings with LVDS on              | _          | 13      | 16      | mA   |
| IPWRA<br>Standby              | Analog standby supply current                 | STDBY = VDD                                | _          | 0.2     | 3       | μΑ   |
| IPWRD<br>Standby<br>Clock Off | Digital standby supply current with clock off | STDBY = VDD, CLKIN = 0 MHz                 | -          | 0.1     | 10      | μΑ   |
| IPWRD<br>Standby<br>Clock On  | Digital standby supply current with clock on  | STDBY= VDD, CLKIN = 27 MHz                 | -          | 1       | 2       | mA   |

#### **Table 16:** DC Electrical Characteristics

VPWR =  $3.3V \pm 0.3V$ ;  $T_A = Ambient = 25$ °C

| Symbol     | Definition                                        | Condition         | Minimum | Typical | Maximum | Unit |  |
|------------|---------------------------------------------------|-------------------|---------|---------|---------|------|--|
| LVDS Drive | VDS Driver DC Specifications                      |                   |         |         |         |      |  |
| Vod        | Output differential voltage                       |                   | 250     | _       | 400     | mV   |  |
| DVoD       | Change in Vod between complementary output states | D                 | _       | _       | 50      | mV   |  |
| Vos        | Output offset voltage                             | RLOAD = 100       | 1.0     | 1.2     | 1.4     | V    |  |
| DVos       | Pixel array current                               | $\Omega$ $\pm$ 1% | _       | _       | 35      | mV   |  |
| los        | Digital supply current                            | :·                |         | ±10     |         | mA   |  |
| loz        | Output current when driver is tri-<br>state       |                   |         | ±1      |         | μΑ   |  |
| LVDS Rece  | iver DC Specifications                            |                   | •       | •       |         |      |  |
| VIDTH+     | Input differential                                | VGPD  < 925mV     | -100    | _       | 100     | mV   |  |
| lin        | Input current                                     |                   | _       | _       | ±20     | μΑ   |  |



### Table 17: Absolute Maximum Ratings

Caution Stresses greater than those listed may cause permanent damage to the device.

| Symbol            | Parameter                           | Minimum | Maximum   | Unit |
|-------------------|-------------------------------------|---------|-----------|------|
| <b>V</b> SUPPLY   | Power supply voltage (all supplies) | -0.3    | 4.5       | V    |
| ISUPPLY           | Total power supply current          | _       | 200       | mA   |
| IGND              | Total ground current                | _       | 200       | mA   |
| VIN               | DC input voltage                    | -0.3    | VDD + 0.3 | V    |
| Vout              | DC output voltage                   | -0.3    | VDD + 0.3 | V    |
| TsTG <sup>1</sup> | Storage temperature                 | -50     | +150      | °C   |

Notes:

 This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

**Table 18:** AC Electrical Characteristics

VPWR =  $3.3V \pm 0.3V$ ;  $T_J = -30$ °C to +70°C; Output Load = 10pF

| Symbol                        | Definition                                  | Condition    | Minimum | Typical | Maximum | Unit |
|-------------------------------|---------------------------------------------|--------------|---------|---------|---------|------|
| SYSCLK                        | Input clock frequency                       |              | 13.0    | 26.6    | 27.0    | MHz  |
|                               | Clock duty cycle                            |              | 45.0    | 50.0    | 55.0    | %    |
| <sup>t</sup> R                | Input clock rise time                       |              | _       | 3       | 5       | ns   |
| <sup>t</sup> F                | Input clock fall time                       |              | -       | 3       | 5       | ns   |
| <sup>t</sup> PLH <sub>P</sub> | SYSCLK to PIXCLK propagation delay          | CLOAD = 10pF | 4       | 6       | 8       | ns   |
| <sup>t</sup> PD               | PIXCLK to valid Do∪T(9:0) propagation delay | CLOAD = 10pF | -3      | 0.6     | 3       | ns   |
| <sup>t</sup> SD               | Data setup time                             |              | 14      | 16      | _       | ns   |
| <sup>t</sup> HD               | Data hold time                              |              | 14      | 16      | _       |      |
| <sup>t</sup> PFLR             | PIXCLK to LV propagation delay              | CLOAD = 10pF | 5       | 7       | 9       | ns   |
| <sup>t</sup> PFLF             | PIXCLK to FV propagation delay              | CLOAD = 10pF | 5       | 7       | 9       | ns   |

MT9V034\_DS Rev.G Pub. 4/15 EN Semiconductor Components Industries, LLC, 2015.



## **Propagation Delays for PIXCLK and Data Out Signals**

The pixel clock is inverted and delayed relative to the master clock. The relative delay from the master clock (SYSCLK) rising edge to both the pixel clock (PIXCLK) falling edge and the data output transition is typically 7ns. Note that the falling edge of the pixel clock occurs at approximately the same time as the data output transitions. See Table 18 on page 52 for data setup and hold times.

Figure 37: Propagation Delays for PIXCLK and Data Out Signals



# Propagation Delays for FRAME\_VALID and LINE\_VALID Signals

The LV and FV signals change on the same rising master clock edge as the data output. The LV goes HIGH on the same rising master clock edge as the output of the first valid pixel's data and returns LOW on the same master clock rising edge as the end of the output of the last valid pixel's data.

As shown in the "Output Data Timing" on page 14, FV goes HIGH 143 pixel clocks before the first LV goes HIGH. It returns LOW 23 pixel clocks after the last LV goes LOW.

Figure 38: Propagation Delays for FRAME\_VALID and LINE\_VALID Signals



MT9V034\_DS Rev.G Pub. 4/15 EN Semiconductor Components Industries, LLC, 2015.



# **Two-Wire Serial Bus Timing**

Detailed timing waveforms and parameters for the two-wire serial interface bus are shown in Figure 39 and Table 19.

Figure 39: Two-Wire Serial Bus Timing Parameters



Table 19: Two-Wire Serial Bus Characteristics  $^f$ EXTCLK = 27 MHz; VPWR = 3.3V  $\pm$ 0.3V;  $T_A$  = 25°C

|                                                       |                      | Standard-Mode |                   | Fast-I                  | Mode             |      |
|-------------------------------------------------------|----------------------|---------------|-------------------|-------------------------|------------------|------|
| Parameter                                             | Symbol               | Min           | Max               | Min                     | Max              | Unit |
| SCLK Clock Frequency                                  | f <sub>SCL</sub>     | 0             | 100               | 0                       | 400              | KHz  |
| After this period, the first clock pulse is generated | t <sub>HD;STA</sub>  | 4.0           | -                 | 0.6                     | =                | μs   |
| LOW period of the SCLK clock                          | t <sub>LOW</sub>     | 4.7           | -                 | 1.3                     | -                | μs   |
| HIGH period of the SCLK clock                         | t <sub>HIGH</sub>    | 4.0           | -                 | 0.6                     | -                | μs   |
| Set-up time for a repeated START condition            | t <sub>SU;STA</sub>  | 4.7           | -                 | 0.6                     | =                | μs   |
| Data hold time:                                       | t <sub>HD;DAT</sub>  | 04            | 3.45 <sup>5</sup> | 0 <sup>6</sup>          | 0.9 <sup>5</sup> | μs   |
| Data set-up time                                      | t <sub>SU;DAT</sub>  | 250           | -                 | 100 <sup>6</sup>        | -                | ns   |
| Rise time of both SDATA and SCLK signals              | t <sub>r</sub>       | -             | 1000              | 20 + 0.1Cb <sup>7</sup> | 300              | ns   |
| Fall time of both SDATA and SCLK signals              | t <sub>f</sub>       | -             | 300               | 20 + 0.1Cb <sup>7</sup> | 300              | ns   |
| Set-up time for STOP condition                        | t <sub>su;sto</sub>  | 4.0           | -                 | 0.6                     | -                | μs   |
| Bus free time between a STOP and START condition      | t <sub>BUF</sub>     | 4.7           | -                 | 1.3                     | =                | μs   |
| Capacitive load for each bus line                     | Cb                   | -             | 400               | -                       | 400              | pF   |
| Serial interface input pin capacitance                | C <sub>IN_SI</sub>   | -             | 3.3               | -                       | 3.3              | pF   |
| SDATA max load capacitance                            | C <sub>LOAD_SD</sub> | -             | 30                | -                       | 30               | pF   |
| SDATA pull-up resistor                                | RSD                  | 1.5           | 4.7               | 1.5                     | 4.7              | ΚΩ   |

Notes:

- 1. This table is based on I<sup>2</sup>C standard (v2.1 January 2000). Philips Semiconductor.
- 2. Two-wire control is I<sup>2</sup>C-compatible.
- 3. All values referred to  $V_{IHmin}$  = 0.9 VDD and  $V_{ILmax}$  = 0.1 VDD levels. Sensor EXCLK = 27 MHz.
- 4. A device must internally provide a hold time of at least 300 ns for the SDATA signal to bridge the undefined region of the falling edge of SCLK.
- 5. The maximum t<sub>HD;DAT</sub> has only to be met if the device does not stretch the LOW period (t<sub>LOW</sub>) of the SCLK signal.
- 6. A Fast-mode  $I^2C$ -bus device can be used in a Standard-mode  $I^2C$ -bus system, but the requirement  $t_{SU;DAT}$  250 ns must then be met. This will automatically be the case if the device does not stretch



the LOW period of the SCLK signal. If such a device does stretch the LOW period of the SCLK signal, it must output the next data bit to the SDATA line  $t_{r max} + t_{SU;DAT} = 1000 + 250 = 1250$  ns (according to the Standard-mode  $I^2$ C-bus specification) before the SCLK line is released.

7. Cb = total capacitance of one bus line in pF.

### **Minimum Master Clock Cycles**

In addition to the AC timing requirements described in Table 19 on page 54, the two-wire serial bus operation also requires certain minimum master clock cycles between transitions. These are specified in Figures 40 through 45, in units of master clock cycles.

Figure 40: Serial Host Interface Start Condition Timing



Figure 41: Serial Host Interface Stop Condition Timing



Note: All timing are in units of master clock cycle.

Figure 42: Serial Host Interface Data Timing for WRITE



Note: SDATA is driven by an off-chip transmitter.

MT9V034\_DS Rev.G Pub. 4/15 EN Semiconductor Components Industries, LLC, 2015.



Figure 43: Serial Host Interface Data Timing for READ



Note: SDATA is pulled LOW by the sensor, or allowed to be pulled HIGH by a pull-up resistor off-chip.

Figure 44: Acknowledge Signal Timing After an 8-Bit WRITE to the Sensor



Figure 45: Acknowledge Signal Timing After an 8-Bit READ from the Sensor



Note: After a READ, the master receiver must pull down SDATA to acknowledge receipt of data bits. When the read sequence is complete, the master must generate a "No Acknowledge" by leaving SDATA to float HIGH. On the following cycle, a start or stop bit may be used.

Figure 46: Typical Quantum Efficiency—RGB Bayer





Figure 47: Typical Quantum Efficiency—Monochrome



# **Package Dimensions**

Figure 48: 48-Pin CLCC Package Outline Drawing



Note: 1. Optical center = package center.

Notes: 1. All dimensions in millimeters.

2. Optical Center = Package center





# **Appendix A: Power-On Reset and Standby Timing**

There are no constraints concerning the order in which the various power supplies are applied; however, the MT9V034 requires reset to operate properly at power-up. Refer to Figure 49 for the power-up, reset, and standby sequences.

Figure 49: Power-up, Reset, Clock, and Standby Sequence



Notes:

- 1. All output signals are defined during initial power-up with RESET\_BAR held LOW without SYSCLK being active. To properly reset the rest of the sensor, during initial power-up, assert RESET\_BAR (set to LOW state) for at least 750ns after all power supplies have stabilized and SYSCLK is active (being clocked). Driving RESET\_BAR to LOW state does not put the part in a low power state.
- Before using two-wire serial interface, wait for 10 SYSCLK rising edges after RESET\_BAR is deasserted.
- 3. Once the sensor detects that STANDBY has been asserted, it completes the current frame readout before entering standby mode. The user must supply enough SYSCLKs to allow a complete frame readout. See Table 4, "Frame Time," on page 14 for more information.
- 4. In standby, all video data and synchronization output signals are driven to a low state.
- 5. In standby, the two-wire serial interface is not active.

# **Appendix B: Electrical Identification of CFA Type**

In order to identify the CFA type (RGB Bayer, Monochrome) that a specific MT9V034 has been, the following table may be used.

| CFA  | R0x6B[11:9] | R0x6B[8:0] |
|------|-------------|------------|
| RGB  | 6           | 4          |
| Mono | 0           | 4          |



# **Revision History**

| Rev. G    | 4/16/15                                                                                          |
|-----------|--------------------------------------------------------------------------------------------------|
|           | <ul> <li>Updated "Ordering Information" on page 2</li> </ul>                                     |
| Rev. F    |                                                                                                  |
|           | Converted to ON Semiconductor template                                                           |
|           | Removed Confidential marking                                                                     |
| Rev. E    |                                                                                                  |
|           | <ul> <li>Added "Defective Pixel Correction" on page 12</li> </ul>                                |
|           | Deleted "Registers" from page 21                                                                 |
|           | Added "Recommended Register Settings" on page 22                                                 |
|           | • Deleted Table 8," Default Register Descriptions" from p. 21 and Table 9, "Register             |
|           | Descriptions" from p. 22                                                                         |
|           | • Added Table 8, "Recommended Register Settings and Performance Impact (Reserved                 |
|           | Registers)," on page 22                                                                          |
|           | <ul> <li>Updated "Operational Modes" on page 23</li> </ul>                                       |
|           | <ul> <li>Added "Row Timing" on page 29</li> </ul>                                                |
|           | <ul> <li>Updated Figure 21: "Latency of Exposure Register in Master Mode," on page 30</li> </ul> |
|           | <ul> <li>Updated Figure 25: "Latency of Gain Register(s) in Master Mode," on page 34</li> </ul>  |
|           | <ul> <li>Added "Defective Pixel Correction" on page 38</li> </ul>                                |
|           | <ul> <li>Updated junction temperature to -30°C to +70°C in</li> </ul>                            |
|           | <ul> <li>Table 14, "LVDS AC Timing Specifications," on page 50</li> </ul>                        |
|           | <ul> <li>Table 15, "DC Electrical Characteristics Over Temperature," on page 51</li> </ul>       |
|           | <ul> <li>Table 18, "AC Electrical Characteristics," on page 52</li> </ul>                        |
|           | <ul> <li>Updated Figure 39: "Two-Wire Serial Bus Timing Parameters," on page 54</li> </ul>       |
|           | <ul> <li>Updated Table 19, "Two-Wire Serial Bus Characteristics," on page 54</li> </ul>          |
|           | <ul> <li>Updated Figure 46: "Typical Quantum Efficiency—RGB Bayer," on page 57</li> </ul>        |
|           | <ul> <li>Updated Figure 47: "Typical Quantum Efficiency—Monochrome," on page 58</li> </ul>       |
|           | <ul> <li>Updated Figure 48: "48-Pin CLCC Package Outline Drawing," on page 59</li> </ul>         |
| REv. D    | 5/12                                                                                             |
|           | Updated trademarks                                                                               |
| Rev. C    | 11/10                                                                                            |
|           | Applied updated Aptina template                                                                  |
| Rev. B    |                                                                                                  |
|           | Updated to Aptina template                                                                       |
| Rev A     |                                                                                                  |
| 11C V. 11 | Initial release                                                                                  |

ON Semiconductor and the ON logo are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use