IDT74ALVC162334 # 3.3V CMOS 16-BIT UNIVERSAL BUS DRIVER WITH 3-STATE OUTPUTS ## **FEATURES:** - 0.5 MICRON CMOS Technology - Typical tsk(o) (Output Skew) < 250ps - ESD > 2000V per MIL-STD-883, Method 3015; > 200V using machine model (C = 200pF, R = 0) - Vcc = 3.3V ± 0.3V, Normal Range - Vcc = 2.7V to 3.6V, Extended Range - $VCC = 2.5V \pm 0.2V$ - CMOS power levels (0.4 w typ. static) - · Rail-to-Rail output swing for increased noise margin - · Available in TSSOP package # **DRIVE FEATURES:** - · Balanced Output Drivers: ±12mA - · Low Switching Noise # **DESCRIPTION:** This 16-bit universal bus driver is built using advanced dual metal CMOS technology. Data flow from A to Y is controlled by the output-enable $(\overline{OE})$ input. The device operates in the transparent mode when the latch-enable $(\overline{LE})$ input is low. When $\overline{LE}$ is high, the A data is latched if the clock (CLK) input is held at a high or low logic level. If $\overline{LE}$ is high, the A data is stored in the latch/flip-flop on the low-to-high transition of CLK. When $\overline{OE}$ is high, the outputs are in the high-impedance state. The ALVC162334 has series resistors in the device output structure which will significantly reduce line noise when used with light loads. This driver has been designed to drive $\pm 12$ mA at the designated threshold levels. # **APPLICATIONS:** - SDRAM Modules - · PC Motherboards - Workstations # FUNCTIONAL BLOCK DIAGRAM IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. INDUSTRIAL TEMPERATURE RANGE **JUNE 2016** # **PIN CONFIGURATION** TSSOP TOP VIEW # **PIN DESCRIPTION** | Pin Names | Description | | | |-----------|-------------------------------------------|--|--| | ŌĒ | 3-State Output Enable Inputs (Active LOW) | | | | CLK | Register Input Clock | | | | ĪĒ | Latch Enable (Active LOW) | | | | Ax | Data Inputs | | | | Yx | 3-State Outputs | | | # ABSOLUTE MAXIMUM RATINGS(1) | Symbol | Description | Max | Unit | |----------------------|-------------------------------------------------|-----------------|------| | VTERM <sup>(2)</sup> | Terminal Voltage with Respect to GND | -0.5 to +4.6 | ٧ | | VTERM <sup>(3)</sup> | Terminal Voltage with Respect to GND | -0.5 to Vcc+0.5 | ٧ | | Tstg | Storage Temperature | -65 to +150 | °C | | lout | DC Output Current | -50 to +50 | mA | | lıĸ | Continuous Clamp Current,<br>VI < 0 or VI > VCC | ±50 | mA | | Іок | Continuous Clamp Current, Vo < 0 | -50 | mA | | lcc<br>Iss | Continuous Current through each Vcc or GND | ±100 | mA | #### NOTES: - Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - 2. Vcc terminals. - 3. All terminals except Vcc. # CAPACITANCE (TA = +25°C, F = 1.0MHz) | Symbol | Parameter <sup>(1)</sup> | Conditions | Тур. | Max. | Unit | |--------|--------------------------|------------|------|------|------| | CIN | Input Capacitance | VIN = 0V | 5 | 7 | рF | | Соит | Output Capacitance | Vout = 0V | 7 | 9 | рF | | Соит | I/O Port Capacitance | VIN = 0V | 7 | 9 | pF | ## NOTE: 1. As applicable to the device type. # FUNCTION TABLE(1) | | Inputs | | | | | |----|--------|----------|----|-------------------------------|--| | ŌĒ | ĪĒ | CLK | Ax | Yx | | | Н | Χ | Х | Х | Z | | | L | L | Х | L | L | | | L | L | Х | Н | Н | | | L | Н | <b>↑</b> | L | L | | | L | Н | <b>↑</b> | Н | Н | | | L | Н | L or H | X | Y <sub>0</sub> <sup>(2)</sup> | | ## NOTE: - 1. H = HIGH Voltage Level - L = LOW Voltage Level - X = Don't Care - Z = High Impedance - ↑ = LOW-to-HIGH transition - 2. Output level before the indicated steady-state input conditions were established. # DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE Following Conditions Apply Unless Otherwise Specified: Operating Condition: TA = -40°C to +85°C | Symbol | Parameter | Test Cor | nditions | Min. | Typ. <sup>(1)</sup> | Max. | Unit | |----------------------|---------------------------------------------|-----------------------------------|---------------------|------|---------------------|------|------| | VIH | Input HIGH Voltage Level | Vcc = 2.3V to 2.7V | | 1.7 | _ | _ | V | | | | Vcc = 2.7V to 3.6V | | 2 | _ | _ | | | VIL | Input LOW Voltage Level | Vcc = 2.3V to 2.7V | | | _ | 0.7 | V | | | | Vcc = 2.7V to 3.6V | | _ | _ | 0.8 | | | Іін | Input HIGH Current | Vcc = 3.6V | VI = Vcc | _ | _ | ±5 | μA | | lıL | Input LOW Current | Vcc = 3.6V | Vı = GND | _ | _ | ±5 | μA | | lozh | High Impedance Output Current | Vcc = 3.6V | Vo = Vcc | _ | _ | ±10 | μΑ | | lozL | (3-State Output pins) | | Vo = GND | _ | _ | ±10 | | | Vik | Clamp Diode Voltage | Vcc = 2.3V, IIN = -18mA | | _ | -0.7 | -1.2 | V | | VH | Input Hysteresis | Vcc = 3.3V | | | 100 | _ | mV | | ICCL<br>ICCH<br>ICCZ | Quiescent Power Supply Current | Vcc = 3.6V<br>Vin = GND or Vcc | | _ | 0.1 | 40 | μΑ | | Δlcc | Quiescent Power Supply Current<br>Variation | One input at Vcc - 0.6V, other in | nputs at Vcc or GND | _ | _ | 750 | μΑ | ## NOTE: # **OUTPUT DRIVE CHARACTERISTICS** | Symbol | Parameter | TestCon | ditions <sup>(1)</sup> | Min. | Max. | Unit | |--------|---------------------|--------------------|------------------------|---------|------|------| | Voн | Output HIGH Voltage | Vcc = 2.3V to 3.6V | Iон = - 0.1mA | Vcc-0.2 | _ | V | | | | Vcc = 2.3V | Iон = -4mA | 1.9 | _ | | | | | | Iон = -6mA | 1.7 | _ | | | | | Vcc = 2.7V | Iон = -4mA | 2.2 | _ | | | | | | Iон = - 8mA | 2 | _ | | | | | Vcc = 3V | Iон = -6mA | 2.4 | _ | | | | | | Iон = - 12mA | 2 | _ | | | Vol | Output LOW Voltage | Vcc = 2.3V to 3.6V | IoL = 0.1mA | _ | 0.2 | V | | | | Vcc = 2.3V | IoL = 4mA | _ | 0.4 | | | | | | IoL = 6mA | _ | 0.55 | | | | | Vcc = 2.7V | IoL = 4mA | _ | 0.4 | | | | | | IoL = 8mA | _ | 0.6 | | | | | Vcc = 3V | IoL = 6mA | _ | 0.55 | | | | | | IoL = 12mA | _ | 0.8 | | #### NOTE: <sup>1.</sup> Typical values are at Vcc = 3.3V, +25°C ambient. <sup>1.</sup> VIH and VIL must be within the min. or max. range shown in the DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE table for the appropriate Vcc range. TA = - 40°C to + 85°C. # OPERATING CHARACTERISTICS, TA = 25°C | | | | Vcc = 2.5V ± 0.2V | $Vcc = 3.3V \pm 0.3V$ | | |--------|------------------------------------------------|---------------------|-------------------|-----------------------|------| | Symbol | Parameter | Test Conditions | Typical | Typical | Unit | | CPD | Power Dissipation Capacitance Outputs enabled | CL = 0pF, f = 10Mhz | 31 | 36 | pF | | CPD | Power Dissipation Capacitance Outputs disabled | | 7 | 11 | | # SWITCHING CHARACTERISTICS(1) | | | Vcc = 2. | 5V ± 0.2V | <b>V</b> cc | = 2.7V | Vcc = 3.3 | V ± 0.3V | | |--------------|----------------------------------------------------|----------|-----------|-------------|--------|-----------|----------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | fMAX | | 150 | _ | 150 | _ | 150 | _ | MHz | | <b>t</b> PLH | Propagation Delay | 1 | 4.4 | _ | 4.5 | 1.1 | 3.6 | ns | | <b>t</b> PHL | Ax to Yx | | | | | | | | | <b>t</b> PLH | Propagation Delay | 1 | 5.8 | _ | 6 | 1.3 | 5 | ns | | <b>t</b> PHL | LE to Yx | | | | | | | | | <b>t</b> PLH | Propagation Delay | 1 | 5.2 | _ | 5.4 | 1 | 4.9 | ns | | <b>t</b> PHL | CLK toYx | | | | | | | | | tpzh | Output Enable Time | 1 | 6.4 | _ | 6.4 | 1.1 | 5.4 | ns | | tpzl | OE to Yx | | | | | | | | | tphz | Output Disable Time | 1 | 4.7 | _ | 5.1 | 1.7 | 5 | ns | | tPLZ | OE to Yx | | | | | | | | | tw | Pulse Duration, TE LOW | 3.3 | _ | 3.3 | 1 | 3.3 | _ | ns | | tw | Pulse Duration, CLK HIGH or LOW | 3.3 | _ | 3.3 | 1 | 3.3 | _ | ns | | tsu | Set-up Time, data before CLK↑ | 1.4 | _ | 1.7 | _ | 1.5 | _ | ns | | tsu | Set-up Time, data before <u>TE</u> ↑, CLK HIGH | 1.2 | _ | 1.6 | _ | 1.3 | _ | ns | | tsu | Set-up Time, data before TE↑, CLK LOW | 1.4 | _ | 1.5 | _ | 1.2 | _ | ns | | tH | Hold Time, data after CLK↑ | 0.9 | _ | 0.9 | _ | 0.9 | _ | ns | | tH | Hold Time, data after <u>IE</u> ↑, CLK HIGH or LOW | 1.1 | _ | 1.1 | _ | 1.1 | _ | ns | | tsk(o) | Output Skew <sup>(2)</sup> | | _ | | | _ | 500 | ps | #### NOTES: <sup>1.</sup> See TEST CIRCUITS AND WAVEFORMS. TA = -40°C to + 85°C. <sup>2.</sup> Skew between any two outputs of the same package and switching in the same direction. # TEST CIRCUITS AND WAVEFORMS TEST CONDITIONS | Symbol | $Vcc^{(1)} = 3.3V \pm 0.3V$ | $Vcc^{(1)} = 2.7V$ | Vcc <sup>(2)</sup> =2.5V±0.2V | Unit | |--------|-----------------------------|--------------------|-------------------------------|------| | VLOAD | 6 | 6 | 2 x Vcc | ٧ | | VIH | 2.7 | 2.7 | Vcc | V | | VT | 1.5 | 1.5 | Vcc/2 | V | | VLZ | 300 | 300 | 150 | mV | | VHZ | 300 | 300 | 150 | mV | | CL | 50 | 50 | 30 | pF | Test Circuit for All Outputs ## **DEFINITIONS:** CL = Load capacitance: includes jig and probe capacitance. RT = Termination resistance: should be equal to ZouT of the Pulse Generator. ## NOTES: - 1. Pulse Generator for All Pulses: Rate $\leq$ 1.0MHz; tF $\leq$ 2.5ns; tR $\leq$ 2.5ns. - 2. Pulse Generator for All Pulses: Rate $\leq$ 1.0MHz; tF $\leq$ 2ns; tR $\leq$ 2ns. # **SWITCH POSITION** | Test | Switch | |-----------------------------------------|--------| | Open Drain<br>Disable Low<br>Enable Low | VLOAD | | Disable High<br>Enable High | GND | | All Other Tests | Open | $tsk(x) = |tplh|^2 - tplh|^4$ or $tphl^2 - tphl|^4$ ALVC Link Output Skew - tsk(x) ## NOTES: - 1. For tsk(o) OUTPUT1 and OUTPUT2 are any two outputs. - 2. For tsk(b) OUTPUT1 and OUTPUT2 are in the same bank. Propagation Delay Enable and Disable Times #### NOTE: 1. Diagram shown for input Control Enable-LOW and input Control Disable-HIGH. Set-up, Hold, and Release Times Pulse Width # ORDERING INFORMATION # DATASHEET DOCUMENT HISTORY 06/15/2016 Pg. 6 Updated the ordering information by adding Tape and Reel. ## **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Rev.1.0 Mar 2020) ## **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com ## **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. ## **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/