CD40106B SCHS097F – NOVEMBER 1998 – REVISED MARCH 2017 # **CD40106B CMOS Hex Schmitt-Trigger Inverters** #### 1 Features - Schmitt-Trigger Inputs - Hysteresis Voltage (Typical): - 0.9 V at $V_{DD} = 5 \text{ V}$ - 2.3 V at $V_{DD} = 10 \text{ V}$ - 3.5 V at $V_{DD} = 15 \text{ V}$ - Noise Immunity Greater Than 50% - No Limit On Input Rise and Fall Times - · Standardized, Symmetrical Output Characteristics - For Quiescent Current at 20 V - Maximum Input Current Of 1 µA at 18 V Over Full Package Temperature Range: - 100 nA at 18 V and 25°C - Low V<sub>DD</sub> and V<sub>SS</sub> Current During Slow Input Ramp - 5-V, 10-V, and 15-V Parametric Ratings # 2 Applications - Wave and Pulse Shapers - · High-Noise-Environment Systems - · Monostable Multivibrators - Astable Multivibrators #### 3 Description The CD40106B device consists of six Schmitt-Trigger inputs. Each circuit functions as an inverter with Schmitt-Trigger input. The trigger switches at different points for positive- and negative-going signals. The difference between the positive-going voltage ( $V_P$ ) and the negative-going voltages ( $V_N$ ) is defined as hysteresis voltage ( $V_H$ ). The CD40106B device is supplied in ceramic packaging (J) as well as standard packaging (D, N, NS, PW). All CD40106B devices are rated for -55°C to +125°C ambient temperature operation. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|------------|--------------------| | CD40106BF | CDIP (14) | 6.92 mm x 19.94 mm | | CD40106BE | PDIP (14) | 6.30 mm x 19.31 mm | | CD40106BM | SOIC (14) | 3.90 mm x 8.65 mm | | CD40106BNSR | SO (14) | 5.30 mm x 10.20 mm | | CD40106BPWR | TSSOP (14) | 4.40 mm x 5.00 mm | (1) For all available packages, see the orderable addendum at the end of the data sheet. # Logic Diagram Copyright © 2017, Texas Instruments Incorporated All inputs protected by the protection network shown to the right # **Table of Contents** | 1 | Features 1 | 8.3 Feature Description | 13 | |---|------------------------------------------|------------------------------------------------------|------| | 2 | Applications 1 | 8.4 Device Functional Modes | 13 | | 3 | Description 1 | 9 Application and Implementation | . 14 | | 4 | Revision History2 | 9.1 Application Information | . 14 | | 5 | Pin Configuration and Functions | 9.2 Typical Applications | . 14 | | 6 | Specifications4 | 10 Power Supply Recommendations | . 16 | | • | 6.1 Absolute Maximum Ratings 4 | 11 Layout | . 16 | | | 6.2 ESD Ratings | 11.1 Layout Guidelines | 16 | | | 6.3 Recommended Operating Conditions | 11.2 Layout Example | . 16 | | | 6.4 Thermal Information | 12 Device and Documentation Support | . 18 | | | 6.5 Electrical Characteristics: Static | 12.1 Receiving Notification of Documentation Updates | s 18 | | | 6.6 Electrical Characteristics: Dynamic8 | 12.2 Community Resources | 18 | | | 6.7 Typical Characteristics9 | 12.3 Trademarks | 18 | | 7 | Parameter Measurement Information 11 | 12.4 Electrostatic Discharge Caution | 18 | | 8 | Detailed Description | 12.5 Glossary | 18 | | • | 8.1 Overview | 13 Mechanical, Packaging, and Orderable | 40 | | | 8.2 Functional Block Diagram 13 | Information | . 18 | # 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | CI | nanges from Revision E (September 2016) to Revision F | Page | |----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | • | Changed incorrect pin descriptions to match package drawing | 3 | | CI | hanges from Revision D (August 2003) to Revision E | Page | | • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1 | | • | Added Thermal Information table | 4 | Submit Documentation Feedback Copyright © 1998–2017, Texas Instruments Incorporated # 5 Pin Configuration and Functions D, J, N, NS, PW Packages 14-Pin SOIC, CDIP, PDIP, SO, TSSOP Top View #### **Pin Functions** | | PIN | | DESCRIPTION | |-----|--------------------|-----|---------------------------| | NO. | NAME | I/O | DESCRIPTION | | 1 | Α | I | Channel A input | | 2 | $G = \overline{A}$ | 0 | Channel A inverted output | | 3 | В | I | Channel B input | | 4 | $H = \overline{B}$ | 0 | Channel B inverted output | | 5 | С | I | Channel C input | | 6 | $I = \overline{C}$ | 0 | Channel C inverted output | | 7 | V <sub>SS</sub> | _ | Ground | | 8 | $J = \overline{D}$ | 0 | Channel D inverted output | | 9 | D | I | Channel D input | | 10 | $K = \overline{E}$ | 0 | Channel E inverted output | | 11 | Е | I | Channel E input | | 12 | L = F | 0 | Channel F inverted output | | 13 | F | I | Channel F input | | 14 | $V_{DD}$ | _ | Power supply | #### 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |---------------------------------------------------|-----------------------------------------------------|------|----------------|------| | DC supply voltage, V <sub>DD</sub> <sup>(2)</sup> | | -0.5 | 20 | V | | Input voltage, all inputs | | -0.5 | $V_{DD} + 0.5$ | V | | DC input current, any one input | | | ±10 | mA | | Davida discination D | $T_A = -55^{\circ}C \text{ to } +100^{\circ}C$ | | 500 | | | Power dissipation, P <sub>D</sub> | $T_A = 100^{\circ}C \text{ to } 125^{\circ}C^{(3)}$ | | 200 | mW | | Device dissipation per output transistor | | | 100 | mW | | Maximum junction temperature, T <sub>J</sub> | | | 150 | °C | | Storage temperature, T <sub>stg</sub> | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------|---------------------------------------------------------------------|-------|------------| | \/ | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | 2000 | \ <u>/</u> | | V <sub>(ESD)</sub> | discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | 1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | MIN | MAX | UNIT | |---------------------------------------|-------------|-----|------| | Supply voltage | 3 | 18 | V | | Operating temperature, T <sub>A</sub> | <b>–</b> 55 | 125 | °C | #### 6.4 Thermal Information | | | | CD4 | 0106B | | | |----------------------|----------------------------------------------|----------|----------|---------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | D (SOIC) | N (PDIP) | NS (SO) | PW (TSSOP) | UNIT | | | | 14 PINS | 14 PINS | 14 PINS | 14 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 86.1 | 51.3 | 83.5 | 114.1 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 44.3 | 38.6 | 41.5 | 39.1 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 40.6 | 31.2 | 42.2 | 56.9 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 11.6 | 23.4 | 13.1 | 3.1 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 40.3 | 31.3 | 41.8 | 56.2 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>(2)</sup> Voltages referenced to V<sub>SS</sub> terminal <sup>(3)</sup> Derate linearity at 12 mW/°C <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 6.5 Electrical Characteristics: Static over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CO | NDITIONS | MIN | TYP | MAX | UNIT | |---------------------|----------------------------|-------------------------------------------------|------------------------|-----|------|-----|------| | | | | $T_A = -55^{\circ}C$ | | | 1 | | | | | | $T_A = -40$ °C | | | 1 | | | | | $V_{IN} = 0 \text{ or } 5, V_{DD} = 5$ | T <sub>A</sub> = 25°C | | 0.02 | 1 | | | | | | T <sub>A</sub> = 85°C | | | 30 | | | | | | T <sub>A</sub> = 125°C | | | 30 | | | | | | T <sub>A</sub> = -55°C | | | 2 | | | | | | T <sub>A</sub> = -40°C | | | 2 | | | | | $V_{IN} = 0 \text{ or } 10, V_{DD} = 10$ | T <sub>A</sub> = 25°C | | 0.02 | 2 | | | | | | T <sub>A</sub> = 85°C | | | 60 | | | | | | T <sub>A</sub> = 125°C | | | 60 | | | I <sub>DD</sub> max | Quiescent device current | | T <sub>A</sub> = -55°C | | | 4 | μΑ | | | | | T <sub>A</sub> = -40°C | | | 4 | | | | | $V_{IN} = 0 \text{ or } 15, V_{DD} = 15$ | T <sub>A</sub> = 25°C | | 0.02 | 4 | | | | | | T <sub>A</sub> = 85°C | | | 120 | | | | | | T <sub>A</sub> = 125°C | | | 120 | | | | | V <sub>IN</sub> = 0 or 20, V <sub>DD</sub> = 20 | T <sub>A</sub> = -55°C | | | 20 | | | | | | T <sub>A</sub> = -40°C | | | 20 | | | | | | T <sub>A</sub> = 25°C | | 0.04 | 20 | | | | | | T <sub>A</sub> = 85°C | | | 600 | | | | | | T <sub>A</sub> = 125°C | | | 600 | | | | | | T <sub>A</sub> = -55°C | 2.2 | | | | | | | | T <sub>A</sub> = -40°C | 2.2 | | | | | | | V <sub>DD</sub> = 5 | T <sub>A</sub> = 25°C | 2.2 | 2.9 | | | | | | | T <sub>A</sub> = 85°C | 2.2 | | | | | | | | T <sub>A</sub> = 125°C | 2.2 | | | | | | | | T <sub>A</sub> = -55°C | 4.6 | | | | | | | | T <sub>A</sub> = -40°C | 4.6 | | | | | V <sub>P</sub> min | Positive trigger threshold | V <sub>DD</sub> = 10 | T <sub>A</sub> = 25°C | 4.6 | 5.9 | | V | | | voltage | | T <sub>A</sub> = 85°C | 4.6 | | | | | | | | T <sub>A</sub> = 125°C | 4.6 | | | | | | | | T <sub>A</sub> = -55°C | 6.8 | | | | | | | | T <sub>A</sub> = -40°C | 6.8 | | | | | | | V <sub>DD</sub> = 15 | T <sub>A</sub> = 25°C | 6.8 | 8.8 | | | | | | | T <sub>A</sub> = 85°C | 6.8 | | | | | | | | T <sub>A</sub> = 125°C | 6.8 | | | 1 | Copyright © 1998–2017, Texas Instruments Incorporated Submit Documentation Feedback # **Electrical Characteristics: Static (continued)** over operating free-air temperature range (unless otherwise noted) | | PARAMETER | Т | EST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|------------------------------------|----------------------|------------------------|-----|-----|------|------| | | | | T <sub>A</sub> = -55°C | | | 3.6 | | | | | | $T_A = -40$ °C | | | 3.6 | | | | V <sub>DD</sub> = 5 | $T_A = 25^{\circ}C$ | | 2.9 | 3.6 | | | | | | $T_A = 85^{\circ}C$ | | | 3.6 | | | | | | | T <sub>A</sub> = 125°C | | | 3.6 | | | | | | $T_A = -55^{\circ}C$ | | | 7.1 | | | | Design of the second based of | | $T_A = -40$ °C | | | 7.1 | | | √ <sub>P</sub> max | Positive trigger threshold voltage | V <sub>DD</sub> = 10 | $T_A = 25^{\circ}C$ | | 5.9 | 7.1 | V | | | 9 | | $T_A = 85^{\circ}C$ | | | 7.1 | | | | | | T <sub>A</sub> = 125°C | | | 7.1 | | | | | | $T_A = -55^{\circ}C$ | | | 10.8 | | | | | | $T_A = -40^{\circ}C$ | | | 10.8 | | | | | V <sub>DD</sub> = 15 | $T_A = 25^{\circ}C$ | | 8.8 | 10.8 | | | | | | $T_A = 85^{\circ}C$ | | | 10.8 | | | | | | T <sub>A</sub> = 125°C | | | 10.8 | | | | | | $T_A = -55^{\circ}C$ | 0.9 | | | | | | | | $T_A = -40^{\circ}C$ | 0.9 | | | | | | | V <sub>DD</sub> = 5 | $T_A = 25^{\circ}C$ | 0.9 | 1.9 | | | | | | | $T_A = 85^{\circ}C$ | 0.9 | | | | | | | | T <sub>A</sub> = 125°C | 0.9 | | | | | | | V <sub>DD</sub> = 10 | T <sub>A</sub> = -55°C | 2.5 | | | | | | | | $T_A = -40$ °C | 2.5 | | | | | / <sub>N</sub> min | Negative trigger threshold voltage | | T <sub>A</sub> = 25°C | 2.5 | 3.9 | | V | | | voltage | | T <sub>A</sub> = 85°C | 2.5 | | | | | | | | T <sub>A</sub> = 125°C | 2.5 | | | | | | | V <sub>DD</sub> = 15 | T <sub>A</sub> = -55°C | 4 | | | | | | | | $T_A = -40^{\circ}C$ | 4 | | | | | | | | T <sub>A</sub> = 25°C | 4 | 5.8 | | | | | | | T <sub>A</sub> = 85°C | 4 | | | | | | | | T <sub>A</sub> = 125°C | 4 | | | | | | | | T <sub>A</sub> = -55°C | | | 2.8 | | | | | | $T_A = -40^{\circ}C$ | | | 2.8 | | | | | V <sub>DD</sub> = 5 | T <sub>A</sub> = 25°C | | 1.9 | 2.8 | | | | | | T <sub>A</sub> = 85°C | | | 2.8 | | | | | | T <sub>A</sub> = 125°C | | | 2.8 | | | | | | T <sub>A</sub> = -55°C | | | 5.2 | | | | | | T <sub>A</sub> = -40°C | | | 5.2 | | | √ <sub>N</sub> max | Negative trigger threshold | V <sub>DD</sub> = 10 | T <sub>A</sub> = 25°C | | 3.9 | 5.2 | V | | | voltage | | T <sub>A</sub> = 85°C | | | 5.2 | | | | | | T <sub>A</sub> = 125°C | | | 5.2 | | | | | | T <sub>A</sub> = -55°C | | | 7.4 | | | | | | $T_A = -40^{\circ}C$ | | | 7.4 | | | | | V <sub>DD</sub> = 15 | T <sub>A</sub> = 25°C | | 5.8 | 7.4 | | | | | | $T_A = 85^{\circ}C$ | | | 7.4 | | | | | | $T_A = 125^{\circ}C$ | | | 7.4 | | Submit Documentation Feedback Copyright © 1998–2017, Texas Instruments Incorporated # **Electrical Characteristics: Static (continued)** over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CO | NDITIONS | MIN | TYP | MAX | UNIT | |--------------------|---------------------------|-----------------------------------|--------------------------------------------------|------|-----|-----|------| | | | | T <sub>A</sub> = -55°C | 0.3 | | | | | | | | $T_A = -40$ °C | 0.3 | | | | | | V <sub>DD</sub> = 5 | T <sub>A</sub> = 25°C | 0.3 | 0.9 | | | | | | | T <sub>A</sub> = 85°C | 0.3 | | | | | | | | T <sub>A</sub> = 125°C | 0.3 | | | | | | | | | T <sub>A</sub> = -55°C | 1.2 | | | | | | | | $T_A = -40$ °C | 1.2 | | | | | / <sub>H</sub> min | Hysteresis voltage | V <sub>DD</sub> = 10 | T <sub>A</sub> = 25°C | 1.2 | 2.3 | | V | | | | | T <sub>A</sub> = 85°C | 1.2 | | | | | | | | T <sub>A</sub> = 125°C | 1.2 | | | | | | | | T <sub>A</sub> = -55°C | 1.6 | | | | | | | | $T_A = -40$ °C | 1.6 | | | | | | | V <sub>DD</sub> = 15 | T <sub>A</sub> = 25°C | 1.6 | 3.5 | | | | | | | T <sub>A</sub> = 85°C | 1.6 | | | | | | | | T <sub>A</sub> = 125°C | 1.6 | | | | | | | | T <sub>A</sub> = -55°C | | | 1.6 | | | | | | T <sub>A</sub> = -40°C | | | 1.6 | | | | | V <sub>DD</sub> = 5 | T <sub>A</sub> = 25°C | | 0.9 | 1.6 | | | | | | T <sub>A</sub> = 85°C | | | 1.6 | | | | | | T <sub>A</sub> = 125°C | | | 1.6 | | | | | V <sub>DD</sub> = 10 | T <sub>A</sub> = -55°C | | | 3.4 | | | | | | T <sub>A</sub> = -40°C | | | 3.4 | | | / <sub>H</sub> max | Hysteresis voltage | | T <sub>A</sub> = 25°C | | 2.3 | 3.4 | V | | | , | | T <sub>A</sub> = 85°C | | | 3.4 | | | | | | T <sub>A</sub> = 125°C | | | 3.4 | | | | | | T <sub>A</sub> = -55°C | | | 5 | | | | | | T <sub>A</sub> = -40°C | | | 5 | | | | | V <sub>DD</sub> = 15 | T <sub>A</sub> = 25°C | | 3.5 | 5 | | | | | | T <sub>A</sub> = 85°C | | | 5 | | | | | | T <sub>A</sub> = 125°C | | | 5 | | | | | | T <sub>A</sub> = -55°C | 0.64 | | | | | | | | $T_A = -40$ °C | 0.61 | | | | | | | $V_O = 0.4$ , $V_{IN} = 0$ or 5, | T <sub>A</sub> = 25°C | 0.51 | 1 | | | | | | V <sub>DD</sub> = 5 | T <sub>A</sub> = 85°C | 0.42 | | | | | | | | T <sub>A</sub> = 125°C | 0.36 | | | | | | | | T <sub>A</sub> = -55°C | 1.6 | | | | | | | | $T_A = -40^{\circ}C$ | 1.5 | | | | | <sub>OL</sub> min | Output low (sink) current | $V_O = 0.5$ , $V_{IN} = 0$ or 10, | T <sub>A</sub> = 25°C | 1.3 | 2.6 | | mA | | <i></i> | - 3-4-2 | V <sub>DD</sub> = 10 | $T_A = 85^{\circ}C$ | 1.1 | | | | | | | | $T_A = 125^{\circ}C$ | 0.9 | | | | | | | | $T_A = -55^{\circ}C$ | 4.2 | | | | | | | | $T_A = -40$ °C | 4 | | | | | | | $V_O = 1.5$ , $V_{IN} = 0$ or 15, | $T_A = -40 \text{ C}$ $T_A = 25^{\circ}\text{C}$ | 3.4 | 6.8 | | | | | | $V_{DD} = 15$ | $T_A = 25 \text{ C}$ $T_A = 85^{\circ}\text{C}$ | 2.8 | 0.0 | | | | | | | 1A = 00 C | 2.0 | | | | Product Folder Links: CD40106B Submit Documentation Feedback ## **Electrical Characteristics: Static (continued)** over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST COI | NDITIONS | MIN | TYP | MAX | UNIT | |---------------------|---------------------------|---------------------------------------------------------------------------|---------------------------------------------------------|-------|----------|------|------| | | | | $T_A = -55^{\circ}C$ | -0.64 | | | | | | | | $T_A = -40$ °C | -0.61 | | | | | | | $V_O = 4.6, V_{IN} = 0 \text{ or } 5,$<br>$V_{DD} = 5$ | T <sub>A</sub> = 25°C | -0.51 | -1 | | | | | | V DD = 3 | T <sub>A</sub> = 85°C | -0.42 | | | | | | | | T <sub>A</sub> = 125°C | -0.36 | | | | | | | | T <sub>A</sub> = -55°C | -2 | | | | | | | | $T_A = -40$ °C | -1.8 | | | | | | | $V_O = 2.5$ , $V_{IN} = 0$ or 5, $V_{DD} = 5$ | T <sub>A</sub> = 25°C | -1.6 | -3.2 | | | | | | V DD = 3 | T <sub>A</sub> = 85°C | -1.3 | | | | | | Output high (source) | | T <sub>A</sub> = 125°C | -1.15 | | | A | | l <sub>OH</sub> min | current | | $T_A = -55^{\circ}C$ | -1.6 | | | mA | | | | | $T_A = -40$ °C | -1.5 | | | | | | | $V_O = 9.5$ , $V_{IN} = 0$ or 10, $V_{DD} = 10$ | T <sub>A</sub> = 25°C | -1.3 | -2.6 | | | | | | VDD = 10 | T <sub>A</sub> = 85°C | -1.1 | | | | | | | | T <sub>A</sub> = 125°C | -0.9 | | | | | | | V <sub>O</sub> = 13.5, V <sub>IN</sub> = 0 or 15,<br>V <sub>DD</sub> = 15 | T <sub>A</sub> = -55°C | -4.2 | | | | | | | | T <sub>A</sub> = -40°C | -4 | | | | | | | | T <sub>A</sub> = 25°C | -3.4 | -6.8 | | | | | | | T <sub>A</sub> = 85°C | -2.8 | | | | | | | | T <sub>A</sub> = 125°C | -2.4 | | | | | | | V <sub>IN</sub> = 5, V <sub>DD</sub> = 5 | T <sub>A</sub> = -55°C, -40°C,<br>25°C, 85°C, and 125°C | | 0 | 0.05 | | | V <sub>OL</sub> max | Low-level output voltage | V <sub>IN</sub> = 10, V <sub>DD</sub> = 10 | T <sub>A</sub> = -55°C, -40°C,<br>25°C, 85°C, and 125°C | | 0 | 0.05 | V | | | | V <sub>IN</sub> = 15, V <sub>DD</sub> = 15 | T <sub>A</sub> = -55°C, -40°C,<br>25°C, 85°C, and 125°C | | 0 | 0.05 | | | | | V <sub>IN</sub> = 0, V <sub>DD</sub> = 5 | T <sub>A</sub> = -55°C, -40°C,<br>25°C, 85°C, and 125°C | 4.95 | 5 | | | | V <sub>OH</sub> min | High-level output voltage | V <sub>IN</sub> = 0, V <sub>DD</sub> = 10 | T <sub>A</sub> = -55°C, -40°C,<br>25°C, 85°C, and 125°C | 9.95 | 10 | | V | | | | V <sub>IN</sub> = 0, V <sub>DD</sub> = 15 | T <sub>A</sub> = -55°C, -40°C,<br>25°C, 85°C, and 125°C | 14.95 | 15 | | | | | | | T <sub>A</sub> = -55°C | | | ±0.1 | | | | | | T <sub>A</sub> = -40°C | | | ±0.1 | | | I <sub>IN</sub> max | Input current | $V_{IN} = 0 \text{ or } 18, V_{DD} = 18$ | T <sub>A</sub> = 25°C | | ±0.00001 | ±0.1 | μΑ | | | | | T <sub>A</sub> = 85°C | | | ±1 | | | | | | T <sub>A</sub> = 125°C | | | ±1 | | #### 6.6 Electrical Characteristics: Dynamic at $T_A = 25$ °C, input $t_r$ , $t_f = 20$ ns, $C_L = 50$ pF, and $R_L = 200$ k $\Omega$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------------|------------------------|----------------------|-----|-----|-----|------| | t <sub>PHL</sub> , | | V <sub>DD</sub> = 5 | | 140 | 280 | | | | Propagation delay time | V <sub>DD</sub> = 10 | | 70 | 140 | ns | | | | V <sub>DD</sub> = 15 | | 60 | 120 | | | | | V <sub>DD</sub> = 5 | | 100 | 200 | | | t <sub>THL</sub> ,<br>t <sub>TLH</sub> | Transition time | V <sub>DD</sub> = 10 | | 50 | 100 | ns | | | | V <sub>DD</sub> = 15 | | 40 | 80 | | | $C_{IN}$ | Input capacitance | Any input | | 5 | 7.5 | рF | Product Folder Links: CD40106B Submit Documentation Feedback Copyright © 1998–2017, Texas Instruments Incorporated #### 6.7 Typical Characteristics Product Folder Links: CD40106B Submit Documentation Feedback # TEXAS INSTRUMENTS #### **Typical Characteristics (continued)** Submit Documentation Feedback Copyright © 1998–2017, Texas Instruments Incorporated #### 7 Parameter Measurement Information Figure 12. Input and Output Characteristics Figure 13. Hysteresis Definition, Characteristics, and Test Set-Up Figure 14. Quiescent Device Current Test Circuit # **Parameter Measurement Information (continued)** Figure 15. Input Current Test Circuit Figure 16. Dynamic Power Dissipation Test Circuit Product Folder Links: CD40106B Submit Documentation Feedback Copyright © 1998–2017, Texas Instruments Incorporated #### 8 Detailed Description #### 8.1 Overview The CD40106B device contains six independent inverters with schmitt trigger inputs. They perform the Boolean function $Y = \overline{A}$ in positive logic. Schmitt-Trigger inputs are designed to provide a minimum separation between positive and negative switching thresholds. This allows for noisy or slow inputs that would cause problems such as oscillation or excessive current consumption. #### 8.2 Functional Block Diagram Copyright © 2017, Texas Instruments Incorporated #### 8.3 Feature Description The CD40106B has standardized symmetrical output characteristics and a wide operating voltage from 3 V to 18 V with quiescent current of 20 $\mu$ A tested at 20 V. These devices have transition times of $t_{TLH} = t_{THL} = 50$ ns (typical) at 10 V. The operating temperature is from $-55^{\circ}$ C to $+125^{\circ}$ C. Schmitt trigger inputs on this device support slow or noisy input signals. #### 8.4 Device Functional Modes Table 1 lists the functional modes of the CD40106B. **Table 1. Function Table** | INPUT | OUTPUT | |-------|--------| | Н | L | | L | Н | #### 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 9.1 Application Information The CD40106B device is a Schmitt-Trigger input device that can be used for a multitude of inverting buffer type functions. The application shown here takes advantage of the Schmitt-Trigger inputs to produce a square wave output from a sine wave input. #### 9.2 Typical Applications #### 9.2.1 Wave Shaper Copyright © 2017, Texas Instruments Incorporated Figure 17. Wave Shaper Schematic #### 9.2.1.1 Design Requirements Take care to avoid bus contention, because it can drive currents that would exceed maximum limits. Parallel output drive can create fast edges into light loads so consider routing and load conditions to prevent ringing. #### 9.2.1.2 Detailed Design Procedure The recommended input conditions for Figure 17 includes specified high and low levels (see $V_P$ and $V_N$ in *Electrical Characteristics: Static*). Inputs are not overvoltage tolerant and must be below $V_{CC}$ level because of the presence of input clamp diodes to VCC. The recommended output condition for the CD40106B application includes specific load currents. Load currents must be limited so as to not exceed the total power (continuous current through VCC or GND) for the device. These limits are in the *Absolute Maximum Ratings*. Outputs must not be pulled above V<sub>CC</sub>. #### 9.2.1.3 Application Curve Figure 18. Typical Power Dissipation as a Function of Rise and Fall Times Product Folder Links: CD40106B Submit Documentation Feedback Copyright © 1998–2017, Texas Instruments Incorporated #### **Typical Applications (continued)** #### 9.2.2 Monostable Multivibrator The timing of the monostable multivibrator circuit can be set by following the equations shown in Figure 19. Copyright © 2016, Texas Instruments Incorporated Figure 19. Monostable Multivibrator Schematic and Equations #### 9.2.3 Astable Multivibrator The timing of the astable multivibrator circuit can be set by following the equations shown in Figure 20. Copyright © 2016, Texas Instruments Incorporated Figure 20. Astable Multivibrator Schematic and Equations #### 10 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. The $V_{CC}$ terminal must have a good bypass capacitor to prevent power disturbance. A 0.1- $\mu$ F capacitor is recommended to be used on the $V_{CC}$ terminal, and it must be placed as close as possible to the pin for best results. #### 11 Layout #### 11.1 Layout Guidelines When using multiple bit logic devices, inputs must never float. In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only three of the four buffer gates are used. Such inputs must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally they are tied to GND or $V_{CC}$ , whichever makes more sense or is more convenient. Floating outputs are generally acceptable, unless the part is a transceiver. #### 11.2 Layout Example Figure 21. Layout Diagram Product Folder Links: CD40106B Submit Documentation Feedback Copyright © 1998–2017, Texas Instruments Incorporated # **Layout Example (continued)** Figure 22. Dimensions and Pad Layout for CD40106BH #### 12 Device and Documentation Support #### 12.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 12.2 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.3 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.4 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### 12.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. #### 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Documentation Feedback Copyright © 1998–2017, Texas Instruments Incorporated www.ti.com 1-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | Lead finish/ MSL rating/ Ball material Peak reflow | | Part marking | |-----------------------|----------|---------------|-----------------|-----------------------|------|--------------|----------------------------------------------------|------------|--------------| | part number | (1) | (2) | | | (3) | (4) | (5) | | (6) | | CD40106BE | Active | Production | PDIP (N) 14 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | -55 to 125 | CD40106BE | | CD40106BEE4 | Active | Production | PDIP (N) 14 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | -55 to 125 | CD40106BE | | CD40106BF | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | CD40106BF | | CD40106BF3A | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | CD40106BF3A | | CD40106BM | Active | Production | SOIC (D) 14 | 50 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD40106BM | | CD40106BM96 | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD40106BM | | CD40106BM96E4 | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD40106BM | | CD40106BM96G4 | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD40106BM | | CD40106BMT | Obsolete | Production | SOIC (D) 14 | - | - | Call TI | Call TI | -55 to 125 | CD40106BM | | CD40106BNSR | Active | Production | SOP (NS) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD40106B | | CD40106BPW | Obsolete | Production | TSSOP (PW) 14 | - | - | Call TI | Call TI | -55 to 125 | CM0106B | | CD40106BPWR | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CM0106B | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. <sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 1-May-2025 **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF CD40106B, CD40106B-MIL: Catalog : CD40106B Military: CD40106B-MIL NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications www.ti.com 7-Dec-2024 #### TAPE AND REEL INFORMATION # TAPE DIMENSIONS WHO WE PI WHO WE PI WHO WE BO WE Cavity A O WE Cavity | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CD40106BM96 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | CD40106BM96G4 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | CD40106BNSR | SOP | NS | 14 | 2000 | 330.0 | 16.4 | 8.2 | 10.5 | 2.5 | 12.0 | 16.0 | Q1 | | CD40106BPWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 7-Dec-2024 #### \*All dimensions are nominal | Device | Package Type Package Drawing | | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|------------------------------|----|------|------|-------------|------------|-------------| | CD40106BM96 | SOIC | D | 14 | 2500 | 356.0 | 356.0 | 35.0 | | CD40106BM96G4 | SOIC | D | 14 | 2500 | 356.0 | 356.0 | 35.0 | | CD40106BNSR | SOP | NS | 14 | 2000 | 356.0 | 356.0 | 35.0 | | CD40106BPWR | TSSOP | PW | 14 | 2000 | 356.0 | 356.0 | 35.0 | www.ti.com 7-Dec-2024 #### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-------------|--------------|--------------|------|-----|--------|--------|--------|--------| | CD40106BE | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD40106BE | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD40106BEE4 | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD40106BEE4 | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD40106BM | D | SOIC | 14 | 50 | 506.6 | 8 | 3940 | 4.32 | | CD40106BMG4 | D | SOIC | 14 | 50 | 506.6 | 8 | 3940 | 4.32 | SMALL OUTLINE INTEGRATED CIRCUIT #### NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side. - 5. Reference JEDEC registration MS-012, variation AB. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### **MECHANICAL DATA** # NS (R-PDSO-G\*\*) # 14-PINS SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: - a. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. CERAMIC DUAL IN LINE PACKAGE Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4040083-5/G CERAMIC DUAL IN LINE PACKAGE #### NOTES: - 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This package is hermitically sealed with a ceramic lid using glass frit. - His package is remitted by sealed with a ceramic its using glass mit. Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only. Falls within MIL-STD-1835 and GDIP1-T14. CERAMIC DUAL IN LINE PACKAGE # N (R-PDIP-T\*\*) # PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated