

# MOSFET – N-Channel, Shielded Gate, POWERTRENCH® 100 V, 7.5 A, 103 mΩ

## FDMC86116LZ, FDMC86116LZ-L701

### General Description

This N-Channel logic Level MOSFETs are produced using onsemi's advanced POWERTRENCH process that incorporates Shielded Gate technology. This process has been optimized for the on-state resistance and yet maintain superior switching performance. G-S zener has been added to enhance ESD voltage level.

### Features

- Max  $R_{DS(on)} = 103 \text{ m}\Omega$  at  $V_{GS} = 10 \text{ V}$ ,  $I_D = 3.3 \text{ A}$
- Max  $R_{DS(on)} = 153 \text{ m}\Omega$  at  $V_{GS} = 4.5 \text{ V}$ ,  $I_D = 2.7 \text{ A}$
- HBM ESD Protection Level > 3 kV Typical (Note 1)
- 100% UIL Tested
- These Devices are Pb-Free and are RoHS Compliant

### Applications

- DC-DC Conversion



WDFN8 3.3x3.3, 0.65P  
CASE 511DR  
FDMC86116LZ



WDFN8 3.3x3.3, 0.65P  
CASE 511DQ  
FDMC86116LZ-L701

### PIN ASSIGNMENT



### MARKING DIAGRAM



FDMC86116LZ



FDMC86116LZ-L701

|            |                                     |
|------------|-------------------------------------|
| FDMC86116Z | = Specific Device Code              |
| A          | = Assembly Site                     |
| XY         | = 2-Digit Date Code                 |
| KK         | = 2-Digit Lot Run Traceability Code |
| L          | = Wafer Lot Number                  |
| YW         | = Assembly Start Week               |

### ORDERING INFORMATION

See detailed ordering and shipping information on page 6 of this data sheet.

1. The diode connected between gate and source serves only as protection against ESD. No gate overvoltage rating is implied.

# FDMC86116LZ, FDMC86116LZ-L701

**MOSFET MAXIMUM RATINGS** ( $T_A = 25^\circ\text{C}$  unless otherwise noted)

| Symbol         | Parameter                                        |                      |                          | Ratings     | Unit             |
|----------------|--------------------------------------------------|----------------------|--------------------------|-------------|------------------|
| $V_{DS}$       | Drain to Source Voltage                          |                      |                          | 100         | V                |
| $V_{GS}$       | Gate to Source Voltage                           |                      |                          | $\pm 20$    | V                |
| $I_D$          | Drain Current                                    | Continuous           | $T_C = 25^\circ\text{C}$ | 7.5         | A                |
|                |                                                  | Continuous (Note 3a) | $T_A = 25^\circ\text{C}$ | 3.3         |                  |
|                |                                                  | Pulsed               |                          | 15          |                  |
| $E_{AS}$       | Single Pulse Avalanche Energy (Note 2)           |                      |                          | 12          | mJ               |
| $P_D$          | Power Dissipation                                |                      | $T_C = 25^\circ\text{C}$ | 19          | W                |
|                | Power Dissipation (Note 3a)                      |                      | $T_A = 25^\circ\text{C}$ | 2.3         |                  |
| $T_J, T_{STG}$ | Operating and Storage Junction Temperature Range |                      |                          | -55 to +150 | $^\circ\text{C}$ |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

2. Starting  $T_J = 25^\circ\text{C}$ ; N-ch:  $L = 1 \text{ mH}$ ,  $I_{AS} = 5.0 \text{ A}$ ,  $V_{DD} = 90 \text{ V}$ ,  $V_{GS} = 10 \text{ V}$ .

## THERMAL CHARACTERISTICS

| Symbol          | Parameter                                         | Ratings | Unit               |
|-----------------|---------------------------------------------------|---------|--------------------|
| $R_{\theta JC}$ | Thermal Resistance, Junction to Case              | 6.5     | $^\circ\text{C/W}$ |
| $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient (Note 3a) | 53      |                    |

3.  $R_{\theta JA}$  is determined with the device mounted on a 1 in<sup>2</sup> pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR-4 material.  $R_{\theta JC}$  is guaranteed by design while  $R_{\theta CA}$  is determined by the user's board design.



a. 53°C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper



b. 125°C/W when mounted on a minimum pad of 2 oz copper

# FDMC86116LZ, FDMC86116LZ-L701

## ELECTRICAL CHARACTERISTICS (T<sub>J</sub> = 25°C unless otherwise noted)

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Unit |
|--------|-----------|-----------------|-----|-----|-----|------|
|--------|-----------|-----------------|-----|-----|-----|------|

### OFF CHARACTERISTICS

|                                      |                                           |                                                |     |    |     |       |
|--------------------------------------|-------------------------------------------|------------------------------------------------|-----|----|-----|-------|
| BV <sub>DSS</sub>                    | Drain to Source Breakdown Voltage         | I <sub>D</sub> = 250 μA, V <sub>GS</sub> = 0 V | 100 | –  | –   | V     |
| ΔBV <sub>DSS</sub> / ΔT <sub>J</sub> | Breakdown Voltage Temperature Coefficient | I <sub>D</sub> = 250 μA, referenced to 25°C    | –   | 73 | –   | mV/°C |
| I <sub>DSS</sub>                     | Zero Gate Voltage Drain Current           | V <sub>DS</sub> = 80 V, V <sub>GS</sub> = 0 V  | –   | –  | 1   | μA    |
| I <sub>GSS</sub>                     | Gate to Source Leakage Current            | V <sub>GS</sub> = ±20 V, V <sub>DS</sub> = 0 V | –   | –  | ±10 | μA    |

### ON CHARACTERISTICS

|                                        |                                                          |                                                                        |     |     |     |       |
|----------------------------------------|----------------------------------------------------------|------------------------------------------------------------------------|-----|-----|-----|-------|
| V <sub>GS(th)</sub>                    | Gate to Source Threshold Voltage                         | V <sub>GS</sub> = V <sub>DS</sub> , I <sub>D</sub> = 250 μA            | 1.0 | 1.8 | 2.2 | V     |
| ΔV <sub>GS(th)</sub> / ΔT <sub>J</sub> | Gate to Source Threshold Voltage Temperature Coefficient | I <sub>D</sub> = 250 μA, referenced to 25°C                            | –   | –6  | –   | mV/°C |
| R <sub>DS(on)</sub>                    | Static Drain to Source On Resistance                     | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 3.3 A                         | –   | 79  | 103 | mΩ    |
|                                        |                                                          | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 2.7 A                        | –   | 105 | 153 |       |
|                                        |                                                          | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 3.3 A, T <sub>J</sub> = 125°C | –   | 136 | 178 |       |
| g <sub>FS</sub>                        | Forward Transconductance                                 | V <sub>DS</sub> = 5 V, I <sub>D</sub> = 3.3 A                          | –   | 11  | –   | S     |

### DYNAMIC CHARACTERISTICS

|                  |                              |                                                          |   |     |     |    |
|------------------|------------------------------|----------------------------------------------------------|---|-----|-----|----|
| C <sub>iss</sub> | Input Capacitance            | V <sub>DS</sub> = 50 V, V <sub>GS</sub> = 0 V, f = 1 MHz | – | 232 | 310 | pF |
| C <sub>oss</sub> | Output Capacitance           |                                                          | – | 45  | 60  | pF |
| C <sub>rss</sub> | Reverse Transfer Capacitance |                                                          | – | 2.4 | 5   | pF |
| R <sub>g</sub>   | Gate Resistance              |                                                          | – | 0.7 | –   | Ω  |

### SWITCHING CHARACTERISTICS

|                     |                               |                                                                                                |   |     |    |    |
|---------------------|-------------------------------|------------------------------------------------------------------------------------------------|---|-----|----|----|
| t <sub>d(on)</sub>  | Turn-On Delay Time            | V <sub>DD</sub> = 50 V, I <sub>D</sub> = 3.3 A, V <sub>GS</sub> = 10 V, R <sub>GEN</sub> = 6 Ω | – | 4.5 | 10 | ns |
| t <sub>r</sub>      | Rise Time                     |                                                                                                | – | 1.3 | 10 | ns |
| t <sub>d(off)</sub> | Turn-Off Delay Time           |                                                                                                | – | 10  | 20 | ns |
| t <sub>f</sub>      | Fall Time                     |                                                                                                | – | 1.4 | 10 | ns |
| Q <sub>g(TOT)</sub> | Total Gate Charge             | V <sub>GS</sub> = 0 V to 10 V, V <sub>DD</sub> = 50 V, I <sub>D</sub> = 3.3 A                  | – | 4   | 6  | nC |
| Q <sub>g(TOT)</sub> | Total Gate Charge             | V <sub>GS</sub> = 0 V to 4.5 V, V <sub>DD</sub> = 50 V, I <sub>D</sub> = 3.3 A                 | – | 2   | 3  | nC |
| Q <sub>gs</sub>     | Total Gate Charge             | V <sub>DD</sub> = 50 V, I <sub>D</sub> = 3.3 A                                                 | – | 0.8 | –  | nC |
| Q <sub>gd</sub>     | Gate to Drain "Miller" Charge |                                                                                                | – | 0.7 | –  | nC |

### DRAIN-SOURCE DIODE CHARACTERISTICS

|                 |                                       |                                                        |   |      |     |    |
|-----------------|---------------------------------------|--------------------------------------------------------|---|------|-----|----|
| V <sub>SD</sub> | Source to Drain Diode Forward Voltage | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 3.3 A (Note 4) | – | 0.85 | 1.3 | V  |
|                 |                                       | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 2 A (Note 4)   | – | 0.82 | 1.2 |    |
| t <sub>rr</sub> | Reverse Recovery Time                 | I <sub>F</sub> = 3.3 A, di/dt = 100 A/μs               | – | 33   | 54  | ns |
|                 |                                       |                                                        | – | 23   | 38  |    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

4. Pulse Test: Pulse Width < 300 μs, Duty cycle < 2.0%.

# FDMC86116LZ, FDMC86116LZ-L701

## TYPICAL CHARACTERISTICS ( $T_J = 25^\circ\text{C}$ UNLESS OTHERWISE NOTED)



Figure 1. On Region Characteristics



Figure 2. Normalized On-Resistance vs. Drain Current and Gate Voltage



Figure 3. Normalized On Resistance vs. Junction Temperature



Figure 4. On-Resistance vs. Gate to Source Voltage



Figure 5. Transfer Characteristics



Figure 6. Source to Drain Diode Forward Voltage vs. Source Current

# FDMC86116LZ, FDMC86116LZ-L701

## TYPICAL CHARACTERISTICS (CONTINUED)

( $T_J = 25^\circ\text{C}$  UNLESS OTHERWISE NOTED)



Figure 7. Gate Charge Characteristics



Figure 8. Capacitance vs. Drain to Source Voltage



Figure 9. Unclamped Inductive Switching Capability



Figure 10. Gate Leakage Current vs. Gate to Source Voltage



Figure 11. Maximum Continuous Drain Current vs. Case Temperature



Figure 12. Forward Bias Safe Operating Area

# FDMC86116LZ, FDMC86116LZ-L701

## TYPICAL CHARACTERISTICS (CONTINUED)

( $T_J = 25^\circ\text{C}$  UNLESS OTHERWISE NOTED)



Figure 13. Single pulse Maximum Power Dissipation



Figure 14. Junction-to-Ambient Transient Thermal Response Curve

## ORDERING INFORMATION

| Device           | Device Marking | Package Type                                  | Reel Size | Tape Width | Shipping <sup>†</sup> |
|------------------|----------------|-----------------------------------------------|-----------|------------|-----------------------|
| FDMC86116LZ      | FDMC86116Z     | WDFN8 3.3x3.3, 0.65P<br>Power 33<br>(Pb-Free) | 13"       | 12 mm      | 3000 / Tape & Reel    |
| FDMC86116LZ-L701 | FDMC86116Z     | WDFN8 3.3x3.3, 0.65P<br>Power 33<br>(Pb-Free) | 13"       | 12 mm      | 3000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, [BRD8011/D](#).

POWERTRENCH is a registered trademark of Semiconductor Components Industries, LLC dba “**onsemi**” or its affiliates and/or subsidiaries in the United States and/or other countries.

## WDFN8 3.3x3.3, 0.65P

CASE 511DQ  
ISSUE O

DATE 31 OCT 2016



|                  |                      |                                                                                                                                                                                     |
|------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DOCUMENT NUMBER: | 98AON13648G          | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |
| DESCRIPTION:     | WDFN8 3.3x3.3, 0.65P | PAGE 1 OF 2                                                                                                                                                                         |

onsemi and Onsemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

**WDFN8 3.3x3.3, 0.65P**

CASE 511DQ

ISSUE O

DATE 31 OCT 2016

**NOTES:**

- A. PACKAGE DOES NOT FULLY CONFORM TO JEDEC REGISTRATION MO-240.
- B. DIMENSIONS ARE IN MILLIMETERS.
- C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 2009.
- D. LAND PATTERN RECOMMENDATION IS EXISTING INDUSTRY LAND PATTERN
- E. DIMENSIONS DO NOT INCLUDE BURRS OR MOLD FLASH. BURRS OR MOLD FLASH SHALL NOT EXCEED 0.10MM.

|                  |                      |                                                                                                                                                                                     |
|------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DOCUMENT NUMBER: | 98AON13648G          | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |
| DESCRIPTION:     | WDFN8 3.3x3.3, 0.65P | PAGE 2 OF 2                                                                                                                                                                         |

**onsemi** and **ONSEMI** are trademarks of Semiconductor Components Industries, LLC dba **onsemi** or its subsidiaries in the United States and/or other countries. **onsemi** reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.



## WDFN8 3.3x3.3, 0.65P

CASE 511DR  
ISSUE B

DATE 02 FEB 2022



TOP VIEW



SIDE VIEW



BOTTOM VIEW

GENERIC  
MARKING DIAGRAM\*

(Note: Microdot may be in either location)

XXXX = Specific Device Code  
 A = Assembly Location  
 Y = Year  
 WW = Work Week  
 □ = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

## NOTES:

- A. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 2009.
- B. SEATING PLANE IS DEFINED BY TERMINAL TIPS ONLY
- C. BODY DIMENSIONS DO NOT INCLUDE MOLD FLASH PROTRUSIONS NOR GATE BURRS. MOLD FLASH PROTRUSION OR GATE BURR DOES NOT EXCEED 0.150MM.

| DIM | MILLIMETERS |      |      |
|-----|-------------|------|------|
|     | MIN         | NOM  | MAX  |
| A   | 0.70        | 0.75 | 0.80 |
| A1  | 0.00        | -    | 0.05 |
| A3  | 0.15        | 0.20 | 0.25 |
| b   | 0.27        | 0.32 | 0.37 |
| D   | 3.20        | 3.30 | 3.40 |
| D1  | 3.10        | 3.20 | 3.30 |
| D3  | 2.17        | 2.27 | 2.37 |
| E   | 3.20        | 3.30 | 3.40 |
| E1  | 2.90        | 3.00 | 3.10 |
| E2  | 1.95        | 2.05 | 2.15 |
| E3  | 0.15        | 0.20 | 0.25 |
| E4  | 0.30        | 0.40 | 0.50 |
| E5  | 0.40 REF    |      |      |
| e   | 0.65 BSC    |      |      |
| L   | 0.30        | 0.40 | 0.50 |
| Θ   | 0°          | -    | 12°  |



## RECOMMENDED LAND PATTERN

\*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ON SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D.

|                  |                      |                                                                                                                                                                                     |
|------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DOCUMENT NUMBER: | 98AON13650G          | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |
| DESCRIPTION:     | WDFN8 3.3x3.3, 0.65P | PAGE 1 OF 1                                                                                                                                                                         |

onsemi and Onsemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

**onsemi**, **ONSEMI**, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "**onsemi**" or its affiliates and/or subsidiaries in the United States and/or other countries. **onsemi** owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of **onsemi**'s product/patent coverage may be accessed at [www.onsemi.com/site/pdf/Patent-Marking.pdf](http://www.onsemi.com/site/pdf/Patent-Marking.pdf). **onsemi** reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and **onsemi** makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## ADDITIONAL INFORMATION

### TECHNICAL PUBLICATIONS:

Technical Library: [www.onsemi.com/design/resources/technical-documentation](http://www.onsemi.com/design/resources/technical-documentation)  
onsemi Website: [www.onsemi.com](http://www.onsemi.com)

### ONLINE SUPPORT: [www.onsemi.com/support](http://www.onsemi.com/support)

For additional information, please contact your local Sales Representative at  
[www.onsemi.com/support/sales](http://www.onsemi.com/support/sales)

