

LTC1069-6

### Single Supply, Very Low Power, Elliptic Lowpass Filter

#### FEATURES

- 8th Order Elliptic Filter in SO-8 Package
- Single 3V Operation: Supply Current: 1mA (Typ) f<sub>CUTOFF</sub>: 14kHz (Max) S/N Ratio: 72dB
- Single 5V Operation: Supply Current: 1.2mA (Typ) f<sub>CUTOFF</sub>: 20kHz (Max) S/N Ratio: 79dB
- ±0.1dB Passband Ripple Up to 0.9f<sub>CUTOFF</sub> (Typ)
- 42dB Attenuation at 1.3f<sub>CUTOFF</sub>
- 66dB Attenuation at 2.0f<sub>CUTOFF</sub>
- 70dB Attenuation at 2.1f<sub>CUTOFF</sub>
- Wide Dynamic Range, 75dB or More (S/N + THD), Under Single 5V Operation
- Wideband Noise: 120µV<sub>RMS</sub>
- Clock-to-f<sub>CUTOFF</sub> Ratio: 50:1
- Internal Sample Rate: 100:1

#### **APPLICATIONS**

- Handheld Instruments
- Telecommunication Filters
- Antialiasing Filters
- Smoothing Filters
- Audio
- Multimedia

All registered trademarks and trademarks are the property of their respective owners.

### DESCRIPTION

The LTC®1069-6 is a monolithic low power, 8th order lowpass filter optimized for single 3V or single 5V supply operation. The LTC1069-6 typically consumes 1mA under single 3V supply operation and 1.2mA under 5V operation.

The cutoff frequency of the LTC1069-6 is clock tunable and it is equal to the clock frequency divided by 50. The input signal is sampled twice per clock cycle to lower the risk of aliasing.

The typical passband ripple is  $\pm 0.1$ dB up to  $0.9f_{CUTOFF}$ . The gain at  $f_{CUTOFF}$  is -0.7dB. The transition band of the LTC1069-6 features progressive attenuation reaching 42dB at  $1.3f_{CUTOFF}$  and 70dB at  $2.1f_{CUTOFF}$ . The maximum stopband attenuation is 72dB.

The LTC1069-6 can be clock tuned for cutoff frequencies up to 20kHz (single 5V supply) and for cutoff frequencies up to 14kHz (single 3V supply).

The low power feature of the LTC1069-6 does not penalize the device's dynamic range. With single 5V supply and an input range of  $0.4V_{RMS}$  to  $1.4V_{RMS}$ , the Signal-to-(Noise + THD) ratio is  $\geq$ 70dB. The wideband noise of the LTC1069-6 is  $125\mu V_{RMS}$ .

Other filter responses with higher speed can be obtained. Please contact Analog Devices Marketing for details.

The LTC1069-6 is available in an 8-pin SO package.

### TYPICAL APPLICATION





#### Frequency Response



### **ABSOLUTE MAXIMUM RATINGS**

| Total Supply Voltage (V <sup>+</sup> to V <sup>-</sup> ) | 12V           |
|----------------------------------------------------------|---------------|
| Operating Temperature Range                              |               |
| LTC1069-6C                                               | 0°C to 70°C   |
| LTC1069-6I                                               | 40°C to 85°C  |
| Storage Temperature                                      | 65°C to 150°C |
| Lead Temperature (Soldering, 10 sec)                     | 300°C         |

### PIN CONFIGURATION



### ORDER INFORMATION

| LEAD FREE FINISH | TAPE AND REEL      | PART MARKING | PACKAGE DESCRIPTION | TEMPERATURE RANGE |
|------------------|--------------------|--------------|---------------------|-------------------|
| LTC1069-6CS8#PBF | LTC1069-6CS8#TRPBF | 10696        | 8-Lead Plastic SO   | 0°C to 70°C       |
| LTC1069-6IS8#PBF | LTC1069-6IS8#TRPBF | 106961       | 8-Lead Plastic SO   | -40°C to 85°C     |

Contact the factory for parts specified with wider operating temperature ranges.

Tape and reel specifications. Some packages are available in 500 unit reels through designated sales channels with #TRMPBF suffix.

# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range. f<sub>CUTOFF</sub> is the filter's cutoff frequency and is equal to f<sub>CLK</sub>/50. The f<sub>CLK</sub> signal level is TTL or CMOS (clock rise or fall time $\leq 1\mu$ s) R<sub>L</sub> = 10k, V<sub>S</sub> = 5V, T<sub>A</sub> = 25°C, unless otherwise specified. All AC gains are measured relative to the passband gain.

| SYMBOL                                        | CONDITIONS                                                                                                  |   | MIN            | ТҮР          | MAX          | UNITS    |
|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------|---|----------------|--------------|--------------|----------|
| Passband Gain ( $f_{IN} \le 0.2 f_{CUTOFF}$ ) | $V_{S}$ = 5V, f <sub>CLK</sub> = 200kHz<br>f <sub>TEST</sub> = 0.25kHz, V <sub>IN</sub> = 1V <sub>RMS</sub> | • | -0.25<br>-0.30 | 0.1<br>0.1   | 0.45<br>0.50 | db<br>db |
|                                               | $V_S$ = 3V, $f_{CLK}$ = 200kHz<br>$f_{TEST}$ = 0.25kHz, $V_{IN}$ = 0.5 $V_{RMS}$                            | • | -0.25<br>-0.30 | 0.1<br>0.1   | 0.45<br>0.50 | db<br>db |
| Gain at 0.50f <sub>CUTOFF</sub>               | $V_S = 5V$ , $f_{CLK} = 200$ kHz<br>$f_{TEST} = 2.0$ kHz, $V_{IN} = 1V_{RMS}$                               | • | -0.10<br>-0.15 | 0.07<br>0.07 | 0.25<br>0.30 | db<br>db |
|                                               | $V_S = 3V$ , $f_{CLK} = 200$ kHz<br>$f_{TEST} = 2.0$ kHz, $V_{IN} = 0.5 V_{RMS}$                            | • | -0.15<br>-0.20 | 0.07<br>0.07 | 0.25<br>0.30 | db<br>db |
| Gain at 0.75f <sub>CUTOFF</sub>               | $V_S = 5V$ , $f_{CLK} = 200$ kHz<br>$f_{TEST} = 3.0$ kHz, $V_{IN} = 1V_{RMS}$                               | • | -0.25<br>-0.30 | 0<br>0       | 0.25<br>0.30 | db<br>db |
|                                               | $V_S$ = 3V, f <sub>CLK</sub> = 200kHz<br>f <sub>TEST</sub> = 3.0kHz, V <sub>IN</sub> = 0.5V <sub>RMS</sub>  | • | -0.25<br>-0.30 | 0<br>0       | 0.25<br>0.30 | db<br>db |
| Gain at 0.90f <sub>CUTOFF</sub>               | $V_S = 5V$ , $f_{CLK} = 200$ kHz<br>$f_{TEST} = 3.6$ kHz, $V_{IN} = 1V_{RMS}$                               | • | -0.25<br>-0.25 | 0.1<br>0.1   | 0.45<br>0.45 | db<br>db |
|                                               | $V_S = 3V$ , $f_{CLK} = 200$ kHz<br>$f_{TEST} = 3.6$ kHz, $V_{IN} = 0.5V_{RMS}$                             | • | -0.25<br>-0.30 | 0.1<br>0.1   | 0.45<br>0.50 | db<br>db |
| Gain at 0.95f <sub>CUTOFF</sub>               | $V_S = 5V$ , $f_{CLK} = 200$ kHz<br>$f_{TEST} = 3.8$ kHz, $V_{IN} = 1V_{RMS}$                               | • | -0.45<br>-0.55 | 0.05<br>0.05 | 0.25<br>0.25 | db<br>db |
|                                               | $V_S$ = 3V, $f_{CLK}$ = 200kHz<br>$f_{TEST}$ = 3.8kHz, $V_{IN}$ = 0.5 $V_{RMS}$                             | • | -0.45<br>-0.55 | 0.05<br>0.05 | 0.25<br>0.35 | db<br>db |

**ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating temperature range. f<sub>CUTOFF</sub> is the filter's cutoff frequency and is equal to f<sub>CLK</sub>/50. The f<sub>CLK</sub> signal level is TTL or CMOS (clock rise or fall time  $\leq 1\mu$ s) R<sub>L</sub> = 10k, V<sub>S</sub> = 5V, T<sub>A</sub> = 25°C, unless otherwise specified. All AC gains are measured relative to the passband gain.

| SYMBOL                            | CONDITIONS                                                                                                                                                   |   | MIN            | ТҮР            | MAX                 | UNITS                                |
|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----------------|----------------|---------------------|--------------------------------------|
| Gain at f <sub>CUTOFF</sub>       | $V_{S}$ = 5V, f <sub>CLK</sub> = 200kHz<br>f <sub>TEST</sub> = 4.0kHz, V <sub>IN</sub> = 1V <sub>RMS</sub>                                                   | • | -1.50<br>-1.65 | -0.07<br>-0.07 | -0.20<br>-0.25      | db<br>db                             |
|                                   | $V_S$ = 3V, f <sub>CLK</sub> = 200kHz<br>f <sub>TEST</sub> = 4.0kHz, V <sub>IN</sub> = 0.5V <sub>RMS</sub>                                                   | • | -1.5<br>-1.7   | -0.07<br>-0.07 | 0<br>0              | db<br>db                             |
| Gain at 1.30f <sub>CUTOFF</sub>   | $V_{S}$ = 5V, f <sub>CLK</sub> = 200kHz<br>f <sub>TEST</sub> = 5.2kHz, V <sub>IN</sub> = 1V <sub>RMS</sub>                                                   | • |                | -42<br>-42     | -40<br>-39          | db<br>db                             |
|                                   | $V_S$ = 3V, f <sub>CLK</sub> = 200kHz<br>f <sub>TEST</sub> = 5.2kHz, V <sub>IN</sub> = 0.5V <sub>RMS</sub>                                                   | • |                | -41<br>-41     | -38<br>-37          | db<br>db                             |
| Gain at 2.00f <sub>CUTOFF</sub>   | $V_{S}$ = 5V, f <sub>CLK</sub> = 200kHz<br>f <sub>TEST</sub> = 8.0kHz, V <sub>IN</sub> = 1V <sub>RMS</sub>                                                   | • |                | -66<br>-66     | 61<br>60            | db<br>db                             |
|                                   | $V_S$ = 3V, f <sub>CLK</sub> = 200kHz<br>f <sub>TEST</sub> = 8.0kHz, V <sub>IN</sub> = 0.5V <sub>RMS</sub>                                                   | • |                | -66<br>-66     | 60<br>59            | db<br>dB                             |
| Gain at 0.95f <sub>CUTOFF</sub>   | $V_S$ = 5V, $f_{CLK}$ = 400kHz, $f_{TEST}$ = 7.6kHz, $V_{IN}$ = 1 $V_{RMS}$<br>$V_S$ = 3V, $f_{CLK}$ = 400kHz, $f_{TEST}$ = 7.6kHz, $V_{IN}$ = 0.5 $V_{RMS}$ |   | -0.5<br>-0.5   | 0.15<br>0      | 0.5<br>0.5          | db<br>db                             |
| Output DC Offset (Note 1)         | $V_S = 5V$ , $f_{CLK} = 100$ kHz<br>$V_S = 3V$ , $f_{CLK} = 100$ kHz                                                                                         |   |                | 50<br>30       | 175<br>135          | mV<br>mV                             |
| Output DC Offset Tempco           | $V_{\rm S}$ = 5V, $V_{\rm S}$ = 3V                                                                                                                           |   |                | 30             |                     | μV/°C                                |
| Output Voltage Swing (Note 2)     | V <sub>S</sub> = 5V, f <sub>CLK</sub> = 100kHz                                                                                                               | • | 3.4<br>3.2     | 4.2<br>4.2     |                     | V <sub>P-P</sub><br>V <sub>P-P</sub> |
|                                   | V <sub>S</sub> = 3V, f <sub>CLK</sub> = 100kHz                                                                                                               | • | 1.6<br>1.6     | 2.0<br>2.0     |                     | V <sub>P-P</sub><br>V <sub>P-P</sub> |
| Power Supply Current              | V <sub>S</sub> = 5V, f <sub>CLK</sub> = 100kHz                                                                                                               | • |                | 1.2            | 1.60<br>1.65        | mA<br>mA                             |
|                                   | $V_{\rm S}$ = 3V, f <sub>CLK</sub> = 100kHz                                                                                                                  | • |                | 1              | 1.40<br>1.55        | mA<br>mA                             |
| Maximum Clock Frequency           | $V_{S} = 5V$<br>$V_{S} = 3V$                                                                                                                                 |   |                | 1<br>0.7       |                     | MHz<br>MHz                           |
| Input Frequency Range             |                                                                                                                                                              |   | 0              |                | $<(f_{CLK} - 2f_C)$ |                                      |
| Input Resistance                  |                                                                                                                                                              |   | 35             | 50             | 80                  | kΩ                                   |
| Operating Supply Voltage (Note 3) |                                                                                                                                                              |   | 3              |                | 10                  | V                                    |

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

Note 2: The input offset voltage is measured with respect to AGND (Pin 1). The input (Pin 4) is also shorted to the AGND pin. The analog ground pin potential is internally set to (0.437)(V<sub>SUPPLY</sub>).

Note 3: The input voltage can swing to either rail (V<sup>+</sup> or ground); the output typically swings 50mV from ground and 0.8V from V<sup>+</sup>.

Note 4: The LTC1069-6 is optimized for 3V and 5V operation. Although the device can operate with a single 10V supply or ±5V, the total harmonic distortion will be degraded. For single 10V or ±5V supply operation we recommend to use the LTC1069-1.

Downloaded from Arrow.com.

### **TYPICAL PERFORMANCE CHARACTERISTICS**







Passband Gain vs Clock Frequency







#### Amplitude Response vs Supply Voltage



Phase vs Frequency







**Transient Response** 



#### **TYPICAL PERFORMANCE CHARACTERISTICS**



#### PIN FUNCTIONS

**AGND (Pin 1):** Analog Ground. The quality of the analog signal ground can affect the filter performance. For either single or dual supply operation, an analog ground plane surrounding the package is recommended. The analog ground plane should be connected to any digital ground at a single point. For single supply operation, Pin 1 should be bypassed to the analog ground plane with a  $0.47\mu$ F capacitor or larger. An internal resistive divider biases Pin 1 to 0.4366 times the total power supply of the device (Figure 1). That is, with a single 5V supply, the potential at Pin 1 is 2.183V ±1%. As the LTC1069-6 is optimized







### PIN FUNCTIONS

for single supply operation, the internal biasing of Pin 1 allows optimum output swing. The AGND pin should be buffered if used to bias other ICs. Figure 2 shows the connections for single supply operation.



Figure 2. Connections for Single Supply Operation

**V<sup>+</sup>**, **V<sup>-</sup>** (Pins 2, 7): Power Supply Pins. The V<sup>+</sup> (Pin 2) and the V<sup>-</sup> (Pin 7, if used) should be bypassed with a  $0.1\mu$ F capacitor to an adequate analog ground. The filter's power supplies should be isolated from other digital or high voltage analog supplies. A low noise linear supply is recommended. Switching power supplies will lower the signal-to-noise ratio of the filter. Unlike previous monolithic filters, the power supplies can be applied in any order, that is, the positive supply can be applied before the negative supply and vice versa. Figure 3 shows the connection for dual supply operation.



Figure 3. Connections for Dual Supply Operation

**NC (Pins 3, 6):** No Connection. Pins 3 and 6 are not connected to any internal circuitry; they should be tied to ground.

 $V_{IN}$  (Pin 4): Filter Input Pin. The Filter Input pin is internally connected to the inverting input of an op amp through a 50k resistor.

CLK (Pin 5): Clock Input Pin. Any TTL or CMOS clock source with a square wave output and 50% duty cycle (±10%) is an adequate clock source for the device. The power supply for the clock source should not necessarily be the filter's power supply. The analog ground of the filter should be connected to the clock's ground at a single point only. Table 1 shows the clock's low and high level threshold value for a dual or single supply operation. A pulse generator can be used as a clock source provided the high level ON time is greater than  $0.42\mu s$  (V<sub>S</sub> = ±5V). Sine waves less than 100kHz are not recommended for clock frequencies because, excessive slow clock rise or fall times generate internal clock jitter. The maximum clock rise or fall time is 1µs. The clock signal should be routed from the right side of the IC package to avoid coupling into any input or output analog signal path. A 1k resistor between the clock source and the Clock Input (Pin 5) will slow down the rise and fall times of the clock to further reduce charge coupling (Figure 1).

Table 1. Clock Source High and Low Thresholds

| V                      |            |           |  |  |  |
|------------------------|------------|-----------|--|--|--|
| POWER SUPPLY           | HIGH LEVEL | LOW LEVEL |  |  |  |
| Dual Supply = $\pm 5V$ | 1.5V       | 0.5V      |  |  |  |
| Single Supply = 10V    | 6.5V       | 5.5V      |  |  |  |
| Single Supply = 5V     | 1.5V       | 0.5V      |  |  |  |
| Single Supply = 3.3V   | 1.2V       | 0.5V      |  |  |  |

 $V_{OUT}$  (Pin 8): Filter Output Pin. Pin 8 is the output of the filter, and it can source 8mA or sink 1mA. The total harmonic distortion of the filter will degrade when driving coaxial cables or loads less than 20k without an output buffer.

## **APPLICATIONS INFORMATION**

#### Temperature Behavior

The power supply current of the LTC1069-6 has a positive temperature coefficient. The GBW product of its internal op amps is nearly constant and the speed of the device does not degrade at high temperatures. Figure 4a, Figure 4b and Figure 4c show the behavior of the passband of the device for various supplies and temperatures. The filter has a passband behavior which is temperature independent.

#### **Clock Feedthrough**

The clock feedthrough is defined as the RMS value of the clock frequency and its harmonics that are present at the filter's Output (Pin 8). The clock feedthrough is tested with the Input (Pin 4) shorted to AGND (Pin 1) and depends on PC board layout and on the value of the power supplies. With proper layout techniques the values of the clock feedthrough are shown in Table 2.

| Vs   | CLOCK FEEDTHROUGH    |
|------|----------------------|
| 3.3V | 100µV <sub>RMS</sub> |
| 5V   | 170μV <sub>RMS</sub> |
| 10V  | 350µV <sub>RMS</sub> |

Any parasitic switching transients during the rising and falling edges of the incoming clock are not part of the clock feedthrough specifications. Switching transients have frequency contents much higher than the applied clock; their amplitude strongly depends on scope probing techniques as well as grounding and power supply bypassing. The clock feedthrough can be reduced by adding a single RC lowpass filter at the Output (Pin 8).

#### Wideband Noise

The wideband noise of the filter is the total RMS value of the device's noise spectral density and determines the operating signal-to-noise ratio. The frequency contents of the wideband noise lie within the filter's passband. The wideband noise cannot be reduced by adding post filtering. The total wideband noise is nearly independent of the clock frequency and depends slightly on the power





(4b)





(4c)



### **APPLICATIONS INFORMATION**

supply voltage (see Table 3). The clock feedthrough specifications are not part of the wideband noise.

#### Table 3. Wideband Noise

| Vs   | WIDEBAND NOISE       |
|------|----------------------|
| 3.3V | 118µV <sub>RMS</sub> |
| 5V   | 123µV <sub>RMS</sub> |
| ±5V  | 127µV <sub>RMS</sub> |

#### Aliasing

Aliasing is an inherent phenomenon of sampled data systems and occurs for input frequencies approaching the sampling frequency. The internal sampling frequency of the LTC1069-6 is 100 times its cutoff frequency. For instance, if a 98.5kHz, 100mV<sub>RMS</sub> signal is applied at the

PACKAGE DESCRIPTION



input of an LTC1069-6 operating with a 50kHz clock, a 1.5kHz,  $484\mu V_{RMS}$  alias signal will appear at the filter out-

| f <sub>CLK</sub> /f <sub>C</sub> = 50:1, f <sub>CUTOFF</sub> | f <sub>CLK</sub> /f <sub>C</sub> = 50:1, f <sub>CUTOFF</sub> = 1kHz |     |  |  |  |  |
|--------------------------------------------------------------|---------------------------------------------------------------------|-----|--|--|--|--|
| 96 (or 104)                                                  | -78.3                                                               | 4.0 |  |  |  |  |
| 97 (or 103)                                                  | -70.4                                                               | 3.0 |  |  |  |  |
| 98 (or 102)                                                  | -80.6                                                               | 2.0 |  |  |  |  |
| 98.5 (or 101.5)                                              | -46.3                                                               | 1.5 |  |  |  |  |
| 99 (or 101)                                                  | -2.8                                                                | 1.0 |  |  |  |  |
| 99.5 (or 100.5)                                              | -1.38                                                               | 0.5 |  |  |  |  |

#### S8 Package 8-Lead Plastic Small Outline (Narrow .150 Inch) (Reference LTC DWG # 05-08-1610 Rev G)



#### **REVISION HISTORY** (Revision history begins at Rev B)

| REV | DATE  | DESCRIPTION                                                | PAGE NUMBER |
|-----|-------|------------------------------------------------------------|-------------|
| В   | 05/21 | Gain at 0.95f <sub>CUTOFF</sub> , $V_S = 5V$ limit update. | 2           |

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.



### TYPICAL APPLICATION

#### Single 5V Operation with Power Shutdown



#### Single 3V Supply Operation with Output Buffer



Single 3V Supply Voice Band Lowpass Filter with Rail-to-Rail Input and Output



### **RELATED PARTS**

| PART NUMBER | DESCRIPTION                                                         | COMMENTS                                                       |
|-------------|---------------------------------------------------------------------|----------------------------------------------------------------|
| LTC1068     | Very Low Noise, High Accuracy, Quad Universal Filter Building Block | User-Configurable, SSOP Package                                |
| LTC1069-1   | Low Power, Progressive Elliptic LPF                                 | f <sub>CLK</sub> /f <sub>C</sub> Ratio 100:1, 8-Pin SO Package |
| LTC1164-5   | Low Power 8th Order Butterworth LPF                                 | f <sub>CLK</sub> /f <sub>C</sub> Ratio 100:1 and 50:1          |
| LTC1164-6   | Low Power 8th Order Elliptic LPF                                    | f <sub>CLK</sub> /f <sub>C</sub> Ratio 100:1 and 50:1          |
| LTC1164-7   | Low Power 8th Order Linear Phase LPF                                | f <sub>CLK</sub> /f <sub>C</sub> Ratio 100:1 and 50:1          |

