

# **Data Sheet**

# Hot Swap Controller in 6-Lead TSOT Package

# ADM4210

#### **FEATURES**

Controls supply rails from 2.7 V to 16.5 V

- Allows protected board removal and insertion to a live backplane
- External sense resistor provides adjustable analog current limit with circuit breaker

Peak fault current limited with fast response

- Charge pumped gate drive for external N-FET switch
- Automatic retry or latch-off during current fault

Undervoltage lockout

Low profile (1 mm), 6-lead, TSOT package

Pin compatible with LTC4210-1 and LTC4210-2

#### APPLICATIONS

Hot swap board insertion: line cards, raid systems Industrial high-side switches/circuit breakers Electronic circuit breakers

#### **GENERAL DESCRIPTION**

The ADM4210 is a hot swap controller that safely enables a printed circuit board to be removed and inserted to a live backplane. This is achieved using an external N-channel power MOSFET with a current control loop that monitors the load current through a sense resistor. An internal charge pump is used to enhance the gate of the N-channel FET. When an overcurrent condition is detected, the gate voltage of the FET is reduced to limit the current flowing through the sense resistor. During an overcurrent condition, the TIMER cap determines the amount of time the FET remains at a current limiting mode of operation until it is shut down. The ON (ON-CLR) pin is the enable input for the device and can be used to monitor the input supply voltage. The ADM4210 operates with a supply voltage ranging from 2.7 V to 16.5 V.

The ADM4210 is available in two options: the ADM4210-1 with automatic retry for overcurrent fault and the ADM4210-2 with latch off for an overcurrent fault. Toggling the ON (ON-CLR) pin resets a latched fault. The ADM4210 is packaged in a 6-lead TSOT.

### FUNCTIONAL BLOCK DIAGRAM





Figure 2. Start-Up Sequence

#### Rev. A

#### Document Feedback

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2006-2013 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com

# ADM4210\* PRODUCT PAGE QUICK LINKS

Last Content Update: 12/18/2017

# 

View a parametric search of comparable parts.

### DOCUMENTATION

#### Data Sheet

ADM4210: Hot Swap Controller in 6-Lead TSOT Package
Data Sheet

### REFERENCE MATERIALS

#### **Solutions Bulletins & Brochures**

• Hot Swap And Power Monitoring Bulletin

# DESIGN RESOURCES

- ADM4210 Material Declaration
- PCN-PDN Information
- Quality And Reliability
- Symbols and Footprints

## DISCUSSIONS

View all ADM4210 EngineerZone Discussions.

# SAMPLE AND BUY

Visit the product page to see pricing options.

## TECHNICAL SUPPORT

Submit a technical question or find your regional support number.

# DOCUMENT FEEDBACK

Submit feedback for this data sheet.

This page is dynamically generated by Analog Devices, Inc., and inserted into this data sheet. A dynamic change to the content on this page will not trigger a change to either the revision number or the content of the product data sheet. This dynamic page may be frequently modified.

# **TABLE OF CONTENTS**

| Features 1                                   |
|----------------------------------------------|
| Applications1                                |
| General Description                          |
| Functional Block Diagram1                    |
| Revision History                             |
| Specifications                               |
| Absolute Maximum Ratings                     |
| Thermal Characteristics                      |
| ESD Caution                                  |
| Pin Configurations and Function Descriptions |
| Typical Performance Characteristics          |
| Theory of Operation11                        |
| Overview                                     |

| . 1 | UVLO11                           |
|-----|----------------------------------|
| . 1 | ON (ON-CLR) Pin11                |
| . 1 | GATE 11                          |
| . 1 | Current Limit Function11         |
| . 2 | Calculating the Current Limit11  |
| . 3 | Circuit Breaker Function12       |
| . 4 | Timer Function12                 |
| . 4 | Power-Up Timing Cycle12          |
| . 4 | Circuit Breaker Timing Cycle13   |
| . 5 | Automatic Retry or Latched Off13 |
| . 6 | Outline Dimensions14             |
| 11  | Ordering Guide14                 |

### **REVISION HISTORY**

| 11/13—Rev. 0 to Rev. A |  |
|------------------------|--|
| Changes to Figure 33   |  |

7/06—Revision 0: Initial Version

# **SPECIFICATIONS**

 $V_{CC}$  = 2.7 V to 16.5 V,  $T_A$  =  $-40^\circ C$  to +85°C, typical values at  $T_A$  = 25°C, unless otherwise noted.

#### Table 1.

| Parameter                                     | Symbol                    | Min  | Тур  | Max  | Unit | Conditions                                                                                         |
|-----------------------------------------------|---------------------------|------|------|------|------|----------------------------------------------------------------------------------------------------|
| V <sub>CC</sub> PIN                           |                           |      |      |      |      |                                                                                                    |
| Operating Voltage Range                       | Vcc                       | 2.7  |      | 16.5 | V    |                                                                                                    |
| Supply Current                                | lcc                       |      | 0.65 | 3.5  | mA   |                                                                                                    |
| Undervoltage Lockout                          | VUVLO                     | 2.2  | 2.5  | 2.65 | V    | V <sub>cc</sub> rising                                                                             |
| Undervoltage Lockout Hysteresis               | VUVLOHYS                  |      | 100  |      | mV   |                                                                                                    |
| ON (ON-CLR) PIN                               |                           |      |      |      |      |                                                                                                    |
| Input Current                                 | I <sub>INON</sub>         | -10  | 0    | +10  | μA   |                                                                                                    |
| Threshold                                     | Von                       | 1.22 | 1.3  | 1.38 | V    | ON rising                                                                                          |
| Threshold Hysteresis                          | VONHYST                   |      | 80   |      | mV   | _                                                                                                  |
| SENSE PIN                                     |                           |      |      |      |      |                                                                                                    |
| Input Current                                 | IINSENSE                  | -10  | +5   | +10  | μΑ   | $V_{SENSE} = V_{CC}$                                                                               |
| Circuit Breaker Limit Voltage                 | Vcb                       | 44   | 50   | 56   | mV   | $V_{CB} = (V_{CC} - V_{SENSE})$                                                                    |
| GATE PIN                                      |                           |      |      |      |      |                                                                                                    |
| Pull-Up Current                               | IGATEUP                   | -5   | -10  | -15  | μΑ   | $V_{GATE} = 0 V$                                                                                   |
| Pull-Down Current                             | IGATEDN                   |      | 25   |      | mA   | $V_{TIMER} = 1.5 V$ , $V_{GATE} = 3 V or$                                                          |
|                                               |                           |      |      |      |      | $V_{ON} = 0 V$ , $V_{GATE} = 3 V or$                                                               |
|                                               |                           |      |      |      |      | $V_{CC} - V_{SENSE} = 100 \text{ mV}, V_{GATE} = 3 \text{ V}$                                      |
| Gate Drive Voltage                            | VGATE                     |      |      |      |      |                                                                                                    |
|                                               |                           | 4.5  | 7.5  | 10   | V    | $V_{GATE} - V_{CC}$ , $V_{CC} = 3 V$                                                               |
|                                               |                           | 5.0  | 8.5  | 12   | V    | $V_{GATE} - V_{CC}$ , $V_{CC} = 3.3 V$                                                             |
|                                               |                           | 8.75 | 12   | 16   | V    | $V_{GATE} - V_{CC}, V_{CC} = 5 V$                                                                  |
|                                               |                           | 7.6  | 12   | 16   | V    | $V_{GATE} - V_{CC}, V_{CC} = 12 V$                                                                 |
|                                               |                           | 6.0  | 11   | 18   | V    | $V_{GATE} - V_{CC}$ , $V_{CC} = 15 V$                                                              |
| TIMER PIN                                     |                           |      |      |      |      |                                                                                                    |
| Pull-Up Current                               | ITIMERUP                  | -2   | -5   | -8.5 | μΑ   | Initial cycle, $V_{\text{TIMER}} = 1 \text{ V}$                                                    |
|                                               |                           | -25  | -60  | -100 | μΑ   | During current fault, $V_{TIMER} = 1 V$                                                            |
| Pull-Down Current                             | ITIMERDN                  |      | 2    | 3.5  | μΑ   | After current fault, $V_{\text{TIMER}} = 1 \text{ V}$                                              |
|                                               |                           |      | 100  |      | μΑ   | Normal operation, $V_{\text{TIMER}} = 1 \text{ V}$                                                 |
| Threshold High                                | VTIMERH                   | 1.22 | 1.3  | 1.38 | V    | TIMER rising                                                                                       |
| Threshold Low                                 | VTIMERL                   | 0.15 | 0.2  | 0.25 | V    | TIMER falling                                                                                      |
| toff                                          |                           |      |      |      |      |                                                                                                    |
| Turn-Off Time (TIMER Rise to GATE Fall)       | t <sub>OFF(TMRHIGH)</sub> |      | 1    |      | μs   | $V_{\text{TIMER}} = 0 \text{ V to } 2 \text{ V step}, V_{\text{CC}} = V_{\text{ON}} = 5 \text{ V}$ |
| Turn-Off Time (ON (ON-CLR) Fall to GATE Fall) | toff(onlow)               |      | 30   |      | μs   | $V_{ON} = 5 V$ to $0 V$ step, $V_{CC} = 5 V$                                                       |
| Turn-Off Time (Vcc Rise to IC Reset)          | toff(vcclow)              |      | 30   |      | μs   | $V_{CC} = 0 V$ to 2 V step, $V_{ON} = 5 V$                                                         |

# **ABSOLUTE MAXIMUM RATINGS**

| Table | 2. |
|-------|----|
|-------|----|

| 1 auto 2.                   |                                     |
|-----------------------------|-------------------------------------|
| Parameter                   | Rating                              |
| V <sub>cc</sub> Pin         | –0.3 V to +20 V                     |
| SENSE Pin                   | –0.3 V to +20 V                     |
| V <sub>CC</sub> – SENSE     | ±5 V                                |
| TIMER Pin                   | -0.3 V to (V <sub>CC</sub> + 0.3 V) |
| ON (ON-CLR) Pin             | –0.3 V to +20 V                     |
| GATE Pin                    | -0.3 V to (V <sub>cc</sub> + 11 V)  |
| Storage Temperature Range   | –65°C to +125°C                     |
| Operating Temperature Range | -40°C to +85°C                      |
| Lead Temperature (10 sec)   | 300°C                               |
| Junction Temperature        | 150°C                               |
|                             |                                     |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### THERMAL CHARACTERISTICS

 $\theta_{JA}$  is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

#### Table 3. Thermal Resistance

| Package Type | Αιθ   | Unit |
|--------------|-------|------|
| 6-Lead TSOT  | 169.5 | °C/W |

#### **ESD CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



# **PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS**



Figure 3. Pin Configuration, 1AUJ Model



Figure 4. Pin Configuration, 2AUJ Model

#### **Table 4. Pin Function Descriptions**

| Pin No. | Mnemonic        | Description                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | TIMER           | Timer Input Pin. The initial and circuit breaker timing cycles are set by this external capacitor. The initial timing delay is 272.9 ms/ $\mu$ F, and 21.7 ms/ $\mu$ F for a circuit breaker delay. When the TIMER pin is pulled beyond the upper threshold, the GATE turns off.                                                                                                                                 |
| 2       | GND             | Chip Ground Pin.                                                                                                                                                                                                                                                                                                                                                                                                 |
| 3       | ON (ON-CLR)     | Input Pin. The ON (ON-CLR) pin is an input to a comparator that has a low-to-high threshold of 1.3 V with 80 mV hysteresis and a glitch filter. The ADM4210 is reset when the ON (ON-CLR) pin is low. When the ON (ON-CLR) pin is high, the ADM4210 is enabled. A rising edge on this pin has the added function of clearing a fault and restarting the device on the latched off model, the ADM4210-2.          |
| 4       | GATE            | Gate Output Pin. An internal charge pump provides a 12 µA pull-up current to drive the gate of an N-channel MOSFET. In an overcurrent condition, the ADM4210 controls the external FET to maintain a constant load current.                                                                                                                                                                                      |
| 5       | SENSE           | Current Limit Sense Input Pin. The current limit is set via a sense resistor between the V <sub>cc</sub> and SENSE pins. In an overcurrent condition, the gate of the FET is controlled to maintain the SENSE voltage at 50 mV. When this limit is reached, the TIMER circuit breaker mode is activated. The circuit breaker limit can be disabled by connecting the V <sub>cc</sub> pin and SENSE pin together. |
| 6       | V <sub>cc</sub> | Positive Supply Input Pin. The ADM4210 operates between 2.7 V to 16.5 V. An undervoltage lockout (UVLO) circuit with a glitch filter resets the ADM4210 when the supply voltage drops below the specified UVLO limit.                                                                                                                                                                                            |

# **TYPICAL PERFORMANCE CHARACTERISTICS**





# **Data Sheet**





# **Data Sheet**









# THEORY OF OPERATION

Many systems require the insertion or removal of circuit boards to live backplanes. During this event, the supply bypass and holdup capacitors can require substantial transient currents from the backplane power supply as they charge. These currents can cause permanent damage to connector pins or undesirable glitches and resets to the system.

The ADM4210 is intended to control the powering of a system (on and off) in a controlled manner, allowing the board to be removed from, or inserted into, a live backplane by protecting it from excess currents. The ADM4210 can reside either on the backplane or on the removable board.

#### **OVERVIEW**

The ADM4210 operates over a supply range of 2.7 V to 16.5 V. As the supply voltage is coming up, an undervoltage lockout circuit checks if sufficient supply voltage is present for proper operation. During this period, the FET is held off by the GATE pin being held to GND. When the supply voltage reaches a level above UVLO and the ON (ON-CLR) pin is high, an initial timing cycle ensures that the board is fully inserted in the backplane before turning on the FET. The TIMER pin capacitor sets the periods for all of the TIMER pin functions. After the initial timing cycle, the ADM4210 monitors the inrush current through an external sense resistor. Overcurrent conditions are actively limited to 50 mV/R<sub>SENSE</sub> for the circuit breaker timer limit. The ADM4210-1 automatically retries after a current limit fault and the ADM4210-2 latches off. The retry duty cycle on the ADM4210-1 timer function is limited to 3.8% for FET cooling.

### UVLO

If the V<sub>CC</sub> supply is too low for normal operation, an undervoltage lockout circuit holds the ADM4210 in reset. The GATE pin is held to GND during this period. When the supply reaches this UVLO voltage, the ADM4210 starts when the ON (ON-CLR) pin condition is satisfied.

### ON (ON-CLR) PIN

The ON (ON-CLR) pin is the enable pin. It is connected to a comparator that has a low-to-high threshold of 1.3 V with 80 mV hysteresis and a glitch filter. The ADM4210 is reset when the ON (ON-CLR) pin is low. When the ON (ON-CLR) pin is high, the ADM4210 is enabled. A rising edge on this pin has the added function of clearing a fault and restarting the device on the latched off model, the ADM4210-2. A low input on the ON (ON-CLR) pin turns off the external FET by pulling the GATE pin to ground and resets the timer. An external resistor divider at the ON (ON-CLR) pin can be used to program an undervoltage lockout value higher than the internal UVLO circuit. There is a glitch filter delay of approximately 3 µs on rising allowing the addition of an RC filter at the ON (ON-CLR) pin to increase the

delay time at card insertion. If using a short pin system to enable the device, a pull-down resistor should be used to hold the device prior to insertion.

### GATE

Gate drive for the external N-channel MOSFET is achieved using an internal charge pump. The gate driver consists of a 12 µA pull-up from the internal charge pump. There are various pull-down devices on this pin. At a hot swap condition the board is hot inserted to the supply bus. During this event, it is possible for the external FET GATE capacitance to be charged up by the sudden presence of the supply voltage. This can cause uncontrolled inrush currents. An internal strong pull-down circuit holds GATE low while in UVLO. This reduces current surges at insertion. After the initial timing cycle, the GATE is then pulled high. During an overcurrent condition, the ADM4210 servos the GATE pin in an attempt to maintain a constant current to the load until the circuit breaker timeout completes. In the event of a timeout, the GATE pin abruptly shuts down using the 4 mA pull-down device. Care must be taken not to load the GATE pin resistively because this reduces the gate drive capability.

#### **CURRENT LIMIT FUNCTION**

The ADM4210 features a fast response current control loop that actively limits the current by reducing the gate voltage of the external FET. This current is measured by monitoring the voltage drop across an external sense resistor. The ADM4210 tries to regulate the gate of the FET to achieve a 50 mV voltage drop across the sense resistor.

### **CALCULATING THE CURRENT LIMIT**

The sense resistor connected between  $V_{CC}$  and the SENSE pin is used to determine the nominal fault current limit. This is given by the following equation:

| $ILIMIT_{NOM} = VCB_{NOM}/RSENSE_{NOM}$ | (1) |  |
|-----------------------------------------|-----|--|
|                                         |     |  |

(3)

The minimum load current is given by Equation 2  $ILIMIT_{MIN} = VCB_{MIN}/RSENSE_{MAX}$  (2)

The maximum load current is given by Equation 3 ILIMIT<sub>MAX</sub> = VCB<sub>MAX</sub>/RSENSE<sub>MIN</sub>

For proper operation, the minimum current limit must exceed the circuit maximum operating load current with margin. The sense resistor power rating must exceed

 $(VCB_{MAX})^2/RSENSE_{MIN}$ 

#### **CIRCUIT BREAKER FUNCTION**

When the supply experiences a sudden current surge, such as a low impedance fault on load, the bus supply voltage can drop significantly to a point where the power to an adjacent card is affected, potentially causing system malfunctions. The ADM4210 limits the current drawn by the fault by reducing the gate voltage of the external FET. This minimizes the bus supply voltage drop caused by the fault and protects neighboring cards.

As the voltage across the sense resistor approaches the current limit, a timer activates. This timer resets again if the sense voltage returns below this level. If the sense voltage is any voltage below 44 mV, the timer is guaranteed to be off. Should the current continue to increase, the ADM4210 tries to regulate the gate of the FET to achieve a limit of 50 mV across the sense resistor. However, if the device is unable to regulate the fault current and the sense voltage further increases, a larger pulldown, in the order of milliamperes, is enabled to compensate for fast current surges. If the sense voltage is any voltage greater than 56 mV, this pull-down is guaranteed to be on. When the timer expires, the GATE pin shuts down.

#### TIMER FUNCTION

The TIMER pin is responsible for several key functions on the ADM4210. A capacitor controls the initial power on reset time and the amount of time an overcurrent condition lasts before the FET shuts down. On the ADM4210-1, the timer pin also controls the time between auto retry pulses. There are pull-up and pull-down currents internally available to control the timer functions. The voltage on the TIMER pin is compared with two threshold voltages: COMP1 (0.2 V) and COMP2 (1.3 V). The four timing currents are listed in Table 5.

| Table 5. |
|----------|
|----------|

| Timing Current | Level (µA) |
|----------------|------------|
| Pull-up        | 5          |
| Pull-up        | 60         |
| Pull-down      | 2          |
| Pull-down      | 100        |

### **POWER-UP TIMING CYCLE**

The ADM4210 is in reset when the ON (ON- $\overline{\text{CLR}}$ ) pin is held low. The GATE pin is pulled low and the TIMER pin is pulled low with a 100 µA pull-down. At Time Point 2 in Figure 30, the ON (ON- $\overline{\text{CLR}}$ ) pin is pulled high. For the device to startup correctly, the supply voltage must be above UVLO, the ON (ON- $\overline{\text{CLR}}$ ) pin must be above 1.3 V, and the TIMER pin voltage must be less than 0.2 V. The initial timing cycle begins when these three conditions are met, and the TIMER pin is pulled high with 5 µA. At Time Point 3, the TIMER reaches the COMP2 threshold. This is the end of the first section of the initial cycle. The 100  $\mu$ A current source then pulls down the TIMER pin until it reaches 0.2 V at Time Point 4. The initial cycle delay (Time Point 2 to Time Point 4) relates to C<sub>TIMER</sub> by equation

$$t_{INITIAL} = 1.3 \times C_{TIMER} / 5 \,\mu \text{A} \tag{4}$$

When the initial cycle ends, a start-up cycle activates and the GATE pin is pulled high; the TIMER pin continues to pull down.



#### **CIRCUIT BREAKER TIMING CYCLE**

When the voltage across the sense resistor exceeds the circuit breaker trip voltage, the 60 µA timer pull-up current is activated. If the sense voltage falls below this level before the TIMER pin reaches 1.3 V, the 60  $\mu$ A pull-up is disabled and the 2  $\mu$ A pulldown is enabled. This is likely to happen if the overcurrent fault is only transient, such as an inrush current. This is shown in Figure 31. However, if the overcurrent condition is continuous and the sense voltage remains above the circuit breaker trip voltage, the 60 µA pull-up remains active. This allows the TIMER pin to reach the high trip point of 1.3 V and initiate the GATE shutdown. On the ADM4210-2, the TIMER pin continues pulling up but switches to the 5 µA pull-up when it reaches the 1.3 V threshold. The device can be reset by toggling the ON-CLR pin or by manually pulling the TIMER pin low. On the ADM4210-1, the TIMER pin activates the 2 µA pull-down once the 1.3 V threshold is reached, and continues to pull down until it reaches the 0.2 V threshold. At this point, the 100  $\mu$ A pull-down is activated and the GATE pin is enabled. The device keeps retrying in the manner as shown in Figure 32.

The duty cycle of this automatic retry cycle is set to the ratio of 2  $\mu$ A/60  $\mu$ A, which approximates 3.8% on. The value of the timer capacitor determines the on time of this cycle. This time is calculated as follows:





Figure 32. ADM4210-1 Automatic Retry During Overcurrent Fault

### AUTOMATIC RETRY OR LATCHED OFF

The ADM4210 is available in two models. The ADM4210-1 has an automatic retry system whereby when a current fault is detected, the FET is shut down after a time determined by the timer capacitor, and it is switched on again in a controlled continuous cycle to determine if the fault remains (see Figure 32 for details). The period of this cycle is determined by the timer capacitor at a duty cycle of 3.8% on and 96.2% off.

The ADM4210-2 model has a latch off system whereby when a current fault is detected, the GATE is switched off after a time determined by the timer capacitor (see Figure 33 for details). Toggling the ON- $\overline{\text{CLR}}$  pin, or pulling the TIMER pin to GND for a brief period, resets this condition.



Figure 33. ADM4210-2 Latch Off After Overcurrent Fault

102808-A

# **OUTLINE DIMENSIONS**



\*COMPLIANT TO JEDEC STANDARDS MO-193-AA WITH THE EXCEPTION OF PACKAGE HEIGHT AND THICKNESS.

Figure 34. 6-Lead Thin Small Outline Transistor Package [TSOT]

(UJ-6) Dimensions shown in millimeters

#### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Package Description | Package Option | Branding |
|--------------------|-------------------|---------------------|----------------|----------|
| ADM4210-1AUJZ-RL7  | -40°C to +85°C    | 6-Lead TSOT         | UJ-6           | M2P      |
| ADM4210-2AUJZ-RL7  | -40°C to +85°C    | 6-Lead TSOT         | UJ-6           | M2Q      |

 $^{1}$  Z = RoHS Compliant Part.

# NOTES

# NOTES

harks and re owners. D-11/13(A) ANALOG DEVICES

www.analog.com

©2006–2013 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D05132-0-11/13(A)

Rev. A | Page 16 of 16