# **Quad 2-Input NOR Gate** ## MC74VHC02, MC74VHCT02A The MC74VHC02 and MC74VHCT02A are high speed CMOS quad 2-input NOR gates fabricated with silicon gate CMOS technology. These achieve high speed operation similar to equivalent Bipolar Schottky TTL while maintaining CMOS low power dissipation. The MC74VHC02 inputs are compatible with standard CMOS levels while the MC74VHCT02A inputs are compatible with TTL levels. This device can be used as a level converter for interfacing 3.3 V to 5.0 V, because it has full 5.0 V CMOS level output swings. The MC74VHC02 and MC74VHCT02A internal circuits are composed of three stages, including a buffer output which provides high noise immunity and stable output. The input structures tolerate voltages up to $5.5~\rm V$ , allowing the interface of $5~\rm V$ systems to $3~\rm V$ systems. The MC74VHCT02A output structures provide protection when $V_{\rm CC}$ = 0 V. These output structures help prevent device destruction caused by supply voltage – input/output voltage mismatch, battery backup, hot insertion, etc. #### **Features** - High Speed: $t_{PD} = 3.6 \text{ ns}$ (Typ) at $V_{CC} = 5.0 \text{ V}$ - Low Power Dissipation: $I_{CC} = 2 \mu A$ (Max) at $T_A = 25^{\circ}C$ - High Noise Immunity: $V_{NIH} = V_{NIL} = 28\% V_{CC}$ - Power Down Protection Provided on Inputs - Balanced Propagation Delays - Designed for 2.0 V to 5.5 V Operating Range - Low Noise: $V_{OLP} = 0.8 \text{ V (Max)}$ - Pin and Function Compatible with Other Standard Logic Families - Latchup Performance Exceeds 100 mA - ESD Performance: Human Body Model > 2000 V - Chip Complexity: 40 FETs or 10 Equivalent Gates - –Q Suffix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q100 Qualified and PPAP Capable - These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant #### MARKING DIAGRAMS SOIC-14 D SUFFIX CASE 751A TSSOP-14 DT SUFFIX CASE 948G XXXXXX = Specific Device Code A = Assembly Location WL, L = Wafer Lot Y = Year WW, W = Work Week G or = Pb-Free Package (Note: Microdot may be in either location) #### **PIN ASSIGNMENT** | Y1 [ | 1 ● | | v <sub>cc</sub> | |-------|-----|----|-----------------| | A1 [ | 2 | 13 | Y4 | | В1 [ | 3 | 12 | ] B4 | | Y2 [ | 4 | 11 | ] A4 | | A2 [ | 5 | 10 | ] Y3 | | B2 [ | 6 | 9 | ] B3 | | GND [ | 7 | 8 | _ A3 | | | | | | #### **FUNCTION TABLE** | Inp | uts | Output | | | | |-----|-----|--------|--|--|--| | Α | A B | | | | | | L | L | Н | | | | | L | Н | L | | | | | H | L | L | | | | | Н | Н | L | | | | #### ORDERING INFORMATION See detailed ordering and shipping information on page 7 of this data sheet. Figure 1. LOGIC DIAGRAM #### **MAXIMUM RATINGS** | Symbol | Para | ameter | Value | Unit | |----------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------|---------------------------------------------------------------|------| | V <sub>CC</sub> | DC Supply Voltage | | -0.5 to +6.5 | V | | V <sub>in</sub> | DC Input Voltage | | -0.5 to +6.5 | V | | V <sub>out</sub> | DC Output Voltage (MC74VHC) | | -0.5 to V <sub>CC</sub> + 0.5 | V | | | DC Output Voltage (MC74VHCT) | Active Mode (High or Low State) Tristate Mode (Note 1) Power-Off Mode ( $V_{CC} = 0 V$ ) | -0.5 to V <sub>CC</sub> + 0.5<br>-0.5 to +6.5<br>-0.5 to +6.5 | | | I <sub>IN</sub> | DC Input Current, per Pin | | ±20 | mA | | I <sub>OUT</sub> | DC Output Current, Per Pin | | ±25 | mA | | I <sub>CC</sub> | DC Supply Current, V <sub>CC</sub> and GND Pins | | ±50 | mA | | I <sub>IK</sub> | Input Clamp Current | | -20 | mA | | I <sub>OK</sub> | Output Clamp Current | MC74VHC<br>MC74VHCT | ±20<br>–20 | mA | | T <sub>STG</sub> | Storage Temperature Range | | -65 to +150 | °C | | TL | Lead Temperature, 1 mm from Case for 1 | 10 secs | 260 | °C | | TJ | Junction Temperature Under Bias | | +150 | °C | | $\theta_{\sf JA}$ | Thermal Resistance (Note 2) | SOIC-14<br>QFN14<br>TSSOP-14 | 116<br>130<br>150 | °C/W | | P <sub>D</sub> | Power Dissipation in Still Air at 25°C | SOIC-14<br>QFN14<br>TSSOP-20 | 1077<br>962<br>833 | mW | | MSL | Moisture Sensitivity | | Level 1 | - | | F <sub>R</sub> | Flammability Rating | Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.125 in | - | | V <sub>ESD</sub> | ESD Withstand Voltage (Note 3) | Human Body Model<br>Charged Device Model | > 2000<br>N/A | V | | I <sub>LATCHUP</sub> | Latchup Performance (Note 4) | | ±100 | mA | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. Applicable to devices with outputs that may be tri-stated. - Measured with minimum pad spacing on an FR4 board, using 76 mm-by-114 mm, 2-ounce copper trace no air flow per JESD51-7. HBM tested to EIA / JESD22-A114-A. CDM tested to JESD22-C101-A. JEDEC recommends that ESD qualification to EIA/JESD22-A115A (Machine Model) be discontinued. - Tested to EIA/JÉSD78 Class II. #### RECOMMENDED OPERATING CONDITIONS | Symbol | F | arameter | Min | Max | Unit | |---------------------------------|----------------------------|------------------------------------------------------------------------------------------|-------------|-------------------------------|------| | MC74VHC | | | • | | | | V <sub>CC</sub> | DC Supply Voltage | | 2.0 | 5.5 | V | | V <sub>IN</sub> | DC Input Voltage (Note 5) | | 0 | 5.5 | V | | V <sub>OUT</sub> | Output Voltage (Note 5) | | 0 | V <sub>CC</sub> | V | | T <sub>A</sub> | Operating Temperature | | -55 | +125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise or Fall Rate | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$<br>$V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | 0<br>0 | 100<br>20 | ns/V | | MC74VHC | -<br> | | | | - | | V <sub>CC</sub> | DC Supply Voltage | | 2.0 | 5.5 | V | | V <sub>IN</sub> | DC Input Voltage (Note 5) | | 0 | 5.5 | V | | V <sub>OUT</sub> | DC Output Voltage (Note 5) | Active Mode (High or Low State) Tristate Mode Power-Off Mode ( $V_{CC} = 0 V$ ) | 0<br>0<br>0 | V <sub>CC</sub><br>5.5<br>5.5 | V | | T <sub>A</sub> | Operating Temperature | | -55 | +125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise or Fall Rate | V <sub>CC</sub> = 4.5 V to 5.5 V | 0 | 20 | ns/V | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. #### DC ELECTRICAL CHARACTERISTICS (MC74VHC02) | | | | v <sub>cc</sub> | | T <sub>A</sub> = 25°0 | C | T <sub>A</sub> = - 40 | 0 to 85°C | | |-----------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------------------|-----------------------|----------------------------------|----------------------------------|----------------------------------|------| | Symbol | Parameter | Test Conditions | v | Min | Тур | Max | Min | Max | Unit | | V <sub>IH</sub> | Minimum High-Level Input<br>Voltage | | 2.0<br>3.0 to<br>5.5 | 1.50<br>V <sub>CC</sub> x<br>0.7 | | | 1.50<br>V <sub>CC</sub> x<br>0.7 | | ٧ | | V <sub>IL</sub> | Maximum Low-Level Input<br>Voltage | | 2.0<br>3.0 to<br>5.5 | | | 0.50<br>V <sub>CC</sub> x<br>0.3 | | 0.50<br>V <sub>CC</sub> x<br>0.3 | ٧ | | V <sub>OH</sub> | Minimum High-Level Output<br>Voltage | $V_{in} = V_{IH} \text{ o r } V_{IL}$<br>$I_{OH} = -50 \mu\text{A}$ | 2.0<br>3.0<br>4.5 | 1.9<br>2.9<br>4.4 | 2.0<br>3.0<br>4.5 | | 1.9<br>2.9<br>4.4 | | V | | | | $\begin{aligned} V_{in} &= V_{IH} \text{ or } V_{IL} \\ I_{OH} &= - \text{ 4 mA} \\ I_{OH} &= - \text{ 8 mA} \end{aligned}$ | 3.0<br>4.5 | 2.58<br>3.94 | | | 2.48<br>3.80 | | | | V <sub>OL</sub> | Maximum Low-Level Output<br>Voltage | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$I_{OL} = 50 \mu\text{A}$ | 2.0<br>3.0<br>4.5 | | 0.0<br>0.0<br>0.0 | 0.1<br>0.1<br>0.1 | | 0.1<br>0.1<br>0.1 | V | | | | $V_{in} = V_{IH} \text{ or } V_{IL}$ $I_{OL} = 4 \text{ mA}$ $I_{OL} = 8 \text{ mA}$ | 3.0<br>4.5 | | | 0.36<br>0.36 | | 0.44<br>0.44 | | | l <sub>in</sub> | Maximum Input Leakage<br>Current | V <sub>in</sub> = 5.5 V or GND | 0 to 5.5 | | | ±0.1 | | ±1.0 | μА | | I <sub>CC</sub> | Maximum Quiescent Supply<br>Current | V <sub>in</sub> = V <sub>CC</sub> or GND | 5.5 | | | 2.0 | | 20.0 | μΑ | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. <sup>5.</sup> Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or V<sub>CC</sub>). Unused outputs must be left open. #### AC ELECTRICAL CHARACTERISTICS (MC74VHC02) | | | | | T <sub>A</sub> = 25°C | | T <sub>A</sub> = - 40 | | | |----------------------------------------|--------------------------------------------------------|------------------------------------------------------------------------------|-----|-----------------------|-------------|-----------------------|-------------|------| | Symbol | Parameter | Test Conditions | Min | Тур | Max | Min | Max | Unit | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay,<br>Input A or B to Output Y | $V_{CC} = 3.3 \pm 0.3 \text{ V}$ $C_L = 15 \text{ pF}$ $C_L = 50 \text{ pF}$ | | 5.6<br>8.1 | 7.9<br>11.4 | 1.0<br>1.0 | 9.5<br>13.0 | ns | | | | $V_{CC} = 5.0 \pm 0.5 \text{ V}$ $C_L = 15 \text{ pF}$ $C_L = 50 \text{ pF}$ | | 3.6<br>5.1 | 5.5<br>7.5 | 1.0<br>1.0 | 6.5<br>8.5 | | | C <sub>in</sub> | Maximum Input Capacitance | | | 4 | 10 | | 10 | pF | | Ī | | | Typical @ 25°C, V <sub>CC</sub> = 5.0 V | | |---|----------|----------------------------------------|-----------------------------------------|----| | | $C_{PD}$ | Power Dissipation Capacitance (Note 6) | 15 | pF | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 6. CPD is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. ### NOISE CHARACTERISTICS (MC74VHC02, $C_L = 50 \text{ pF}$ , $V_{CC} = 5.0 \text{ V}$ ) | | | T <sub>A</sub> = | 25°C | | |------------------|----------------------------------------------|------------------|------|------| | Symbol | Characteristic | Тур | Max | Unit | | V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 0.3 | 0.8 | V | | V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | -0.3 | -0.8 | V | | $V_{IHD}$ | Minimum High Level Dynamic Input Voltage | | 3.5 | V | | $V_{ILD}$ | Maximum Low Level Dynamic Input Voltage | | 1.5 | V | <sup>6.</sup> C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: I<sub>CC(OPR)</sub> = C<sub>PD</sub> • V<sub>CC</sub> • f<sub>in</sub> + I<sub>CC</sub>/4 (per gate). C<sub>PD</sub> is used to determine the no–load dynamic power consumption; P<sub>D</sub> = C<sub>PD</sub> • V<sub>CC</sub><sup>2</sup> • f<sub>in</sub> + I<sub>CC</sub> • V<sub>CC</sub>. #### DC ELECTRICAL CHARACTERISTICS (MC74VHTC02A) | | | | Vcc | 1 | T <sub>A</sub> = 25°C | | T <sub>A</sub> ≤ 85°C | | T <sub>A</sub> ≤ 125°C | | | |------------------|------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-------------------|-------------------|-----------------------|--------------------|-----------------------|--------------------|------------------------|--------------------|------| | Symbol | Parameter | Test Conditions | (V) | Min | Тур | Max | Min | Max | Min | Max | Unit | | V <sub>IH</sub> | Minimum High-Level Input<br>Voltage | | 3.0<br>4.5<br>5.5 | 1.2<br>2.0<br>2.0 | | | 1.2<br>2.0<br>2.0 | | 1.2<br>2.0<br>2.0 | | V | | V <sub>IL</sub> | Maximum Low-Level Input<br>Voltage | | 3.0<br>4.5<br>5.5 | | | 0.53<br>0.8<br>0.8 | | 0.53<br>0.8<br>0.8 | | 0.53<br>0.8<br>0.8 | ٧ | | V <sub>OH</sub> | Minimum High-Level Out-<br>put Voltage<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>II</sub> | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $I_{OH} = -50 \mu A$ | 3.0<br>4.5 | 2.9<br>4.4 | 3.0<br>4.5 | | 2.9<br>4.4 | | 2.9<br>4.4 | | V | | | AIV = AIH OI AIF | $V_{IN} = V_{IH}$ or $V_{IL}$<br>$I_{OH} = -4$ mA<br>$I_{OH} = -8$ mA | 3.0<br>4.5 | 2.58<br>3.94 | | | 2.48<br>3.80 | | 2.34<br>3.66 | | | | V <sub>OL</sub> | Maximum Low-Level Out-<br>put Voltage | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $I_{OL} = 50 \mu A$ | 3.0<br>4.5 | | 0.0<br>0.0 | 0.1<br>0.1 | | 0.1<br>0.1 | | 0.1<br>0.1 | V | | | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $I_{OL} = 4 \text{ mA}$ $I_{OL} = 8 \text{ mA}$ | 3.0<br>4.5 | | | 0.36<br>0.36 | | 0.44<br>0.44 | | 0.52<br>0.52 | | | I <sub>IN</sub> | Maximum Input Leakage<br>Current | V <sub>IN</sub> = 5.5 V or<br>GND | 0 to 5.5 | | | ±0.1 | | ±1.0 | | ±1.0 | μΑ | | Icc | Maximum Quiescent Supply Current | V <sub>IN</sub> = V <sub>CC</sub> or GND | 5.5 | | | 2.0 | | 20 | | 40 | μΑ | | I <sub>CCT</sub> | Quiescent Supply Current | Input: V <sub>IN</sub> = 3.4 V | 5.5 | | | 1.35 | | 1.50 | | 1.65 | mA | | I <sub>OPD</sub> | Output Leakage Current | V <sub>OUT</sub> = 5.5 V | 0.0 | | | 0.5 | | 5.0 | | 10 | μΑ | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. #### AC ELECTRICAL CHARACTERISTICS (MC74VHTC02A) | Sym- | | | T <sub>A</sub> = 25°C | | $T_A \le 85^{\circ}C$ | | T <sub>A</sub> ≤ 125°C | | | | |----------------------------------------|-------------------------------------------------|------------------------------------------------------------------------------|-----------------------|------------|-----------------------|-----|------------------------|-----|--------------|------| | bol | Parameter | Test Conditions | Min | Тур | Max | Min | Max | Max | Max | Unit | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay,<br>Input A or B to Y | $V_{CC} = 3.0 \pm 0.3 \text{ V}$ $C_L = 15 \text{ pF}$ $C_L = 50 \text{ pF}$ | | 5.6<br>8.1 | 7.9<br>11.4 | | 9.5<br>13.0 | | 12.5<br>17.5 | ns | | | | $V_{CC} = 5.0 \pm 0.5 \text{ V}$ $C_L = 15 \text{ pF}$ $C_L = 50 \text{ pF}$ | | 3.6<br>5.1 | 5.5<br>7.5 | | 6.5<br>8.5 | | 9.0<br>11.0 | | | C <sub>in</sub> | Maximum Input Capacitance | | | 4 | 10 | | 10 | | 10 | pF | | | | Typical @ 25°C, V <sub>CC</sub> = 5.0 V | | |----------|----------------------------------------|-----------------------------------------|----| | $C_{PD}$ | Power Dissipation Capacitance (Note 6) | 20 | pF | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. #### NOISE CHARACTERISTICS (MC74VHTC02A, C<sub>L</sub> = 50 pF, V<sub>CC</sub> = 5.0 V) | | | T <sub>A</sub> = | 25°C | | |------------------|----------------------------------------------|------------------|------|------| | Symbol | Characteristic | Тур | Max | Unit | | V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 0.3 | 0.8 | V | | V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | -0.3 | -0.8 | V | | V <sub>IHD</sub> | Minimum High Level Dynamic Input Voltage | | 2.0 | V | | V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage | | 0.8 | V | <sup>7.</sup> C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: $I_{CC(OPR)} = C_{PD} \bullet V_{CC} \bullet f_{in} + I_{CC}/4$ (per gate). $C_{PD}$ is used to determine the no–load dynamic power consumption; $P_D = C_{PD} \bullet V_{CC}^2 \bullet f_{in} + I_{CC} \bullet V_{CC}$ . | Test | Switch Position | C <sub>L</sub> | $R_L$ | |-------------------------------------|-----------------|---------------------------|-------| | t <sub>PLH</sub> / t <sub>PHL</sub> | Open | See AC<br>Characteristics | 1 kΩ | | t <sub>PLZ</sub> / t <sub>PZL</sub> | V <sub>CC</sub> | Table | | | t <sub>PHZ</sub> / t <sub>PZH</sub> | GND | | | Figure 2. Test Circuit | Device | V <sub>IN</sub> , V | V <sub>m</sub> , V | |-------------|---------------------|-----------------------| | MC74VHC02 | V <sub>CC</sub> | 50% x V <sub>CC</sub> | | MC74VHCT02A | 3 V | 1.5 V | Figure 3. Switching Waveforms Figure 4. Input Equivalent Circuit $<sup>^{\</sup>star}C_{L}$ Includes probe and jig capacitance #### **ORDERING INFORMATION** | Device | Package | Marking | Shipping <sup>†</sup> | |-------------------|----------|-------------|-----------------------| | MC74VHC02DR2G | SOIC-14 | VHC02G | 2500 / Tape & Reel | | MC74VHC02DTR2G | TSSOP-14 | VHC<br>02 | 2500 / Tape & Reel | | MC74VHC02DTR2G-Q* | TSSOP-14 | VHC<br>02 | 2500 / Tape & Reel | | MC74VHCT02ADR2G | SOIC-14 | VHCT02AG | 2500 / Tape & Reel | | MC74VHCT02ADTR2G | TSSOP-14 | VHCT<br>02A | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. \*-Q Suffix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable. △ 0.10 SOIC-14 NB CASE 751A-03 ISSUE L **DATE 03 FEB 2016** - NOTES: 1. DIMENSIONING AND TOLERANCING PER - ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. - DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF AT - MAXIMUM MATERIAL CONDITION. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSIONS. - 5. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE | | MILLIMETERS | | INCHES | | |-----|-------------|------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 1.35 | 1.75 | 0.054 | 0.068 | | A1 | 0.10 | 0.25 | 0.004 | 0.010 | | АЗ | 0.19 | 0.25 | 0.008 | 0.010 | | b | 0.35 | 0.49 | 0.014 | 0.019 | | D | 8.55 | 8.75 | 0.337 | 0.344 | | Е | 3.80 | 4.00 | 0.150 | 0.157 | | е | 1.27 BSC | | 0.050 BSC | | | Н | 5.80 | 6.20 | 0.228 | 0.244 | | h | 0.25 | 0.50 | 0.010 | 0.019 | | L | 0.40 | 1.25 | 0.016 | 0.049 | | M | 0 ° | 7° | 0 ° | 7° | #### **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code Α = Assembly Location WL = Wafer Lot Υ = Year WW = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. ## **SOLDERING FOOTPRINT\*** DIMENSIONS: MILLIMETERS C SEATING PLANE #### **STYLES ON PAGE 2** | DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Repositor Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOIC-14 NB | | PAGE 1 OF 2 | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others. <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### SOIC-14 CASE 751A-03 ISSUE L ### DATE 03 FEB 2016 | STYLE 1: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. NO CONNECTION 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. NO CONNECTION 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 2:<br>CANCELLED | STYLE 3: PIN 1. NO CONNECTION 2. ANODE 3. ANODE 4. NO CONNECTION 5. ANODE 6. NO CONNECTION 7. ANODE 8. ANODE 9. ANODE 10. NO CONNECTION 11. ANODE 12. ANODE 13. NO CONNECTION 14. COMMON CATHODE | STYLE 4: PIN 1. NO CONNECTION 2. CATHODE 3. CATHODE 4. NO CONNECTION 5. CATHODE 6. NO CONNECTION 7. CATHODE 8. CATHODE 9. CATHODE 10. NO CONNECTION 11. CATHODE 12. CATHODE 13. NO CONNECTION 14. COMMON ANODE | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | STYLE 5: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. NO CONNECTION 7. COMMON ANODE 8. COMMON CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 6: PIN 1. CATHODE 2. CATHODE 3. CATHODE 4. CATHODE 5. CATHODE 6. CATHODE 7. CATHODE 8. ANODE 9. ANODE 10. ANODE 11. ANODE 12. ANODE 13. ANODE 14. ANODE | STYLE 7: PIN 1. ANODE/CATHODE 2. COMMON ANODE 3. COMMON CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. ANODE/CATHODE 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. COMMON CATHODE 12. COMMON ANODE 13. ANODE/CATHODE 14. ANODE/CATHODE | STYLE 8: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. ANODE/CATHODE 7. COMMON ANODE 8. COMMON ANODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. NO CONNECTION 12. ANODE/CATHODE 13. ANODE/CATHODE 14. COMMON CATHODE | | DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Reposi<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOIC-14 NB | | PAGE 2 OF 2 | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. 2X L/2 PIN 1 – IDENT. L △ 0.15 (0.006) T U S △ 0.15 (0.006) T U S ☐ 0.10 (0.004) -T- SEATING -V- B -U- J J1 **DETAIL E** 0.25 (0.010) **DETAIL E** SECTION N-N - NOTES. 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD - FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT - EXCEED 0.15 (0.006) PER SIDE. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL - INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR DEFERENCE ONLY - REFERENCE ONLY. DIMENSION A AND B ARE TO BE - DETERMINED AT DATUM PLANE -W-. | | MILLIMETERS | | S INCHES | | | |-----|-------------|----------|----------|-----------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | | В | 4.30 | 4.50 | 0.169 | 0.177 | | | С | - | 1.20 | | 0.047 | | | D | 0.05 | 0.15 | 0.002 | 0.006 | | | F | 0.50 | 0.75 | 0.020 | 0.030 | | | G | 0.65 | 0.65 BSC | | 0.026 BSC | | | Н | 0.50 | 0.60 | 0.020 | 0.024 | | | J | 0.09 | 0.20 | 0.004 | 0.008 | | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | | K | 0.19 | 0.30 | 0.007 | 0.012 | | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | | L | 6.40 BSC | | 0.252 | BSC | | | М | 0 | a o | 0 ° | Q° | | #### **GENERIC MARKING DIAGRAM\*** = Assembly Location = Wafer Lot - Year W = Work Week = Pb-Free Package (Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98ASH70246A | Electronic versions are uncontrolled except when accessed directly from the Document Reposit<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | TSSOP-14 WB | | PAGE 1 OF 1 | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.or #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales