| | REVISIONS | | | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------| | LTR | DESCRIPTION | DATE (YR-MO-DA) | APPROVED | | В | Added vendor CAGE 65786 for devices 01, 02, 03, 04, and 05LX, KX, and 3X. Added vendor CAGE 18324 for devices 01, 02, 04, and 05LX. IAW NOR 5962-R079-93. | 93-01-28 | M. A. Frye | | С | Added 06 device for one supplier. Added test $t_{\text{SU2}}$ to table I. Editorial changes throughout. Redrawn. | 93-07-30 | M. A. Frye | | D | Added devices 07-14, Added CAGE 0HSW3 for devices 13 and 14, added test I <sub>CCSB</sub> to table I for devices 13 and 14, and updated text to newer boiler plate. | 97-03-04 | Raymond Monnin | | E | Changes in accordance with NOR 5962-R263-97 | 97-04-23 | Raymond Monnin | | F | Changes in accordance with NOR 5962-R341-97 | 97-06-05 | Raymond Monnin | | G | Added powerup-reset parameters to table I, and the waveform as figure 5. Updated boilerplate. ksr | 98-07-10 | Raymond Monnin | | Н | Changed minimum IOS value for devices 01 thru 06 on table I. Value was changed from -50 mA to -30 mA. ksr | 99-03-19 | Raymond Monnin | | J | Updated boiler plate. ksr | 02-10-10 | Raymond Monnin | | K | Boilerplate update, part of 5 year review. ksr | 08-06-04 | Robert M. Heber | | L | Added devices 15 and 16. Updated Table I, added Figure 6 for devices 15 and 16. ksr | 08 -08-25 | Robert M. Heber | | М | Update drawing to reflect current MIL-PRF-38535 requirements. – Ilb | 17-09-21 | Charles F. Saffle | | REV | | | | | | | | | | | | | | | | | | | | | |--------------------------------------------------------------------------------------|--------|----|--------------------------------------------|------------------------------------------------------|-----------------|----|----|---|----|-----------------------------------------------------------------|------|-------|--------|-----|------|------|-------|------|-----|----| | SHEET | | | | | | | | | | | | | | | | | | | | | | REV | М | М | М | М | М | М | | | | | | | | | | | | | | | | SHEET | 15 | 16 | 17 | 18 | 19 | 20 | | | | | | | | | | | | | | | | REV STATUS | | • | | REV | / | | М | М | М | М | М | М | М | М | М | М | М | М | М | М | | OF SHEETS | | | | SHE | ET | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | | PMIC N/A | | | PREPARED BY Kenneth Rice DLA LAND AND MAR | | | | | _ | | | | | | | | | | | | | | STAI<br>MICRO | | | | | CKED<br>rles Re | | | | | COLUMBUS, OHIO 43218-3990<br>http://www.landandmaritime.dla.mil | | | | | | | | | | | | DRA | WIN | G | | | ROVEI | | | | | MIC | CROC | CIRCI | JIT. I | ИЕМ | ORY, | DIG | ITAL. | СМО | OS. | | | THIS DRAWING IS AVAILABLE FOR USE BY ALL DEPARTMENTS DRAWING APPROVAL DATE 89-11-28 | | | | PROGRAMMABLE ARRAY LOGIC (EEPLD), MONOLITHIC SILICON | | | | | | | | | | | | | | | | | | AND AGEN<br>DEPARTMEN | | | | REV | REVISION LEVEL | | | | SI | ZE | CA | GE CC | DE | | | | | | | | | | _ | | OL. | | | N | И | | | , | 4 | - | 67268 | 3 | | 5 | 5962- | 8984 | 1 | | | AM: | SC N/A | | | | | | VI | | | | | SH | IEET | | 1 0 | F 20 | | | | | DSCC FORM 2233 APR 97 DISTRIBUTION STATEMENT A. Approved for public release. Distribution is unlimited. 5962-E568-17 ## 1. SCOPE - 1.1 <u>Scope</u>. This drawing describes device requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A. - 1.2 Part or Identifying Number (PIN). The complete PIN is as shown in the following example: 1.2.1 <u>Device types</u>. The device types identify the circuit function as follows: | Device type | Generic number | Circuit function | Access time | |-------------|----------------|-----------------------------------------------------------------------------------------------------------|-------------| | 01, 07 | 22V10 | 22-input, 10-output, EECMOS, architecturally generic, programmable AND-OR array | 30 | | 02, 08 | 22V10 | 22-input, 10-output, EECMOS, architecturally generic, programmable AND-OR array | 20 | | 03, 09, 15 | 22V10 | 22-input, 10-output, EECMOS, architecturally generic, programmable AND-OR array | 15 | | 04, 10 | 22V10 | 22-input, 10-output, EECMOS, architecturally generic, programmable AND-OR array | 25 | | 05, 11 | 22V10 | 22-input, 10-output, EECMOS, architecturally generic, programmable AND-OR array (higher tCO, lower fCLK2) | 15 | | 06, 12, 16 | 22V10 | 22-input, 10-output, EECMOS, architecturally generic, programmable AND-OR array | 10 | | 13 | 22V10L | 22-input, 10-output, EECMOS, architecturally generic, programmable AND-OR array | 25 | | 14 | 22V10L | 22-input, 10-output, EECMOS, architecturally generic, programmable AND-OR array | 20 | 1.2.2 Case outlines. The case outlines are as designated in MIL-STD-1835 and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | |----------------|------------------------|------------------|---------------------| | K | GDFP2-F24 or CDFP3-F24 | 24 | flat pack | | L | GDIP3-T24 or CDIP4-T24 | 24 | dual-in-line | | 3 | CQCC1-N28 | 28 | square chip carrier | 1.2.3 Lead finish. The lead finish is as specified in MIL-PRF-38535, appendix A. | STANDARD MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89841 | |----------------------------------------------------|------------------|------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL M | SHEET 2 | ### 1.3 Absolute maximum ratings. Supply voltage range------0.5 V dc to +7.0 V dc Input voltage applied ------0.5 V dc to V<sub>CC</sub> +1.0 V dc 1/ Off-state output voltage applied ------0.5 V dc to Vcc +1.0 V dc 1/ Storage temperature range (T<sub>STG</sub>) -------65°C to +150°C Maximum power dissipation (P<sub>D</sub>) 2/ ------1.5 W Lead temperature (soldering, 10 seconds) (T<sub>SOL</sub>) ------+260°C Thermal resistance, junction-to-case (O<sub>JC</sub>) ------ See MIL-STD-1835 Junction temperature (T<sub>J</sub>) ------+175°C Data retention ------ 10 years (minimum) Endurance -----100 erase/write cycles (minimum) ### 1.4 Recommended operating conditions. ### 2. APPLICABLE DOCUMENTS 2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract. ### DEPARTMENT OF DEFENSE SPECIFICATION MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for. ### **DEPARTMENT OF DEFENSE STANDARDS** MIL-STD-883 - Test Method Standard Microcircuits. MIL-STD-1835 - Interface Standard Electronic Component Case Outlines. ## DEPARTMENT OF DEFENSE HANDBOOKS MIL-HDBK-103 - List of Standard Microcircuit Drawings. MIL-HDBK-780 - Standard Microcircuit Drawings. (Copies of these documents are available online at <a href="http://quicksearch.dla.mil">http://quicksearch.dla.mil</a> or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094). 2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. <sup>2/</sup> Must withstand the added PD due to short circuit test; e.g., los. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89841 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>M | SHEET 3 | <sup>1/</sup> Minimum voltage is -0.5 V which may undershoot to -2.5 V for pulses of less than 20 ns. ### 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. Product built to this drawing that is produced by a Qualified Manufacturer Listing (QML) certified and qualified manufacturer or a manufacturer who has been granted transitional certification to MIL-PRF-38535 may be processed as QML product in accordance with the manufacturers approved program plan and qualifying activity approval in accordance with MIL-PRF-38535. This QML flow as documented in the Quality Management (QM) plan may make modifications to the requirements herein. These modifications shall not affect form, fit, or function of the device. These modifications shall not affect the PIN as described herein. A "Q" or "QML" certification mark in accordance with MIL-PRF-38535 is required to identify when the QML flow option is used. This drawing has been modified to allow the manufacturer to use the alternate die/fabrication requirements of paragraph A.3.2.2 of MIL-PRF-38535 or other alternative approved by the qualifying activity. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535, appendix A and herein. - 3.2.1 Terminal connections. The terminal connections shall be as specified on figure 1. - 3.2.2 <u>Truth table</u>. The truth table shall be as specified on figure 2. - 3.2.2.1 Unprogrammed devices. The truth table for unprogrammed devices shall be as specified on figure 2. - 3.2.2.2 <u>Programmed devices</u>. The truth table for programmed devices shall be as specified by an attached altered item drawing. - 3.2.3 Case outlines The case outlines shall be in accordance with 1.2.2 herein. - 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full (case or ambient) operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I. - 3.5 <u>Marking</u>. Marking shall be in accordance with MIL-PRF-38535, appendix A. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. - 3.5.1 <u>Certification/compliance mark</u>. A compliance indicator "C" shall be marked on all non-JAN devices built in compliance to MIL-PRF-38535, appendix A. The compliance indicator "C" shall be replaced with a "Q" or "QML" certification mark in accordance with MIL-PRF-38535 to identify when the QML flow option is used. For product built in accordance with A.3.2.2 of MIL-PRF-38535, or as modified in the manufacturer's QM plan, the "QD" certification mark shall be used in place of the "Q" or "QMI" certification mark. - 3.6 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6 herein). The certificate of compliance submitted to DLA Land and Maritime-VA prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-PRF-38535, appendix A and the requirements herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 Notification of change. Notification of change to DLA Land and Maritime-VA shall be required for any change that affects this drawing. - 3.9 <u>Verification and review</u>. DLA Land and Maritime, DLA Land and Maritime's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89841 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>M | SHEET 4 | ## TABLE I. Electrical performance characteristics. | Test | Symbol | Conditions<br>-55°C $\leq$ T <sub>C</sub> $\leq$ +125°C | Group A subgroups | Device<br>type | Liı | mits | Unit | |----------------------------------------------|--------------------|------------------------------------------------------------------------------------------------------------------|-------------------|-----------------|-----|------|------| | | | $V_{SS} = 0 \text{ V}, \ 4.5 \text{ V} \le V_{CC} \le 5.5 \text{ V}$ unless otherwise specified | | ,, | Min | Max | | | Input leakage current 1/ | I <sub>L</sub> X | $0.0 \text{ V} \leq V_{IN} \leq V_{CC}$ | 1, 2, 3 | 01-06,<br>13,14 | 10 | -150 | μA | | | | | | 7-12 | -10 | 10 | | | | | <u>2</u> / | | 15,16 | -10 | -150 | | | Bidirectional pin leakage current <u>1</u> / | I <sub>I/O/Q</sub> | $0.0 \text{ V} \leq V_{I/O/Q} \leq V_{CC}$ | 1, 2, 3 | 01-06,<br>13,14 | 10 | -150 | μA | | | | | | 7-12 | -40 | 40 | _ | | | | <u>2</u> / | | 15, 16 | -10 | 10 | | | Output low voltage | Vol | Vcc = 4.5 V, I <sub>OL</sub> = 12 mA, | 1, 2, 3 | All | | 0.5 | V | | | | VIN = VIH OF VIL | | | | | | | Output high voltage | Vон | $V_{CC} = 4.5 \text{ V}, I_{OH} = -2 \text{ mA},$ | 1, 2, 3 | All | 2.4 | | V | | | | VIN = VIH or VIL | | | | | | | Input low voltage 3/ | VIL | | 1, 2, 3 | All | | 0.8 | V | | Input high voltage 3/ | V <sub>IH</sub> | | 1, 2, 3 | All | 2.0 | | V | | Operating power supply | Icc | V <sub>IL</sub> = 0.5 V, V <sub>IH</sub> = 3.0 V | 1, 2, 3 | 01-06 | | 150 | mA | | current | | f tog= 15 MHz | | 07-12 | | 130 | | | | | | | 13,14 | | 70 | | | | | $V_{IL} = 0.0 \text{ V}, V_{IH} = V_{CC}$<br>f tog= 15 MHz | | 15,16 | | 160 | | | Power supply current standby | Іссѕв | V <sub>IN</sub> 0 V or V <sub>CC</sub><br>f <sub>tog</sub> = 0 MHz | 1, 2, 3 | 13,14 | | 15 | mA | | Output short circuit | los | $V_{CC} = 5.0 \text{ V}, V_{OUT} = 0.5 \text{ V}$ | 1, 2, 3 | 01-06 | -30 | -135 | mA | | current <u>4</u> / | | T <sub>A</sub> = 25°C<br>See 4.3.1d | | 07-12 | -30 | -90 | | | Input capacitance | Cin | $V_{CC} = 5.0 \text{ V}, V_1 = 2.0 \text{ V}$<br>$f = 1.0 \text{ MHz}, T_A = +25^{\circ}\text{C},$<br>See 4.3.1c | 4 | All | | 10 | pF | | Bidirectional pin capacitance | C <sub>I/O/Q</sub> | $V_{CC} = 5.0 \text{ V}_{I/O/Q} = 2.0 \text{ V}$<br>f = 1.0 MHz, $T_A = +25^{\circ}\text{C}$ ,<br>See 4.3.1c | 4 | All | | 10 | pF | | Functional tests | | See 4.3.1e | 7, 8A, 8B | All | | | | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89841 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>M | SHEET 5 | | | TABLE I | . Electrical performance characte | eristics – Con | tinued. | | | | |--------------------------------|-----------------|-------------------------------------------------------------------------------------------------|-------------------|-----------------------|-----|-----|------| | Test | Symbol | Conditions $-55^{\circ}\text{C} \leq T_{\text{C}} \leq +125^{\circ}\text{C}$ | Group A subgroups | Device<br>type | | | Unit | | | | $V_{SS} = 0 \text{ V}, 4.5 \text{ V} \leq V_{CC} \leq 5.5 \text{ V}$ unless otherwise specified | 3 1 | ,, | Min | Max | | | Input or feedback to | t <sub>PD</sub> | Vcc = 4.5 V, | 9, 10, 11 | 01 | | 30 | ns | | nonregistered output | | see figures 3 and 4 5/ | | 02 | | 20 | | | | | | | 03,05,15 | | 15 | | | | | | | 08,09,11 | 3 | 15 | | | | | | | 04 | | 25 | | | | | | | 06,16 | | 10 | | | | | | | 12 | 3 | 10 | | | | | | | 07,10,13 | 3 | 25 | | | | | | | 14 | 3 | 20 | | | Clock to output delay 6/ tco | tco | | 9, 10, 11 | 01,04 | | 20 | ns | | | | | | 02 | | 15 | - | | | | | | 07,10,14 | 2 | 15 | | | | | | | 03,15 | | 8 | | | | | | | 08,09,11 | 2 | 8 | | | | | | | 05 | | 12 | | | | | | | 06,16 | | 7 | | | | | | | 12 | 2 | 7 | | | | | | | 13 | 2 | 20 | | | Input to output enable | t <sub>EA</sub> | | 9, 10, 11 | 01,04,07,<br>10,13 | | 25 | ns | | | | | | 02,14 | | 20 | | | | | | | 03,05,08,<br>09,11,15 | | 15 | | | | | | | 06,12,16 | | 10 | | | Input to output disable 7/ ter | t <sub>ER</sub> | | 9, 10, 11 | 01,04,<br>07,10,13 | | 25 | ns | | | | | | 02, 14 | | 20 | | | | | | | 03,05,08,<br>09,11,15 | | 15 | | | | | | | 06,16 | | 12 | | | | | | | 12 | | 10 | | | STANDARD MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89841 | |----------------------------------------------------|------------------|------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL M | SHEET 6 | | | TABLE I | . Electrical performance characte | eristics – Cont | inued. | | | | |----------------------------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------|-------------------|---------------------------|------|-------|------| | Test | Symbol | Conditions $-55^{\circ}C \le T_{C} \le +125^{\circ}C$ | Group A subgroups | Device<br>type | Lir | nits | Unit | | | | $V_{SS} = 0 \text{ V}, 4.5 \text{ V} \le V_{CC} \le 5.5 \text{ V}$ unless otherwise specified | | | Min | Max | | | Asynchronous register reset 6/ | tres | $V_{CC} = 4.5 \text{ V},$ see figures 3 and 4 $\underline{5}$ / | 9, 10, 11 | 01,04,<br>13 | | 30 | ns | | | | | | 02,07,<br>10,14 | | 25 | | | | | | | 03,05,<br>08,09,<br>11,15 | | 20 | | | | | | | 06,12,<br>16 | | 12 | | | Clock frequency without | f <sub>CLK1</sub> | | 9, 10, 11 | 01 | 0 | 25.0 | MHz | | feedback<br>1/(t <sub>РWH</sub> + t <sub>РWL</sub> ) <u>6</u> / <u>8</u> / | | | | 02,14 | 0 | 33.3 | - | | | | | | 07,10 | 0 | 35.7 | | | | | | | 03,05 | 0 | 62.5 | | | | | | | 08,09,<br>11 | 0 | 83.3 | | | | | | | 04,13 | 0 | 33.0 | | | | | | | 15 | 0 | 100.0 | | | | | | | 12 | 0 | 142.0 | | | | | | | 16 | 0 | 143.0 | | | | | | | 06 | 0 | 166.0 | | | Clock frequency with | f <sub>CLK2</sub> | | 9, 10, 11 | 01 | 0.0 | 22.0 | MHz | | feedback<br>1/(tco + tsu1) 6/ 8/ | | | | 07,10 | 0.0 | 30.3 | | | , , , = = | | | | 02,14 | 0.0 | 31.2 | | | | | | | 03,08,<br>09,11 | 0.0 | 50.0 | | | | | | 04,13 | 0.0 | 26.3 | | | | | | | 05 | 0.0 | 42.0 | ] | | | | | | | 15 | 0.0 | 62.5 | | | | | | | 16 | 0.0 | 83.3 | | | | | | | 06,12 | 0.0 | 76.9 | | | STANDARD MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89841 | |----------------------------------------------------|------------------|------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL M | SHEET 7 | | | TABLE I | . Electrical performance characte | <u>ristics</u> – Conti | nued. | | | | |---------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------|------------------------|---------------------|--------|-----|------| | Test | Symbol | Conditions $-55^{\circ}\text{C} \le \text{T}_{\text{C}} \le +125^{\circ}\text{C}$ | Group A subgroups | Device<br>type | Limits | | Unit | | | | $V_{SS} = 0 \text{ V}, \ 4.5 \text{ V} \leq V_{CC} \leq 5.5 \text{ V}$ unless otherwise specified | | | Min | Max | | | Input or feedback setup time | t <sub>SU1</sub> | Vcc = 4.5 V, | 9, 10, 11 | 01 | 25 | | ns | | before rising clock 6/ | | see figures 3 and 4 <u>5</u> / | | 02,14 | 17 | | | | | | | | 03,05 | 12 | | | | | | | | 08,09,<br>11 | 10 | | | | | | | | 04,07,<br>10,13 | 18 | | | | | | | | 15 | 8 | | | | | | | | 06,12 | 6 | | | | | | | | 16 | 5 | | | | Synchronous preset setup time t <sub>SU2</sub> | t <sub>SU2</sub> | | 9, 10, 11 | 01 | 25 | | ns | | | | | 02,14 | 17 | | | | | | | | 08,09,<br>11 | 10 | | | | | | | | | 03,05,<br>15 | 12 | | | | | | | 9, 10, 11 | 04,07,<br>10,13 | 18 | | | | | | | | 06,12,<br>16 | 7 | | | | Input or feedback hold time after rising clock 6/ | th | | | All | 0 | | ns | | Clock pulse width, high 6/ | tрwн | | 9, 10, 11 | 01 | 20 | | ns | | | | | | 02,14 | 15 | | | | | | | | 03,05 | 8 | | | | | | | 04,13 | 15 | | | | | | | | | 07,10 | 14 | | | | | | | 08,09,<br>11 | 6 | | | | | | | | | 15 | 5 | | | | | | | | 06,12<br><u>7</u> / | 3 | | | | | | | | 16 | 3.5 | | | | STANDARD MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89841 | |----------------------------------------------------|------------------|------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL M | SHEET 8 | | | TABLE I | . Electrical performance characte | eristics – Conti | nued. | | | | |------------------------------|------------------|-----------------------------------------------------------------------------------------------|-------------------|---------------------------|--------|-----|------| | Test | Symbol | Conditions $-55^{\circ}C \le T_{C} \le +125^{\circ}C$ | Group A subgroups | Device<br>type | Limits | | Unit | | | | $V_{SS} = 0 \text{ V}, 4.5 \text{ V} \le V_{CC} \le 5.5 \text{ V}$ unless otherwise specified | | | Min | Max | | | Clock pulse width, low 6/ | t <sub>PWL</sub> | Vcc = 4.5 V, | 9, 10, 11 | 01 | 20 | | ns | | | | see figures 3 and 4 <u>5</u> / | | 02,14 | 15 | | | | | | | | 03,05 | 8 | | | | | | | | 04,13 | 15 | | | | | | | | 07,10 | 14 | | | | | | | | 08,09,<br>11 | 6 | | | | | | | | 15 | 5 | | | | | | | | 06,12<br><u>7</u> / | 3 | | | | | | | | 16 | 3.5 | | | | Asynchronous reset pulse | tpwR | | 9, 10, 11 | 01 | 30 | | ns | | width | | | | 02,14 | 20 | | | | | | | | 03,05,<br>08,09,<br>11,15 | 15 | | | | | | | | 04,07,<br>10,13 | 25 | | | | | | | | 06,12,<br>16 | 10 | | | | Asynchronous reset to rising | trec | | 9, 10, 11 | 01 | 30 | | ns | | clock recovery time | | | | 02,14 | 20 | | | | | | | | 03,05 | 15 | | | | | | | | 08,09,<br>11,15 | 12 | | | | | | | | 04,07,<br>10,13 | 25 | | | | | | | | 06,12,<br>16 | 6 | | | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89841 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>M | SHEET 9 | | TADLET | Electrical performance | characteristics Continued | |-----------|------------------------|------------------------------| | I ABLE I. | Electrical performance | characteristics – Continued. | | Test | -55°C ≤ T <sub>C</sub> ≤ +125°C | | Group A subgroups | Device<br>type | Limits | | Unit | |--------------------------------|---------------------------------|--------------------------------------------------------------------------------------|-------------------|------------------------|--------|-----|------| | | | $V_{SS}$ = 0 V, 4.5 V $\leq$ V <sub>CC</sub> $\leq$ 5.5 V unless otherwise specified | | | Min | Max | | | Clock pulse width 6/8/ | tw | See figure 5 | 9, 10, 11 | 01,07 | 20 | | ns | | | | | | 04,10,<br>13 | 15 | | | | | | | | 02,08,<br>14 | 15 | | | | | | | | 03,05,<br>09,11,<br>15 | 8 | | | | | | | | 06,12,<br>16 | 3.5 | | | | Setup time 6/8/ | ts | | 9, 10, 11 | 01,07 | 25 | | ns | | | | | | 04,10,<br>13 | 18 | | | | | | | | 02,08,<br>14 | 17 | | | | | | | | 03,05,<br>09,11,<br>15 | 12 | | | | | | | | 06,12,<br>16 | 6 | | | | Power up reset time <u>8</u> / | t <sub>PR</sub> | | 9, 10, 11 | All | | 1.0 | μs | - 1/ The maximum leakage current is due to the internal pull-up resistor on all pins. - 2/ See figure 6 for the I/V curve for ppk (bus friendly pin keeper). - 3/ These are absolute values with respect to device ground and all overshoots due to system or tester noise are included. - 4/ Not more than one output at a time should be shorted. Short circuit test duration should not exceed 1 second (see 4.3.1d). - AC tests are performed with input rise and fall times (10 percent to 90 percent) of 3.0 ns, timing reference levels of 1.5 V, input pulse levels of 0 V to 3.0 V and the output load of figure 3. Input pulse levels are absolute vales with respect to device ground and all overshoots due to system or tester noise are included. - 6/ Test applies only to registered outputs. - 7/ Transition is measured at steady-state high level -500mV or steady-state low level +500 mV on the output from the 1.5 V level on the input. - 8/ Tested initially and after any design or process changes that affect that parameter, and therefore shall be guaranteed to the limits specified in table I. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89841 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>M | SHEET 10 | | Device types | All Devices | | | | |------------------|-------------|--------|--|--| | Case outline | K and L | 3 | | | | Terminal number | Terminal | symbol | | | | 1 | I/CLK | NC | | | | 2 | I | I/CLK | | | | 2<br>3<br>4<br>5 | I | ı | | | | 4 | I | I | | | | 5 | I | I | | | | 6 | I | I | | | | 7 | I | I | | | | 8 | I | NC | | | | 9 | I | - 1 | | | | 10 | I | I | | | | 11 | I | - 1 | | | | 12 | GND | - 1 | | | | 13 | I | I | | | | 14 | I/O/Q | GND | | | | 15 | I/O/Q | NC | | | | 16 | I/O/Q | | | | | 17 | I/O/Q | I/O/Q | | | | 18 | I/O/Q | I/O/Q | | | | 19 | I/O/Q | I/O/Q | | | | 20 | I/O/Q | I/O/Q | | | | 21 | I/O/Q | I/O/Q | | | | 22 | I/O/Q | NC | | | | 23<br>24 | I/O/Q | I/O/Q | | | | 24 | Vcc | I/O/Q | | | | 25 | | I/O/Q | | | | 26 | | I/O/Q | | | | 27 | | I/O/Q | | | | 28 | | Vcc | | | FIGURE 1. Case outline. | STANDARD | | | | | | | |-----------------------|--|--|--|--|--|--| | MICROCIRCUIT DRAWING | | | | | | | | DLA LAND AND MARITIME | | | | | | | DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> | | 5962-89841 | |------------------|---------------------|------------| | | REVISION LEVEL<br>M | SHEET 11 | | Inputs | | | | | | | | | | | | |--------|---|---|---|---|---|---|---|---|---|---|---| | I/CLK | I | 1 | 1 | 1 | ı | 1 | 1 | ı | 1 | 1 | 1 | | Х | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | | | | | | Outp | outs | | | | | | |-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------| | I/O/Q | Z | Z | Z | Z | Z | Z | Z | Z | Z | Z | Z | Z | X = don't care state Z = high impedance state FIGURE 2. <u>Truth table (unprogrammed)</u>. STANDARD MICROCIRCUIT DRAWING DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 SIZE **5962-89841**REVISION LEVEL SHEET M 12 | Test | R₁ | $C_L$ | |-----------------------------------|---------------------------|-----------| | | | (minimum) | | $t_{PD}$ , $t_{CO}$ , $t_{RES}$ , | 390 Ω | 50 pF | | fclk1, fclk2 | | | | tea | Active high = infinity | 50 pF | | | Active low = $390 \Omega$ | | | ter | Active high = infinity | 5 pF | | | Active low = 390 $\Omega$ | | ## NOTES: - 1. $C_L$ = load capacitance and includes jig and probe capacitance. - 2. A different output load circuit may be utilized, but table I electricals shall be guaranteed with figure 3 output load circuit. FIGURE 3. Output load circuit. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89841 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>M | SHEET 13 | FIGURE 4. Switching waveforms. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89841 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>M | SHEET 14 | Note: The power-up reset feature ensures that all flip-flops will be reset to low after the device has been powered up. The following conditions are required: - a) The $V_{\text{CC}}$ rise must be monotonic. - b) After reset occurs, all applicable input and feedback setup times must be met before driving the clock pin high. - c) The clock signal must remain stable beginning prior to the occurrence of the 10% level and continuing until the end of tpr. FIGURE 5. Power-up Reset waveform. | STANDARD MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89841 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>M | SHEET 15 | ## For devices 15 and 16 only. # 22V10 INPUT CURRENT VS INPUT VOLTAGE ( $V_{CC} = 5 \text{ V}, T = 25\text{C}$ ) INPUT VOLTAGE(V) FIGURE 6. IV Curve. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89841 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>M | SHEET 16 | ### 4. VERIFICATION - 4.1 <u>Sampling and inspection</u>. Sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A. - 4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply: - a. Burn-in test, method 1015 of MIL-STD-883. - (1) Test condition D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883. - (2) $T_A = +125$ °C, minimum. - (3) Devices shall be burned-in containing a pattern that assures all inputs and I/O's are dynamically switched. This pattern must have all cells programmed in a high or low state (not neutralized). - (4) The burn-in pattern shall be read before and after burn-in. Devices having any logic array bits not in the proper state shall constitute a device failure and shall be added as failures for PDA calculation. - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer. - c. An endurance /retention test prior to burn-in (may be performed at wafer level), in accordance with method 1033 of MIL-STD-883, shall be included as part of the screening procedure with the following conditions: - (1) Cycles may be at equipment room ambient temperature and shall cycle all bit locations for a minimum of 100 cycles. After cycling, devices containing bits which fail to verify shall be considered device failures. - (2) The retention pattern must have a minimum of 50 percent of the logic array programmed. - (3) After cycling, perform a high temperature unbiased bake for a minimum of 48 hours at +150°C. The bake time may be accelerated by using higher temperature in accordance with the Arrhenius Relationship: $$A_{F} = e^{-\frac{E_{A}}{K}} \left[ \frac{1}{T_{1}} - \frac{1}{T_{2}} \right]$$ $A_F$ = Acceleration factor (unit less quantity) = $t_1/t_2$ . T = Temperature in Kelvin (i.e., $^{\circ}$ C + 273 = K). $t_1$ = Time (hrs) at temperature $T_1$ . $t_2$ = Time (hrs) at temperature $T_2$ . K = Boltzmann's constant = 8.62 x 10<sup>-5</sup> eV/°K using an apparent activation energy (E<sub>A</sub>) of 0.6 eV. The maximum bake temperature shall not exceed +250°C. - (4) After cycling and bake, and prior to burn in, read the data retention pattern. Test using subgroups 1 and 7 (at the manufacturer's option, high temperature equivalent subgroups 2 and 8A or low temperature equivalent subgroups 3 and 8B may be used in lieu of subgroups 1 and 7). Devices having any logic array bits not in the proper state after storage shall constitute device failure. - (5) At the manufacturer's option, the testing specified in 4.2c(4) may be deleted if the devices are put into burn in with no reprogramming allowed between the start of data retention bake and the end of burn in. Exercising this option will result in data retention bake failures being caught and included in post burn in PDA calculations. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89841 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>M | SHEET 17 | TABLE II. Electrical test requirements. | MIL-STD-883 test requirements | Subgroups<br>(in accordance with<br>MIL-STD-883, method 5005,<br>table I) | |--------------------------------------------------------------|---------------------------------------------------------------------------| | Interim electrical parameters (method 5004) | | | Final electrical test parameters (method 5004) | 1*, 2, 3, 7*, 8A,<br>8B, 9, 10, 11 | | Group A test requirements (method 5005) | 1, 2, 3, 4**, 7, 8A,<br>8B, 9, 10, 11 | | Groups C and D end-point electrical parameters (method 5005) | 2, 3, 7, 8A, 8B | <sup>\*</sup> PDA applies to subgroup 1 and 7. 4.3 <u>Quality conformance inspection</u>. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply. ### 4.3.1 Group A inspection. - a. Tests shall be as specified in table II herein. - b. Subgroups 5 and 6 in table I, method 5005 of MIL-STD-883 shall be omitted. - c. Subgroup 4 (C<sub>IN</sub> and C<sub>I/O/Q</sub> measurements) shall be measured only for the initial test and after process or design changes which may affect input capacitance. Sample size is 15 devices with no failures, and all output terminals tested. - d. I<sub>OS</sub> measurements in subgroup 1 shall be measured only for the initial test and after process or design changes which may affect I<sub>OS</sub>. Sample size is 15 devices with no failures, and all output terminals tested. - e. Subgroups 7, 8A, and 8B shall include verification of the truth table. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89841 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>M | SHEET 18 | <sup>\*\*</sup> See 4.3.1c ### 4.3.2 Groups C inspection. - a. End-point electrical parameters shall be as specified in table II herein. - b. Steady-state life test conditions, method 1005 of MIL-STD-883. - (1) Test condition D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883. - (2) $T_A = +125^{\circ}C$ , minimum. - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - (4) All devices shall be programmed with a pattern that assures all inputs and I/O's are dynamically switched. - c. An extended data retention test shall be added. A new sample shall be selected, and the sample size, accept number and frequency of testing shall be the same as that required for group C inspection. Extended data retention shall also consist of the following: - (1) All devices shall have a minimum of 50 percent of the logic array programmed with a charge on all cells, such that the cell will not be in a neutral state. - (2) Unbiased bake for 1,000 hours (minimum) at +150°C (minimum). The unbiased bake time may be accelerated by using a higher temperature in accordance with the Arrhenius Relationship: $$A_{F} = e^{-\frac{E_{A}}{K}} \left[ \frac{1}{T_{1}} - \frac{1}{T_{2}} \right]$$ $A_F = Acceleration factor (unit less quantity) = t_1/t_2$ . T = Temperature in Kelvin (i.e., $^{\circ}$ C + 273 = K). $t_1$ = Time (hrs) at temperature $T_1$ . $t_2$ = Time (hrs) at temperature $T_2$ . K = Boltzmann's constant = 8.62 x 10<sup>-5</sup> eV/°K using an apparent activation energy (E<sub>A</sub>) of 0.6 eV. The maximum bake temperature shall not exceed +200°C. - (3) Read the pattern after back and perform end-point electrical tests in accordance with table II herein for group C. - 4.3.3 <u>Group D inspection</u>. Group D inspection shall be in accordance with table IV of method 5005 of MIL-STD-883. Endpoint electrical parameters shall be as specified in the table II herein. - 4.4 <u>Programming procedures</u>. The programming procedures shall be as specified by the device manufacturer and shall be made available to the user on request. - 4.5 <u>Erasing procedures</u>. The erasing procedures shall be as specified by the device manufacturer and shall be made available to the user on request. - 5. PACKAGING - 5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-PRF-38535, appendix A. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-89841 | |----------------------------------------------------|------------------|---------------------|-----------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>M | SHEET <b>19</b> | ## 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.2 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.3 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal. - 6.4 <u>Record of users</u>. Military and industrial users shall inform DLA Land and Maritime when a system application requires configuration control and the applicable SMD to that system. DLA Land and Maritime will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DLA Land and Maritime-VA, telephone (614) 692-8108. - 6.5 <u>Comments</u>. Comments on this drawing should be directed to DLA Land and Maritime-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0540. - 6.6 <u>Approved sources of supply</u>. Approved sources of supply are listed in MIL-HDBK-103 and QML-38535 (if QML). The vendors listed in MIL-HDBK-103 and QML-38535 (if QML) have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DLA Land and Maritime-VA. | STANDARD | | | | | |---------------------------|--|--|--|--| | MICROCIRCUIT DRAWING | | | | | | DLA LAND AND MARITIME | | | | | | COLUMBUS, OHIO 43218-3990 | | | | | | SIZE<br><b>A</b> | | 5962-89841 | |------------------|---------------------|-----------------| | | REVISION LEVEL<br>M | SHEET <b>20</b> | ## STANDARD MICROCIRCUIT DRAWING BULLETIN DATE: 17-09-21 Approved sources of supply for SMD 5962-89841 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DLA Land and Maritime-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DLA Land and Maritime maintains an online database of all current sources of supply at <a href="https://landandmaritimeapps.dla.mil/Programs/Smcr/">https://landandmaritimeapps.dla.mil/Programs/Smcr/</a>. | Standard microcircuit drawing | Vendor<br>CAGE | Vendor<br>similar | |----------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | PIN <u>1</u> /<br>5962-89841013A | 0C7V7<br>0C7V7<br>0C7V7<br>0C7V7<br>3/<br>3/ | PIN <u>2/</u> PALC22V10D-30LMB PALCE22V10-30LMB 22V10D-30LR/883 PALCE22V10H-30E4/B3A QPC22V10-30/B3A | | 5962-8984101KA | 0C7V7<br>0C7V7<br><u>3</u> /<br>0C7V7 | PALC22V10D-30KMB<br>PALCE22V10-30KMB<br>PALCE22V10H-30E4/BKA<br>QPC22V10-30/BKA | | 5962-8984101LA | 0C7V7<br>0C7V7<br>0C7V7<br>3/<br>3/<br>3/<br>3/ | PALC22V10D-30DMB PALCE22V10-30DMB 22V10D-30LD/883 PALCE22V10H-30E4/BLA GAL22V10C-30LD/883C GAL22V10D-30LD/883C QPC22V10-30/BLA | | 5962-89841023A | 3/<br>3/<br>0C7V7<br>0C7V7<br>0C7V7<br>3/<br>3/ | GAL22V10C-20LR/883C<br>GAL22V10D-20LR/883C<br>PALC22V10D-20LMB<br>PALCE22V10-20LMB<br>22V10D-20LR/883<br>PALCE22V10H-20E4/B3A<br>QPC22V10-20/B3A | | 5962-8984102KA | 0C7V7<br>0C7V7<br>0C7V7<br>3/ | PALC22V10D-20KMB<br>PALCE22V10-20KMB<br>QPC22V10-20/BKA<br>PALCE22V10H-20E4/BKA | | 5962-8984102LA | 0C7V7<br>0C7V7<br>0C7V7<br>3/<br>3/<br>3/<br>3/<br>3/ | PALC22V10D-20DMB PALCE22V10-20DMB 22V10D-20LR/883 PALCE22V10H-20E4/BLA GAL22V10C-20LD/883C GAL22V10D-20LD/883C QPC22V10-20/BLA | | 5962-89841033A | 3/<br>3/<br>0C7V7<br>0C7V7<br>0C7V7<br>0HSW3 | GAL22V10C-15LR/883C<br>GAL22V10D-15LR/883C<br>22V10D-15LR/883<br>PALC22V10D-15LMB<br>PALCE22V10-15LMB<br>ATF22V10B-15NM/883 | | 5962-8984103KA | 0C7V7<br>0C7V7<br>0C7V7 | PALC22V10D-15KMB<br>PALCE22V10-15KMB<br>QPC22V10-15/BKA | DATE: 17-09-21 | | | T | |----------------------------------------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------| | Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN 2/ | | 5962-8984103LA | 3/<br>3/<br>0C7V7<br>0C7V7<br>0C7V7<br>0HSW3 | GAL22V10C-15LD/883C<br>GAL22V10D-15LD/883C<br>22V10D-15LD/883<br>PALC22V10D-15DMB<br>PALCE22V10-15DMB<br>ATF22V10B-15GM/883 | | 5962-8984103LC | 6S055 | DPA22V10-15LC | | 5962-89841043A | 0C7V7<br>0C7V7<br>0C7V7<br><u>3/</u><br><u>3/</u> | PALC22V10D-25LMB<br>PALCE22V10-25LMB<br>22V10D-25LR/883<br>ATF22V10B-25NM/883<br>PALCE22V10H-25E4/B3A | | 5962-8984104KA | 0C7V7<br>0C7V7<br><u>3</u> /<br>0C7V7 | PALC22V10D-25KMB<br>PALCE22V10-25KMB<br>PALCE22V10H-25E4/BKA<br>QPC22V10-25/BKA | | 5962-8984104LA | 0C7V7<br>0C7V7<br>0C7V7<br>3/<br>3/<br>3/<br>3/<br>3/ | PALC22V10D-25DMB PALCE22V10-25DMB 22V10D-25LD/883 ATF22V10B-25GM/883 GAL22V10C-25LD/883C GAL22V10D-25LD/883C PALCE22V10H-25E4/BLA QPC22V10-25/BLA | | 5962-89841053A | 0C7V7<br>0HSW3<br><u>3</u> / | PALCE22V10-15LMB<br>ATF22V10B-15NM/883<br>PALCE22V10H-15E4/B3A | | 5962-8984105KA | 0C7V7<br>0C7V7<br><u>3</u> /<br>0C7V7 | PALC22V10D-15KMB<br>PALCE22V10-15KMB<br>PALCE22V10H-15E4/BKA<br>QPC22V10-15/BKA | | 5962-8984105LA | 0C7V7<br>0C7V7<br>0HSW3<br><u>3</u> /<br><u>3</u> / | PALC22V10D-15DMB PALCE22V10-15DMB ATF22V10B-15GM/883 PALCE22V10H-15E4/BLA QPC22V10-15/BLA | | 5962-89841063A | 0C7V7<br>0C7V7<br>0C7V7<br><u>3/</u><br>3/<br>0HSW3 | PALC22V10D-10LMB PALCE22V10-10LMB 22V10D-10LR/883 GAL22V10C-10LR/883C GAL22V10D-10LR/883C ATF22V10B-10NM/883 | DATE: 17-09-21 | | | 1 | |----------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------| | Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / | | 5962-8984106KA | 0C7V7<br>0C7V7<br>0C7V7 | PALC22V10D-10KMB<br>PALCE22V10-10KMB<br>QPC22V10-10/BKA | | 5962-8984106LA | 0C7V7<br>0C7V7<br>0C7V7<br><u>3</u> /<br><u>3</u> /<br>0HSW3 | PALC22V10D-10DMB PALCE22V10-10DMB 22V10D-10LD/883 GAL22V10C-10LD/883C GAL22V10D-10LD/883C ATF22V10B-10GM/883 | | 5962-89841073A | 3/<br>3/<br>3/ | PALC22V10D-30LMB<br>PALCE22V10-30LMB<br>QPC22V10-30/B3A | | 5962-8984107KA | 3/<br>3/<br>3/ | PALC22V10D-30KMB<br>PALCE22V10-30KMB<br>QPC22V10-30/BKA | | 5962-8984107LA | 3/<br>3/<br>3/ | PALC22V10D-30DMB<br>PALCE22V10-30DMB<br>QPC22V10-30/BLA | | 5962-89841083A | 3/<br>3/<br>3/<br>3/<br>3/<br>3/ | PALC22V10D-20LMB PALCE22V10-20LMB PALCE22V10-20LMB PALC22V10D-20LMB QPC22V10-20/B3A | | 5962-8984108KA | 3/<br>3/<br>3/<br>3/<br>3/<br>3/ | PALC22V10D-20KMB PALCE22V10-20KMB PALCE22V10-20KMB PALC22V10D-20KMB QPC22V10-20/BKA | | 5962-8984108LA | 3/<br>3/<br>3/<br>3/<br>3/ | PALC22V10D-20DMB PALCE22V10-20DMB QPC22V10-20/BLA PALCE22V10-20DMB PALC22V10D-20DMB | | 5962-89841093A | 3/<br>3/<br>3/ | PALC22V10D-15LMB<br>PALCE22V10-15LMB<br>QPC22V10-15/B3A | | 5962-8984109KA | 3/<br>3/<br>3/ | PALC22V10D-15KMB<br>PALCE22V10-15KMB<br>QPC22V10-15/BKA | | 5962-8984109LA | 3/<br>3/<br>3/ | PALC22V10D-15DMB<br>PALCE22V10-15DMB<br>QPC22V10-15/BLA | | 5962-89841103A | 3/<br>3/<br>3/<br>3/<br>3/<br>3/ | PALC22V10D-25LMB<br>PALCE22V10-25LMB<br>PALCE22V10-25LMB<br>PALC22V10D-25LMB<br>QPC22V10-25/B3A | DATE: 17-09-21 | Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / | |----------------------------------------------------|----------------------------|-------------------------------------------------------------------------------------------------| | 5962-8984110KA | 31 31<br>31 31<br>31<br>31 | PALC22V10D-25KMB<br>PALCE22V10-25KMB<br>PALCE22V10-25KMB<br>PALC22V10D-25KMB<br>QPC22V10-25/BKA | | 5962-8984110LA | ରା ରା ରା ରା | PALC22V10D-25DMB PALCE22V10-25DMB PALCE22V10-25DMB PALC22V10D-25DMB QPC22V10-25/BLA | | 5962-89841113A | 3/<br>3/<br>3/ | PALC22V10D-15LMB<br>PALCE22V10-15LMB<br>QPC22V10-15/B3A | | 5962-8984111KA | 3/<br>3/<br>3/ | PALC22V10D-15KMB<br>PALCE22V10-15KMB<br>QPC22V10-15/BKA | | 5962-8984111LA | 3/<br>3/<br>3/ | PALC22V10D-15DMB<br>PALCE22V10-15DMB<br>QPC22V10-15/BLA | | 5962-89841123A | 3/<br>3/<br>3/ | PALC22V10D-10LMB<br>PALCE22V10-10LMB<br>QPC22V10-10/B3A | | 5962-8984112KA | 3/<br>3/<br>3/ | PALC22V10D-10KMB<br>PALCE22V10-10KMB<br>QPC22V10-10/BKA | | 5962-8984112LA | 3/<br>3/<br>3/ | PALC22V10D-10DMB<br>PALCE22V10-10DMB<br>QPC22V10-10/BLA | | 5962-89841133A | <u>3</u> / | ATF22V10BQL-25NM/883 | | 5962-8984113LA | <u>3</u> / | ATF22V10BQL-25GM/883 | | 5962-89841143A | <u>3</u> / | ATF22V10BQL-20NM/883 | | 5962-8984114LA | <u>3</u> / | ATF22V10BQL-20GM/883 | | 5962-89841153A | 0HSW3 | ATF22V10C-15NM/883 | | 5962-8984115LA | 0HSW3 | ATF22V10C-15GM/883 | | 5962-89841163A | 0HSW3 | ATF22V10C-10NM/883 | | 5962-8984116LA | 0HSW3 | ATF22V10C-10GM/883 | <sup>1/</sup> The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the Vendor to determine its availability. <sup>2/</sup> Caution. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing. <sup>3/</sup> No longer available from an approved source of supply. DATE: 17-09-21 Vendor CAGEVendor namenumberand address 0HSW3 Atmel Corp. 1150 East Cheyenne Mountain Blvd. Colorado Springs, CO 80906 6S055 DPA Labs Inc. dba DPA Components International 2251 Ward Ave. Simi Valley, CA 93065 0C7V7 e2v, Inc. dba QP Semiconductor, Inc. 765 Sycamore Drive Milpitas, CA 95035 The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.