

Sample &

Buy





SLLS3500 - APRIL 1999-REVISED JANUARY 2015

# MAX3243 3-V to 5.5-V Multichannel RS-232 Line Driver/Receiver With ±15-kV ESD (HBM) Protection

Technical

Documents

#### Features 1

- Operates With 3-V to 5.5-V  $V_{CC}$  Supply
- Single-Chip and Single-Supply Interface for IBM<sup>™</sup> PC/AT<sup>™</sup> Serial Port
- RS-232 Bus-Pin ESD Protection of • ±15 kV Using Human-Body Model (HBM)
- Meets or Exceeds the Requirements of • TIA/EIA-232-F and ITU V.28 Standards
- Three Drivers and Five Receivers
- Operates Up To 250 kbit/s
- Low Active Current: 300 µA Typical •
- Low Standby Current: 1 µA Typical
- External Capacitors: 4 × 0.1 µF
- Accepts 5-V Logic Input With 3.3-V Supply
- Always-Active Noninverting Receiver Output (ROUT2B)
- **Operating Temperature** 
  - MAX3243C: 0°C to 70°C
  - MAX3243I: –40°C to 85°C
- Serial-Mouse Driveability
- Auto-Powerdown Feature to Disable Driver Outputs When No Valid RS-232 Signal Is Sensed
- Simplified Diagram 4

## 2 Applications

Tools &

Software

- **Battery-Powered Systems** ٠
- Tablets
- Notebooks
- Laptops
- Hand-Held Equipment

## 3 Description

The MAX3243 device consists of three line drivers, five line receivers which is ideal for DE-9 DTE interface. ±15-kV ESD (HBM) protection pin to pin (serial- port connection pins, including GND). Flexible power features saves power automatically. Special outputs ROUT2B and INVALID are always enabled to allow checking for ring indicator and valid RS232 input.

| Device Information <sup>(1)</sup> |               |                    |  |  |  |
|-----------------------------------|---------------|--------------------|--|--|--|
| PART NUMBER                       | PACKAGE (PIN) | BODY SIZE          |  |  |  |
|                                   | SSOP (28)     | 10.29 mm × 5.30 mm |  |  |  |
| MAX3243                           | SOIC (28)     | 17.90 mm × 7.50 mm |  |  |  |
|                                   | TSSOP (28)    | 9.70 mm × 4.40 mm  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

## **Table of Contents**

| 1 |       | ures 1                                         |
|---|-------|------------------------------------------------|
| 2 | App   | lications 1                                    |
| 3 | Desc  | cription 1                                     |
| 4 | Sim   | olified Diagram 1                              |
| 5 | Revi  | sion History2                                  |
| 6 | Pin ( | Configuration and Functions 3                  |
| 7 | Spee  | cifications 4                                  |
|   | 7.1   | Absolute Maximum Ratings 4                     |
|   | 7.2   | ESD Ratings 4                                  |
|   | 7.3   | Recommended Operating Conditions 4             |
|   | 7.4   | Thermal Information 4                          |
|   | 7.5   | Electrical Characteristics — Auto Power Down 5 |
|   | 7.6   | Electrical Characteristics — Driver 5          |
|   | 7.7   | Electrical Characteristics — Receiver 6        |
|   | 7.8   | Switching Characteristics — Auto Power Down 6  |
|   | 7.9   | Switching Characteristics — Driver 6           |
|   | 7.10  | Switching Characteristics — Receiver 6         |
|   | 7.11  | Typical Characteristics 7                      |
|   |       |                                                |

| 8  | Para | meter Measurement Information     | 8  |
|----|------|-----------------------------------|----|
| 9  | Deta | iled Description                  | 11 |
|    | 9.1  | Overview                          | 11 |
|    | 9.2  | Functional Block Diagram          | 11 |
|    | 9.3  | Feature Description               | 12 |
|    | 9.4  | Device Functional Modes           | 13 |
| 10 | Арр  | lication and Implementation       | 14 |
|    | 10.1 | Application Information           | 14 |
|    | 10.2 | Typical Application               | 14 |
| 11 | Pow  | er Supply Recommendations         | 16 |
| 12 | Laye | put                               | 16 |
|    |      | Layout Guidelines                 |    |
|    | 12.2 | Layout Example                    | 17 |
| 13 | Dev  | ice and Documentation Support     | 18 |
|    | 13.1 |                                   |    |
|    | 13.2 |                                   |    |
|    | 13.3 | Glossary                          | 18 |
| 14 | Мес  | hanical, Packaging, and Orderable |    |
|    |      | mation                            | 18 |

Copyright © 1999–2015, Texas Instruments Incorporated

#### **Revision History** 5

#### Changes from Revision N (May 2009) to Revision O

| • | Added Applications, Device Information table, Pin Functions table, ESD Ratings table, Thermal Information table, |     |
|---|------------------------------------------------------------------------------------------------------------------|-----|
|   | Typical Characteristics, Feature Description section, Device Functional Modes, Application and Implementation    |     |
|   | section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and     |     |
|   | Mechanical, Packaging, and Orderable Information section.                                                        | . 1 |
| • | Deleted Ordering Information table.                                                                              | . 1 |

2



www.ti.com

Page



## 6 Pin Configuration and Functions

| DB, DW, OR PW PACKAGE<br>(TOP VIEW) |                      |  |  |  |  |  |  |  |
|-------------------------------------|----------------------|--|--|--|--|--|--|--|
|                                     |                      |  |  |  |  |  |  |  |
|                                     |                      |  |  |  |  |  |  |  |
| C2+[]1 ~                            | 28 C1+               |  |  |  |  |  |  |  |
| C2-[2                               | 27 🛛 V+              |  |  |  |  |  |  |  |
| V-[]3                               | 26 🛛 V <sub>CC</sub> |  |  |  |  |  |  |  |
| RIN1 🛛 4                            | 25 🛛 GND             |  |  |  |  |  |  |  |
| RIN2[5                              | 24 🛛 C1-             |  |  |  |  |  |  |  |
| RIN3[6                              | 23 FORCEON           |  |  |  |  |  |  |  |
| RIN4 🛛 7                            | 22 FORCEOFF          |  |  |  |  |  |  |  |
| RIN5[8                              | 21 NVALID            |  |  |  |  |  |  |  |
| DOUT1 🛛 9                           | 20 🛛 ROUT2B          |  |  |  |  |  |  |  |
| DOUT2[]10                           | 19 <b>]</b> ROUT1    |  |  |  |  |  |  |  |
| DOUT3 🛛 11                          | 18 🛛 ROUT2           |  |  |  |  |  |  |  |
| DIN3 🛛 12                           | 17 🛛 ROUT3           |  |  |  |  |  |  |  |
| DIN2 🛛 13                           | 16 <b>]</b> ROUT4    |  |  |  |  |  |  |  |
| DIN1 🛛 14                           | 15 <b>ROUT</b> 5     |  |  |  |  |  |  |  |
|                                     |                      |  |  |  |  |  |  |  |

#### **Pin Functions**

| PIN             |                    | ТҮРЕ | DESCRIPTION                                                                                |  |  |
|-----------------|--------------------|------|--------------------------------------------------------------------------------------------|--|--|
| NAME            | NO.                | ITPE | DESCRIPTION                                                                                |  |  |
| C2+             | 1                  | _    | Positive lead of C2 capacitor                                                              |  |  |
| C2-             | 2                  | _    | Negative lead of C2 capacitor                                                              |  |  |
| V–              | 3                  | 0    | Negative charge pump output for storage capacitor only                                     |  |  |
| RIN1:RIN5       | 4, 5, 6, 7, 8      | I    | RS232 line data input (from remote RS232 system)                                           |  |  |
| DOUT1:DOUT3     | 9, 10, 11          | 0    | RS232 line data output (to remote RS232 system)                                            |  |  |
| DIN3:DIN1       | 12, 13, 14         | I    | Logic data input (from UART)                                                               |  |  |
| ROUT5:ROUT1     | 15, 16, 17, 18, 19 | 0    | Logic data output (to UART)                                                                |  |  |
| ROUT2B          | 20                 | 0    | Always Active non-inverting output for RIN2 (normally used for ring indicator)             |  |  |
| INVALID         | 21                 | 0    | Active low output when all RIN are unpowered                                               |  |  |
| FORCEOFF        | 22                 | I    | Low input forces DOUT1-5, ROUT1-5 high Z per <i>Device Functional</i><br>Modes             |  |  |
| FORCEON         | 23                 | I    | High forces drivers on. Low is automatic mode per <i>Device Functional</i><br><i>Modes</i> |  |  |
| C1-             | 24                 | _    | Negative lead on C1 capacitor                                                              |  |  |
| GND             | 25                 | _    | Ground                                                                                     |  |  |
| V <sub>CC</sub> | 26                 | —    | Supply Voltage, Connect to 3V to 5.5V power supply                                         |  |  |
| V+              | 27                 | 0    | Positive charge pump output for storage capacitor only                                     |  |  |
| C1+             | 28                 | —    | Positive lead of C1 capacitor                                                              |  |  |

## 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                  |                                                     |                           | MIN   | MAX                   | UNIT |
|------------------|-----------------------------------------------------|---------------------------|-------|-----------------------|------|
| V <sub>CC</sub>  | Supply voltage range <sup>(2)</sup>                 |                           | -0.3  | 6                     | V    |
| V+               | Positive output supply voltage range <sup>(2)</sup> |                           | -0.3  | 7                     | V    |
| V–               | Negative output supply voltage range <sup>(2)</sup> |                           | 0.3   | -7                    | V    |
| V+ - V-          | Supply voltage difference <sup>(2)</sup>            |                           |       | 13                    | V    |
| V                | Input voltage range                                 | Driver, FORCEOFF, FORCEON | -0.3  | 6                     | V    |
| VI               |                                                     | Receiver                  | -25   | 25                    | v    |
| V                |                                                     | Driver                    | -13.2 | 13.2                  | V    |
| Vo               | Output voltage range                                | Receiver, INVALID         | -0.3  | V <sub>CC</sub> + 0.3 | v    |
| TJ               | Operating virtual junction temperature              |                           |       | 150                   | °C   |
| T <sub>stg</sub> | Storage temperature range                           |                           | -65   | 150                   | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to network GND.

### 7.2 ESD Ratings

|                    |                         |                                                                                      | MAX   | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 RIN , DOUT, and GND pins $^{(1)}$ | 15000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 All other pins <sup>(1)</sup>     | 3000  | V    |
|                    |                         | Charged device model (CDM), per JEDEC specification JESD22-C101, all $pins^{(2)}$    | 1000  |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

#### <sup>(1)</sup>(See Figure 8)

|                 |                                             |                       |                         | MIN | NOM | MAX | UNIT |
|-----------------|---------------------------------------------|-----------------------|-------------------------|-----|-----|-----|------|
| v               | Supply voltogo                              |                       | V <sub>CC</sub> = 3.3 V | 3   | 3.3 | 3.6 | V    |
| vcc             | Supply voltage                              |                       | $V_{CC} = 5 V$          | 4.5 | 5   | 3.6 | v    |
| v               | Driver and control high level input veltage | DIN, FORCEOFF,        | $V_{CC} = 3.3 V$        | 2   |     | 5.5 | V    |
| VIH             | Driver and control high-level input voltage | FORCEON               | $V_{CC} = 5 V$          | 2.4 |     | 5.5 | v    |
| $V_{\text{IL}}$ | Driver and control low-level input voltage  | DIN, FORCEOFF, FORCEC | DIN, FORCEOFF, FORCEON  |     |     | 0.8 | V    |
| $V_{I}$         | Driver and control input voltage            | DIN, FORCEOFF, FORCEC | N                       | 0   |     | 5.5 | V    |
| $V_{I}$         | Receiver input voltage                      |                       |                         |     |     | 25  | V    |
| -               | Operating free air temperature              |                       | MAX3243C                | 0   |     | 70  | °C   |
| T <sub>A</sub>  | Operating free-air temperature              |                       | MAX3243I                | -40 |     | 85  | C    |

(1) Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 3.3 V ± 0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at V<sub>CC</sub> = 5 V ± 0.5 V.

#### 7.4 Thermal Information

|                | THERMAL METRIC <sup>(1)</sup>          | DB      | DW      | PW      | UNIT |
|----------------|----------------------------------------|---------|---------|---------|------|
|                |                                        | 16 PINS | 16 PINS | 16 PINS |      |
| $R_{\thetaJA}$ | Junction-to-ambient thermal resistance | 62      | 46      | 62      | °C/W |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953).



### 7.5 Electrical Characteristics — Auto Power Down

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1)</sup> (see Figure 8)

|                  | PARAMETER                                                            | TEST CONDITIONS                                                                                                                 | MIN TYP <sup>(2)</sup> | MAX | UNIT |
|------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|------|
|                  | Supply current<br>Auto-powerdown<br>disabled                         | No load, $\overline{\text{FORCEOFF}}$ and $\overline{\text{FORCEON}}$ at V <sub>CC</sub> . T <sub>A</sub> = 25°C                | 0.3                    | 1   | mA   |
| I <sub>CC</sub>  | Supply current<br>Powered off                                        | No load, $\overline{\text{FORCEOFF}}$ at GND. $T_A = 25^{\circ}\text{C}$                                                        | 1                      | 10  |      |
|                  | Supply current<br>Auto-powerdown<br>enabled                          | No load, $\overline{\text{FORCEOFF}}$ at V_{CC}, FORCEON at GND, All RIN are open or grounded, All DIN are grounded. T_A = 25°C | 1                      | 10  | μΑ   |
| I <sub>I</sub>   | Input leakage current<br>of FORCEOFF, FORCEON                        | $V_{I} = V_{CC} \text{ or } V_{I} \text{ at GND}$                                                                               | ±0.01                  | ±1  | μA   |
| V <sub>IT+</sub> | Receiver input threshold<br>for INVALID high-level output<br>voltage | $\frac{\text{FORCEON} = \text{GND},}{\text{FORCEOFF} = V_{CC}}$                                                                 |                        | 2.7 | V    |
| V <sub>IT-</sub> | Receiver input threshold<br>for INVALID high-level output<br>voltage | $\frac{\text{FORCEON}}{\text{FORCEOFF}} = \text{V}_{\text{CC}}$                                                                 | -2.7                   |     | V    |
| VT               | Receiver input threshold<br>for INVALID low-level output<br>voltage  | $\frac{\text{FORCEON}}{\text{FORCEOFF}} = \text{V}_{\text{CC}}$                                                                 | -0.3                   | 0.3 | V    |
| V <sub>OH</sub>  | INVALID high-level output voltage                                    | $I_{OH} = -1 \text{ mA}$ , FORCEON = GND,<br>FORCEOFF = V <sub>CC</sub>                                                         | V <sub>CC</sub> – 0.6  |     | V    |
| V <sub>OL</sub>  | INVALID low-level output voltage                                     | $I_{OL} = 1.6 \text{ mA}, \text{ FORCEON} = \text{GND},$<br>FORCEOFF = V <sub>CC</sub>                                          |                        | 0.4 | V    |

(1)

Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 3.3 V ± 0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at V<sub>CC</sub> = 5 V ± 0.5 V. Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating* (2) Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 7.6 Electrical Characteristics — Driver

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1)</sup> (see Figure 8)

|                  | PARAMETER                                   | TES                                               | ST CONDITIONS      |                         | MIN | TYP <sup>(2)</sup> | MAX | UNIT |
|------------------|---------------------------------------------|---------------------------------------------------|--------------------|-------------------------|-----|--------------------|-----|------|
| V <sub>OH</sub>  | High-level output voltage                   | All DOUT at $R_L = 3 \text{ k}\Omega$ to 0        | GND                |                         | 5   | 5.4                |     | V    |
| V <sub>OL</sub>  | Low-level output voltage                    | All DOUT at $R_L = 3 \text{ k}\Omega$ to 0        | GND                |                         | -5  | -5.4               |     | V    |
| Vo               | Output voltage<br>(mouse driveability)      | DIN1 = DIN2 = GND, DIN3<br>DOUT1 = DOUT2 = 2.5 m/ |                    | GND at DOUT3,           | ±5  |                    |     | V    |
| I <sub>IH</sub>  | High-level input current                    | $V_I = V_{CC}$                                    |                    |                         |     | ±0.01              | ±1  | μA   |
| $I_{IL}$         | Low-level input current                     | V <sub>I</sub> at GND                             |                    |                         |     | ±0.01              | ±1  | μA   |
| $V_{\text{hys}}$ | Input hysteresis                            |                                                   |                    |                         |     |                    | ±1  | V    |
| I <sub>OS</sub>  | Short-circuit output current <sup>(3)</sup> | V <sub>CC</sub> = 3.6 V,                          | $V_0 = 0 V$        |                         |     | ±35                | ±60 | mA   |
| 00               | •                                           | V <sub>CC</sub> = 5.5 V,                          | $V_0 = 0 V$        |                         |     |                    |     |      |
| r <sub>o</sub>   | Output resistance                           | $V_{CC}$ , V+, and V- = 0 V,                      | $V_0 = \pm 2 V$    |                         | 300 | 10M                |     | Ω    |
| 1                | Output leakage current                      | FORCEOFF = GND,                                   | $V_0 = \pm 12 V$ , | $V_{CC}$ = 3 to 3.6 V   |     |                    | ±25 | μA   |
| I <sub>off</sub> | Oulput leakage culterit                     | FORGEOFF = GND,                                   | $V_O = \pm 10 V$ , | $V_{CC}$ = 4.5 to 5.5 V |     |                    | ±25 | μΑ   |

(1)

(2)

Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 3.3 V ± 0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at V<sub>CC</sub> = 5 V ± 0.5 V. All typical values are at V<sub>CC</sub> = 3.3 V or V<sub>CC</sub> = 5 V, and T<sub>A</sub> = 25°C. Short-circuit durations should be controlled to prevent exceeding the device absolute power dissipation ratings, and not more than one (3) output should be shorted at a time.

## 7.7 Electrical Characteristics — Receiver

| over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) <sup>(1)</sup> (see Figure 8) | over recommended ranges of su | poly voltage and operating free-air te | emperature (unless otherwise note | ed) <sup>(1)</sup> (see Figure 8) |
|-------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------------------------|-----------------------------------|-----------------------------------|
|-------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------------------------|-----------------------------------|-----------------------------------|

|                  | PARAMETER                                               | TEST CONDITIONS                                | MIN            | TYP <sup>(2)</sup> | MAX | UNIT |
|------------------|---------------------------------------------------------|------------------------------------------------|----------------|--------------------|-----|------|
| V <sub>OH</sub>  | High-level output voltage                               | $I_{OH} = -1 \text{ mA}$                       | $V_{CC} - 0.6$ | $V_{CC} - 0.1$     |     | V    |
| V <sub>OL</sub>  | Low-level output voltage                                | I <sub>OH</sub> = 1.6 mA                       |                |                    | 0.4 | V    |
| V                | Positive-going input threshold voltage                  | V <sub>CC</sub> = 3.3 V                        |                | 1.6                | 2.4 | V    |
| V <sub>IT+</sub> | Positive-going input the shold voltage                  | $V_{CC} = 5 V$                                 |                | 1.9                | 2.4 | v    |
| V                | Negative-going input threshold voltage                  | $V_{CC} = 3.3 V$                               | 0.6            | 1.1                |     | V    |
| V <sub>IT</sub>  | Negative-going input theshold voltage                   | $V_{CC} = 5 V$                                 | 0.8            | 1.4                |     | v    |
| V <sub>hys</sub> | Input hysteresis (V <sub>IT+</sub> – V <sub>IT–</sub> ) |                                                |                | 0.5                |     | V    |
| $I_{off}$        | Output leakage current (except ROUT2B)                  | $\overline{FORCEOFF} = 0 \text{ V}$            |                | ±0.05              | ±10 | μA   |
| r <sub>l</sub>   | Input resistance                                        | $V_{I} = \pm 3 \text{ V or } \pm 25 \text{ V}$ | 3              | 5                  | 7   | kΩ   |

Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 3.3 V ± 0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at V<sub>CC</sub> = 5 V ± 0.5 V. All typical values are at V<sub>CC</sub> = 3.3 V or V<sub>CC</sub> = 5 V, and T<sub>A</sub> = 25°C.

(2)

#### 7.8 Switching Characteristics — Auto Power Down

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 7)

|                      | PARAMETER                                         | TEST CONDITIONS | TYP <sup>(1)</sup> | UNIT |
|----------------------|---------------------------------------------------|-----------------|--------------------|------|
| t <sub>valid</sub>   | Propagation delay time, low- to high-level output | $V_{CC} = 5 V$  | 1                  | μs   |
| t <sub>invalid</sub> | Propagation delay time, high- to low-level output | $V_{CC} = 5 V$  | 30                 | μs   |
| t <sub>en</sub>      | Supply enable time                                | $V_{CC} = 5 V$  | 100                | μs   |

(1) All typical values are at  $V_{CC}$  = 3.3 V or  $V_{CC}$  = 5 V, and  $T_A$  = 25°C.

## 7.9 Switching Characteristics — Driver

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1)</sup> (see Figure 8) MAX3243C, MAX3243I

|                    | PARAMETER                    | TEST C                                   | ONDITIONS                                            | MIN | TYP <sup>(2)</sup> MAX | UNIT   |
|--------------------|------------------------------|------------------------------------------|------------------------------------------------------|-----|------------------------|--------|
|                    | Maximum data rate            | $R_L = 3 k\Omega$<br>One DOUT switching, | C <sub>L</sub> = 1000 pF<br>See Figure 3             | 150 | 250                    | kbit/s |
| t <sub>sk(p)</sub> | Pulse skew <sup>(3)</sup>    | $R_L = 3 k\Omega$ to 7 k $\Omega$        | C <sub>L</sub> = 150 pF to 2500 pF<br>See Figure 5   |     | 100                    | ns     |
|                    | Slew rate, transition region | V <sub>CC</sub> = 3.3 V,                 | $C_{L} = 150 \text{ pF} \text{ to } 1000 \text{ pF}$ | 6   | 30                     | Mue    |
| SR(tr)             | (see Figure 3)               | $R_L = 3 k\Omega$ to 7 k $\Omega$        | $C_{L} = 150 \text{ pF} \text{ to } 2500 \text{ pF}$ | 4   | 30                     | V/µs   |

Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 3.3 V + 0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at V<sub>CC</sub> = 5 V ± 0.5 V. (1)

(2)

All typical values are at  $V_{CC} = 3.3$  V or  $V_{CC} = 5$  V, and  $T_A = 25^{\circ}C$ . Pulse skew is defined as  $|t_{PLH} - t_{PHL}|$  of each channel of the same device. (3)

## 7.10 Switching Characteristics — Receiver

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1)</sup>

|                    | PARAMETER                                         | TEST CONDITIONS                                      | TYP <sup>(2)</sup> | UNIT |
|--------------------|---------------------------------------------------|------------------------------------------------------|--------------------|------|
| t <sub>PLH</sub>   | Propagation delay time, low- to high-level output | C <sub>L</sub> = 150 pF,                             | 150                | ns   |
| t <sub>PHL</sub>   | Propagation delay time, high- to low-level output | See Figure 5                                         | 150                | ns   |
| t <sub>en</sub>    | Output enable time                                | $C_{L} = 150 \text{ pF}, R_{L} = 3 \text{ k}\Omega,$ | 200                | ns   |
| t <sub>dis</sub>   | Output disable time                               | See Figure 6                                         | 200                | ns   |
| t <sub>sk(p)</sub> | Pulse skew <sup>(3)</sup>                         | See Figure 5                                         | 50                 | ns   |

Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 3.3 V ± 0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at V<sub>CC</sub> = 5 V ± 0.5 V. All typical values are at V<sub>CC</sub> = 3.3 V or V<sub>CC</sub> = 5 V, and T<sub>A</sub> = 25°C. (1)

(2)

Pulse skew is defined as  $\left|t_{PLH} - t_{PHL}\right|$  of each channel of the same device. (3)



## 7.11 Typical Characteristics







### 8 Parameter Measurement Information





B. The pulse generator has the following characteristics: PRR = 250 kbit/s (MAX3243C/I) and 1 Mbit/s (MAX3243FC/I),  $Z_{O} = 50 \Omega$ , 50% duty cycle,  $t_{f} \le 10$  ns.





**TEST CIRCUIT** 

**VOLTAGE WAVEFORMS** 

- NOTES: A. CL includes probe and jig capacitance.
  - B. The pulse generator has the following characteristics: PRR = 250 kbit/s (MAX3243C/I) and 1 Mbit/s (MAX3243FC/I),  $Z_0 = 50 \Omega$ , 50% duty cycle,  $t_r \le 10$  ns,  $t_f \le 10$  ns.

Figure 4. Driver Pulse Skew



NOTES: A. C<sub>L</sub> includes probe and jig capacitance. B. The pulse generator has the following characteristics:  $Z_0 = 50 \Omega$ , 50% duty cycle,  $t_r \le 10 \text{ ns}$ ,  $t_f \le 10 \text{ ns}$ .

Figure 5. Receiver Propagation Delay Times



#### - 3 V Input 1.5 V 1.5 V Vcc 🔿 O GND 3 V or 0 V --0 V **S1** C FORCEON t<sub>PZH</sub> t<sub>PHZ</sub> ξ RL (S1 at GND) (S1 at GND) - V<sub>OH</sub> 3 V or 0 V Output Ш Output 50% $C_L$ 0.3 V (see Note A) FORCEOFF t<sub>PLZ</sub> t<sub>PZL</sub> (S1 at V<sub>CC</sub>) (S1 at V<sub>CC</sub>) Generator Ş **50** Ω (see Note B) 0.3 V Output 50% · V<sub>OL</sub> **TEST CIRCUIT VOLTAGE WAVEFORMS**

**Parameter Measurement Information (continued)** 

- NOTES: A. C<sub>L</sub> includes probe and jig capacitance.
  - B. The pulse generator has the following characteristics:  $Z_0$  = 50  $\Omega$ , 50% duty cycle,  $t_r \le 10$  ns.  $t_f \le 10$  ns.
  - C.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
  - D. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>.

### Figure 6. Receiver Enable and Disable Times



### Parameter Measurement Information (continued)

NOTES: A.  $C_L$  includes probe and jig capacitance.

- B. The pulse generator has the following characteristics: PRR = 5 kbit/s,  $Z_0 = 50 \Omega$ , 50% duty cycle,  $t_r \le 10$  ns,  $t_f \le 10$  ns.
- C. Auto-powerdown disables drivers and reduces supply current to 1 µA.

#### Figure 7. INVALID Propagation Delay Times and Supply Enabling Time



www.ti.com



### 9 Detailed Description

#### 9.1 Overview

The MAX3243 device consists of three line drivers, five line receivers, and a dual charge-pump circuit with ±15kV ESD (HBM) protection pin to pin (serial- port connection pins, including GND). The device meets the requirements of TIA/EIA-232-F and provides the electrical interface between an asynchronous communication controller and the serial-port connector. This combination of drivers and receivers matches that needed for the typical serial port used in an IBM PC/AT, or compatible. The charge pump and four small external capacitors allow operation from a single 3-V to 5.5-V supply. In addition, the device includes an always-active noninverting output (ROUT2B), which allows applications using the ring indicator to transmit data while the device is powered down. Flexible control options for power management are available, when the serial port is inactive. The autopower-down feature functions when FORCEON is low and FORCEOFF is high. During this mode of operation, if the device does not sense a valid RS-232 signal, the driver outputs are disabled. If FORCEOFF is set low, both drivers and receivers (except ROUT2B) are shut off, and the supply current is reduced to 1 µA. Disconnecting the serial port or turning off the peripheral drivers causes the auto-powerdown condition to occur. Autopowerdown can be disabled when FORCEON and FORCEOFF are high and should be done when driving a serial mouse. With auto-powerdown enabled, the device is activated automatically when a valid signal is applied to any receiver input. The INVALID output is used to notify the user if an RS-232 signal is present at any receiver input. INVALID is high (valid data) if any receiver input voltage is greater than 2.7 V or less than -2.7 V or has been between -0.3 V and 0.3 V for less than 30 µs. INVALID is low (invalid data) if all receiver input voltages are between -0.3 V and 0.3 V for more than 30 µs.

### 9.2 Functional Block Diagram





#### 9.3 Feature Description

#### 9.3.1 Auto-Power-Down

Auto-Power-Down can be used to automatically save power when the receivers are unconnected or connected to a powered down remote RS232 port. FORCEON being high will override Auto power down and the drivers will be active. FORCEOFF being low will override FORCEON and will power down all outputs except for ROUT2B and INVALID.

#### 9.3.2 Charge Pump

The charge pump increases, inverts, and regulates voltage at V+ and V- pins and requires four external capacitors.

#### 9.3.3 RS232 Driver

Three drivers interface standard logic level to RS232 levels. All DIN inputs must be valid high or low.

#### 9.3.4 RS232 Receiver

Five receivers interface RS232 levels to standard logic levels. An open input will result in a high output on ROUT. Each RIN input includes an internal standard RS232 load.

#### 9.3.5 ROUT2B Receiver

ROUT2B is an always-active noninverting output of RIN2 input, which allows applications using the ring indicator to transmit data while the device is powered down.

#### 9.3.6 Invalid Input Detection

The INVALID output goes active low when all RIN inputs are unpowered. The INVALID output goes inactive high when any RIN input is connected to an active RS232 voltage level.



#### 9.4 Device Functional Modes

|     | INP     | UTS                                        |     | OUTPUT |                                        |
|-----|---------|--------------------------------------------|-----|--------|----------------------------------------|
| DIN | FORCEON | FORCEON FORCEOFF VALID RIN<br>RS-232 LEVEL |     | DOUT   | DRIVER STATUS                          |
| Х   | Х       | L                                          | Х   | Z      | Powered off                            |
| L   | Н       | Н                                          | Х   | Н      | Normal operation with                  |
| н   | н       | Н                                          | Х   | L      | auto-powerdown disabled                |
| L   | L       | Н                                          | YES | Н      | Normal operation with                  |
| н   | L       | н                                          | YES | L      | auto-powerdown enabled                 |
| х   | L       | Н                                          | NO  | Z      | Power off by<br>auto-powerdown feature |

#### Table 1. Each Driver<sup>(1)</sup>

(1) H = high level, L = low level, X = irrelevant, Z = high impedance, YES = any RIN valid, NO = all RIN invalid

#### Table 2. Each Receiver<sup>(1)</sup>

|                  | OUTPUTS |          | INPUTS           |      |  |  |  |  |
|------------------|---------|----------|------------------|------|--|--|--|--|
| RECEIVER STATUS  | ROUT    | FORCEOFF | RIN FORCEON FORC |      |  |  |  |  |
| Powered off      | Z       | L        | Х                | Х    |  |  |  |  |
|                  | н       | Н        | Х                | L    |  |  |  |  |
| Normal operation | L       | Н        | Х                | Н    |  |  |  |  |
|                  | н       | Н        | Х                | Open |  |  |  |  |

(1) H = high level, L = low level, X = irrelevant, Z = high impedance (off), Open = input disconnected or connected driver off

## Table 3. INVALID and ROUT2B Outputs<sup>(1)</sup>

|                              | INP  | UTS     |          | OUTI    | PUTS   |               |
|------------------------------|------|---------|----------|---------|--------|---------------|
| VALID RIN<br>RS-232<br>LEVEL | RIN2 | FORCEON | FORCEOFF | INVALID | ROUT2B | OUTPUT STATUS |
| YES                          | L    | Х       | Х        | Н       | L      |               |
| YES                          | Н    | Х       | Х        | Н       | Н      | Always Active |
| YES                          | OPEN | Х       | Х        | Н       | L      |               |
| NO                           | OPEN | Х       | Х        | L       | L      | Always Active |

 H = high level, L = low level, X = irrelevant, Z = high impedance (off), OPEN = input disconnected or connected driver off, YES = any RIN valid, NO = all RIN invalid

### **10** Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### **10.1** Application Information

It is recommended to add capacitors as shown in Figure 8.

### **10.2 Typical Application**

ROUT and DIN connect to UART or general purpose logic lines. RIN and DOUT lines connect to a RS232 connector or cable.



#### Figure 8. Typical Operating Circuit and Capacitor Values



### **Typical Application (continued)**

#### 10.2.1 Design Requirements

- $V_{CC}$  minimum is 3 V and maximum is 5.5V.
- Maximum recommended bit rate is 250 kbit/s.

### 10.2.2 Detailed Design Procedure

- All DIN, FORCEOFF and FORCEON inputs must be connected to valid low or high logic levels.
- Select capacitor values based on V<sub>CC</sub> level for best performance.

#### 10.2.3 Application Curves

 $V_{CC}$ = 3.3 V





### 11 Power Supply Recommendations

V<sub>CC</sub> should be between 3 V and 5.5 V. Charge pump capacitors should be chosen using table in Figure 8.

### 12 Layout

#### 12.1 Layout Guidelines

Keep the external capacitor traces short. This is more important on C1 and C2 nodes that have the fastest rise and fall times.

In the *Layout Example* diagram, only critical layout sections are shown. Input and output traces will vary in shape and size depending on the customer application. FORCEON and /FORCEOFF should be pulled up to VCC or GND via a pullup resistor, depending on which configuration the user desires upon power-up.



### 12.2 Layout Example



Figure 10. Layout Diagram

**EXAS** 

ISTRUMENTS

## **13 Device and Documentation Support**

### 13.1 Trademarks

IBM, PC/AT are trademarks of IBM. All other trademarks are the property of their respective owners.

### 13.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 13.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| MAX3243CDB       | ACTIVE        | SSOP         | DB                 | 28   | 50             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | MAX3243C                | Samples |
| MAX3243CDBG4     | ACTIVE        | SSOP         | DB                 | 28   | 50             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | MAX3243C                | Samples |
| MAX3243CDBR      | ACTIVE        | SSOP         | DB                 | 28   | 2000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | MAX3243C                | Samples |
| MAX3243CDBRE4    | ACTIVE        | SSOP         | DB                 | 28   | 2000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | MAX3243C                | Samples |
| MAX3243CDBRG4    | ACTIVE        | SSOP         | DB                 | 28   | 2000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | MAX3243C                | Samples |
| MAX3243CDW       | ACTIVE        | SOIC         | DW                 | 28   | 20             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | MAX3243C                | Samples |
| MAX3243CDWE4     | ACTIVE        | SOIC         | DW                 | 28   | 20             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | MAX3243C                | Samples |
| MAX3243CDWR      | ACTIVE        | SOIC         | DW                 | 28   | 1000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | MAX3243C                | Samples |
| MAX3243CDWRG4    | ACTIVE        | SOIC         | DW                 | 28   | 1000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | MAX3243C                | Samples |
| MAX3243CPW       | ACTIVE        | TSSOP        | PW                 | 28   | 50             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | MA3243C                 | Samples |
| MAX3243CPWE4     | ACTIVE        | TSSOP        | PW                 | 28   | 50             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | MA3243C                 | Samples |
| MAX3243CPWR      | ACTIVE        | TSSOP        | PW                 | 28   | 2000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | MA3243C                 | Samples |
| MAX3243CPWRG4    | ACTIVE        | TSSOP        | PW                 | 28   | 2000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | MA3243C                 | Samples |
| MAX3243IDB       | ACTIVE        | SSOP         | DB                 | 28   | 50             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | MAX3243I                | Samples |
| MAX3243IDBG4     | ACTIVE        | SSOP         | DB                 | 28   | 50             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | MAX3243I                | Samples |
| MAX3243IDBR      | ACTIVE        | SSOP         | DB                 | 28   | 2000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | MAX3243I                | Samples |
| MAX3243IDW       | ACTIVE        | SOIC         | DW                 | 28   | 20             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | MAX3243I                | Samples |
| MAX3243IDWR      | ACTIVE        | SOIC         | DW                 | 28   | 1000           | RoHS & Green    | NIPDAU   SN                          | Level-1-260C-UNLIM   | -40 to 85    | MAX3243I                | Samples |
| MAX3243IDWRE4    | ACTIVE        | SOIC         | DW                 | 28   | 1000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | MAX3243I                | Samples |
| MAX3243IDWRG4    | ACTIVE        | SOIC         | DW                 | 28   | 1000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | MAX3243I                | Samples |



| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| MAX3243IPW       | ACTIVE        | TSSOP        | PW                 | 28   | 50             | RoHS & Green    | (6)<br>NIPDAU                 | Level-1-260C-UNLIM   | -40 to 85    | MB3243I                 | C1      |
|                  |               |              |                    |      |                |                 | -                             |                      |              |                         | Samples |
| MAX3243IPWR      | ACTIVE        | TSSOP        | PW                 | 28   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | MB3243I                 | Samples |
| MAX3243IPWRE4    | ACTIVE        | TSSOP        | PW                 | 28   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | MB3243I                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## PACKAGE OPTION ADDENDUM

13-Aug-2021

#### OTHER QUALIFIED VERSIONS OF MAX3243 :

Enhanced Product : MAX3243-EP

NOTE: Qualified Version Definitions:

• Enhanced Product - Supports Defense, Aerospace and Medical Applications



## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| MAX3243CDBR   | SSOP            | DB                 | 28 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| MAX3243CDWR   | SOIC            | DW                 | 28 | 1000 | 330.0                    | 32.4                     | 11.35      | 18.67      | 3.1        | 16.0       | 32.0      | Q1               |
| MAX3243CPWR   | TSSOP           | PW                 | 28 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |
| MAX3243IDBR   | SSOP            | DB                 | 28 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| MAX3243IDWR   | SOIC            | DW                 | 28 | 1000 | 330.0                    | 32.4                     | 11.35      | 18.67      | 3.1        | 16.0       | 32.0      | Q1               |
| MAX3243IDWRG4 | SOIC            | DW                 | 28 | 1000 | 330.0                    | 32.4                     | 11.35      | 18.67      | 3.1        | 16.0       | 32.0      | Q1               |
| MAX3243IPWR   | TSSOP           | PW                 | 28 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

30-Dec-2020



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| MAX3243CDBR   | SSOP         | DB              | 28   | 2000 | 853.0       | 449.0      | 35.0        |
| MAX3243CDWR   | SOIC         | DW              | 28   | 1000 | 350.0       | 350.0      | 66.0        |
| MAX3243CPWR   | TSSOP        | PW              | 28   | 2000 | 853.0       | 449.0      | 35.0        |
| MAX3243IDBR   | SSOP         | DB              | 28   | 2000 | 853.0       | 449.0      | 35.0        |
| MAX3243IDWR   | SOIC         | DW              | 28   | 1000 | 350.0       | 350.0      | 66.0        |
| MAX3243IDWRG4 | SOIC         | DW              | 28   | 1000 | 350.0       | 350.0      | 66.0        |
| MAX3243IPWR   | TSSOP        | PW              | 28   | 2000 | 853.0       | 449.0      | 35.0        |

## **DB0028A**



## **PACKAGE OUTLINE**

## SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-150.



# DB0028A

# **EXAMPLE BOARD LAYOUT**

## SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DB0028A

## **EXAMPLE STENCIL DESIGN**

## SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



DW (R-PDSO-G28)

PLASTIC SMALL OUTLINE



NOTES:

A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-013 variation AE.



## LAND PATTERN DATA



NOTES:

A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Refer to IPC7351 for alternate board design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G28)

PLASTIC SMALL OUTLINE



B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153



## LAND PATTERN DATA



NOTES: All linear dimensions are in millimeters. Α.

- B. This drawing is subject to change without notice.
  C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated