| | | | | | | | | ı | REVISI | ONS | | | | | | | | | | | | | | | | | |---------------------------------------------------|------------------------------------------------------|---------------------------------------------------------------|--------|------------|--------|-------------------------------|---------|---------|--------|-----------|---------|--------------|---------------------|--------------|--------------------|---------------|--------------------|-------|------|--------------------------------|--|--|--|--|--|--| | LTR | | | | | I | DESCF | RIPTIO | N | | | | | DA | ATE (YF | R-MO-I | DA) | APPROVED | | | | | | | | | | | А | Char | nges in | accord | lance v | ith NO | R 5962 | 2-R146 | -92. | | | | 92-03-09 | | | Monica L. Poelking | | | | | | | | | | | | | В | | device<br>ighout. | | )5 and | 06. Ad | d case | outline | es X an | d Y. E | ditorial | change | es | 96-06-26 N | | | М | Monica L. Poelking | | | | | | | | | | | С | Upda | Update boilerplate to MIL-PRF-38535 requirements CFS 06-06-15 | | | | | | 7 | homas | s M. He | ss | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | REV | | | | | | | | | | | | | | | | | | | | | | | | | | | | SHEET | | | | | | | | | | | | | | | | | | | | | | | | | | | | REV | С | С | С | С | С | С | С | С | С | С | С | С | С | | | | | | | | | | | | | | | SHEET | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | | | | | | | | | | | | | | | REV STATUS | 3 | | ı | RE\ | ′ | 1 | С | С | С | С | С | С | С | С | С | С | С | С | С | С | | | | | | | | OF SHEETS | | | | SHE | ET | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | | | | | | | | PMIC N/A | | | | PRE | PARE | ) | | | • | | • | • | | • | | • | | | • | • | | | | | | | | | | | | | | Tim H | H. Noh | | | | | | | | | | | | | | | | | | | | | <b>3</b> = - | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | - | | | | | | | | | DI | | | | | | | | US | DEFENSE SUPPLY CENTER COLUMBUS | | | | | | | | | | STANDARD | | CHECKED BY | | | | | | | | C( | | | | O 432 | | 990 | | | | | | | | | | MICROCIRCUIT<br>DRAWING | | Tim H. Noh | | | | ĺ | | | | | | 23.41 | | | | | | | | | | | | | | | | | AWIN | | | | | 1 11111 1 | | | | | | | | | | | | | | | | | | | | | | | AWIN | | | APP | ROVE | | | | | | | | | | | | | | | | | | | | | | | <b>DR</b><br>THIS DRAW | ING IS A | <b>G</b><br>.VAILAI | BLE | APP | ROVE | D BY | Cool | | | MIC | CROC | CIRCI | JIT, [ | DIGIT | AL, 8 | 3-BIT | CHN | 10S | | | | | | | | | | THIS DRAW | | <b>G</b><br>VAILAI<br>ALL | BLE | APP | ROVEI | D BY | Cool | | | | | | | | | 8-BIT<br>1 8K | | | PROM | Л | | | | | | | | THIS DRAW<br>FOR DEPA<br>AND AGE | ING IS A<br>USE BY<br>ARTMEN<br>ENCIES ( | G<br>VAILAI<br>ALL<br>ITS<br>OF THE | ≣ | | | D BY<br>Don | Cool | DATE | | MIC | CROC | CONT | ROL | LER | WITH | | BYTE | | PROM | М | | | | | | | | THIS DRAW<br>FOR DEP | ING IS A<br>USE BY<br>ARTMEN<br>ENCIES ( | G<br>VAILAI<br>ALL<br>ITS<br>OF THE | ≣ | | | D BY<br>Don<br>APPRO | | DATE | | MIC | CROC | CONT | ROL | LER | WITH | 1 8K | BYTE | | PROM | М | | | | | | | | THIS DRAW<br>FOR I<br>DEP/<br>AND AGE<br>DEPARTME | ING IS A<br>USE BY<br>ARTMEN<br>ENCIES ( | G<br>NVAILAI<br>ALL<br>ITS<br>OF THE<br>DEFEN | ≣ | DRA | WING | Don APPRO | OVAL [ | DATE | | ME | MOR | CONT<br>Y, M | ROL<br>ONO | LER<br>LITHI | WITH | 1 8K | BYTE | | PROM | М | | | | | | | | THIS DRAW<br>FOR I<br>DEP/<br>AND AGE<br>DEPARTME | ING IS A<br>USE BY<br>ARTMEN<br>ENCIES (<br>ENT OF I | G<br>NVAILAI<br>ALL<br>ITS<br>OF THE<br>DEFEN | ≣ | DRA | | D BY Don APPRO 91-0 LEVEL | DVAL [ | DATE | | MIC<br>ME | CROC | CONT<br>Y, M | ROL | LER LITH | WITH | H 8K<br>LICO | BYTE | ES EI | | М | | | | | | | | THIS DRAW<br>FOR DEPA<br>AND AGE<br>DEPARTME | ING IS A<br>USE BY<br>ARTMEN<br>ENCIES (<br>ENT OF I | G<br>NVAILAI<br>ALL<br>ITS<br>OF THE<br>DEFEN | ≣ | DRA | WING | D BY Don APPRO 91-0 LEVEL | OVAL [ | DATE | | MIC<br>ME | ZE<br>A | CONT<br>Y, M | ROL<br>ONO<br>GE CC | LER LITH | WITH | H 8K<br>LICO | BYTE<br>N | ES EI | | Л | | | | | | | DSCC FORM 2233 APR 97 ## 1. SCOPE - 1.1 <u>Scope</u>. This drawing documents three product assurance class levels consisting of high reliability (device classe Q and M), space application (device class V), and nontraditional performance environment (device class N). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels is reflected in the PIN. For device class N, the user is cautioned to assure that the device is appropriate for the application environment. - 1.2 PIN. The PIN is as shown in the following example: - 1.2.1 RHA designator. Device classes N, Q, and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. - 1.2.2 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows: | (3.5 to 12 MHz) 8-bit microcontroller with 8k-bytes EPROM mem (3.5 to 16 MHz) 8-bit microcontroller with 8k-bytes of one time programmable EPROM memory (3.5 to 12 MHz) 8-bit microcontroller with 8k-bytes of one time programmable EPROM memory (3.5 to 12 MHz) 8-bit microcontroller with 8k-bytes of one time programmable EPROM memory (3.5 to 16 MHz) 8-bit microcontroller with 8k-bytes of one time programmable EPROM memory (3.5 to 12 MHz) | Device type | Generic number | Circuit function | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------|-------------------------------------------------------------------------------------------| | (3.5 to 16 MHz) 8-bit microcontroller with 8k-bytes of one time programmable EPROM memory (3.5 to 12 MHz) 8-bit microcontroller with 8k-bytes of one time programmable EPROM memory (3.5 to 16 MHz) 8-bit microcontroller with 8k-bytes of one time programmable EPROM memory (3.5 to 16 MHz) 8-bit microcontroller with 8k-bytes of one time programmable EPROM memory (3.5 to 12 MHz) | 01 | 87C52 | 8-bit microcontroller with 8k-bytes EPROM memory (3.5 to 12 MHz) | | programmable EPROM memory (3.5 to 12 MHz 04 87C52-16 8-bit microcontroller with 8k-bytes of one time programmable EPROM memory (3.5 to 16 MHz 05 87C52 8-bit microcontroller with 8k-bytes of one time programmable EPROM memory (3.5 to 12 MHz | 02 | 87C52-16 | 8-bit microcontroller with 8k-bytes EPROM memory (3.5 to 16 MHz) | | programmable EPROM memory (3.5 to 16 MHz 05 87C52 8-bit microcontroller with 8k-bytes of one time programmable EPROM memory (3.5 to 12 MHz | 03 | 87C52 | 8-bit microcontroller with 8k-bytes of one time programmable EPROM memory (3.5 to 12 MHz) | | programmable EPROM memory (3.5 to 12 MHz | 04 | 87C52-16 | 8-bit microcontroller with 8k-bytes of one time programmable EPROM memory (3.5 to 16 MHz) | | 06 87C52-16 8-bit microcontroller with 8k-bytes of one time | 05 | 87C52 | 8-bit microcontroller with 8k-bytes of one time programmable EPROM memory (3.5 to 12 MHz) | | · | 06 | 87C52-16 | 8-bit microcontroller with 8k-bytes of one time programmable EPROM memory (3.5 to 16 MHz) | 1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows: | Device class | Device requirements documentation | |--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | M | Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A | | N | Certification and qualification to MIL-PRF-38535 with a nontraditional performance environment (encapsulated in plastic) | | Q or V | Certification and qualification to MIL-PRF-38535 | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91576 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>C | SHEET 2 | 1.2.4 Case outline(s). The case outline(s) are as designated in MIL-STD-1835, JEDEC Publication 95, and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | <u>Document</u> | |----------------|------------------------|------------------|----------------------------------|-----------------| | M | GQCC1-J44 | 44 | "J" lead chip carrier <u>1</u> / | MIL-STD-1835 | | Q | GDIP1-T40 or CDIP2-T40 | 40 | Dual-in-line 1/ | MIL-STD-1835 | | U | CQCC1-N44 | 44 | Square leadless chip carrier 1/ | MIL-STD-1835 | | Χ | MS-011-AC | 40 | Plastic dual-in-line | JEP 95 | | Υ | MS-018-AC | 44 | Plastic "J" leaded chip carrier | JEP 95 | 1.2.5 <u>Lead finish</u>. The lead finish is as specified in MIL-PRF-38535 for device classes N, Q, and V or MIL-PRF-38535, appendix A for device class M. # 1.3 Absolute maximum ratings. 2/ | Storage temperature range | | |---------------------------------------------------------|------------------------| | Voltage on any pin to V <sub>SS</sub> range | -0.5 V dc to +6.5 V dc | | Input, output current on any two pins | | | Maximum power dissipation (P <sub>D</sub> ) | 1.5 W | | Maximum junction temperature (T <sub>J</sub> ) | +200°C | | Lead temperature (soldering, 10 seconds) | +300°C | | Thermal resistance, junction-to-case ( $\theta_{JC}$ ): | | | Case outline X | 15°C/W | | Case outline Y | 14°c/W | | Case outlines M, Q, and U | See MIL-STD-1835 | # 1.4 Recommended operating conditions. | Supply voltage range (V <sub>CC</sub> ) | +4.5 V dc to +5.5 V dc | |-----------------------------------------------------|---------------------------------| | Case operating temperature range (T <sub>C</sub> ): | | | Devices 01 – 04 | -55°C to +125°C | | Devices 05 and 06 | -40°C to +85°C | | Maximum low level input voltage: | | | All inputs except EA | $0.2V_{CC} - 0.25 \text{ V dc}$ | | EA | $0.2V_{CC} - 0.45 \text{ V dc}$ | | Minimum high level input voltage: | | | All inputs except XTAL1, RESET | 0.2V <sub>CC</sub> + 1.1 V dc | | XTAL1, RESET | $0.7V_{CC} + 0.2 \text{ V dc}$ | | | | Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91576 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>C | SHEET 3 | <sup>1/</sup> For device types 01 and 02, lid shall be transparent to permit ultraviolet light erasure. #### 2. APPLICABLE DOCUMENTS 2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract. #### DEPARTMENT OF DEFENSE SPECIFICATION MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for. #### DEPARTMENT OF DEFENSE STANDARDS MIL-STD-883 - Test Method Standard Microcircuits. MIL-STD-1835 - Interface Standard Electronic Component Case Outlines. #### DEPARTMENT OF DEFENSE HANDBOOKS MIL-HDBK-103 - List of Standard Microcircuit Drawings. MIL-HDBK-780 - Standard Microcircuit Drawings. (Copies of these documents are available online at <a href="http://assist.daps.dla.mil/quicksearch/">http://assist.daps.dla.mil/quicksearch/</a> or href="http://assist.daps.dla.mil/quicksearch/">http: 2.2 <u>Non-Government publications</u>. The following documents form a part of this document to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract. ## ELECTRONICS INDUSTRIES ALLIANCE (EIA) JEP 95 - Registered and Standard Outlines for Semiconductor Devices (Copies of this document are available online at <a href="https://www.jedec.org/">www.jedec.org/</a> or from the Electronics Industries Alliance, 2500 Wilson Boulevard, Arlington, VA 22201-3834.) 2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. ## 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements for device classes N, Q, and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes N, Q, and V or MIL-PRF-38535, appendix A and herein for device class M. - 3.2.1 <u>Case outlines</u>. The case outlines shall be in accordance with 1.2.4 herein. - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1. - 3.2.3 Block diagram. The block diagram shall be as specified on figure 2. - 3.2.4 Switching waveforms and test circuit. The switching waveforms and test circuit shall be as specified on figure 3. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91576 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>C | SHEET 4 | - 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are defined in table I. - 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes N, Q, and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A. - 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes N, Q, and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A. - 3.6 <u>Certificate of compliance</u>. For device classes N, Q, and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes N, Q, and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes N, Q, and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 <u>Notification of change for device class M</u>. For device class M, notification to DSCC-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change that affects this drawing. - 3.9 <u>Verification and review for device class M.</u> For device class M, DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 105 (see MIL-PRF-38535, appendix A). - 3.11 <u>Processing EPROM's</u>. All testing requirements and quality assurance provisions herein shall be satisfied by the manufacturer prior to delivery. - 3.11.1 <u>Erasure of EPROM's</u>. When specified, devices shall be erased in accordance with the procedures and characteristics specified in 4.5. - 3.11.2 <u>Programmability of EPROM's</u>. When specified, devices shall be programmed to the specified pattern using the procedures and characteristics specified in 4.6 and table III. - 3.11.3 <u>Verification of erasure of programmability of EPROM's</u>. When specified, devices shall be verified as either programmed to the specified pattern or erased. As a minimum, verification shall consist of performing a functional test (subgroup 7) to verify that all bits are in the proper state. Any bit that does not verify to be in the proper state shall constitute a device failure, and shall be removed from the lot. | STANDARD | |----------------------| | MICROCIRCUIT DRAWING | DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> | | 5962-91576 | |------------------|---------------------|------------| | | REVISION LEVEL<br>C | SHEET<br>5 | # TABLE I. Electrical performance characteristics. | Test | Symbol | 4.5 V ≤ V | litions <u>1</u> /<br>/ <sub>CC</sub> ≤ 5.5 V | Group A | Device | Lim | nits | Unit | |------------------------------------------------|------------------|---------------------------------------|------------------------------------------------------------|-----------|--------|-----------------------------|--------------------------------|------| | | | unless other | wise specified | subgroups | types | Min | Max | | | Input low_voltage,<br>(except EA) | V <sub>IL</sub> | | | 1, 2, 3 | All | -0.5<br><u>2</u> / | 0.2V <sub>CC</sub><br>- 0.25 | V | | Input low voltage to EA | V <sub>IL1</sub> | | | | | 0<br><u>2</u> / | 0.2V <sub>CC</sub><br>- 0.45 | V | | Input high voltage,<br>(except XTAL1, RESET) | V <sub>IH</sub> | | | | | 0.2V <sub>CC</sub><br>+ 1.1 | V <sub>CC</sub> +<br>0.5<br>2/ | V | | Input high voltage,<br>(XTAL1, RESET) | V <sub>IH1</sub> | | | - | | 0.7V <sub>CC</sub><br>+ 0.2 | V <sub>CC</sub> + 0.5 | V | | Output low voltage,<br>(Ports 1, 2, 3) | V <sub>OL</sub> | $I_{OL} = +1.6 \text{ mA}$ | $V_{CC} = 4.5 \text{ V}$<br>$V_{IN} = V_{IL} \text{ max},$ | - | | | 0.45 | V | | Output low voltage,<br>port 0, ALE, PSEN | V <sub>OL1</sub> | $I_{OL} = +3.2 \text{ mA}$ | V <sub>IH</sub> min | | | | 0.45 | V | | Output high voltage,<br>(Ports 1, 2, 3) | V <sub>OH</sub> | $I_{OH} = -60 \mu A$ | | | | 2.4 | | V | | | | $I_{OH} = -25 \mu A$ $\underline{4}$ | | | | 0.75V <sub>CC</sub> | | | | | | I <sub>OH</sub> = -10 μA | | | | 0.9V <sub>CC</sub> | | | | Output high voltage, port 0 in external bus | V <sub>OH1</sub> | I <sub>OH</sub> = -800 μA | | | | 2.4 | | V | | mode, ALE, PSEN | | I <sub>OH</sub> = -300 μA | | | | 0.75V <sub>CC</sub> | | | | | | I <sub>OH</sub> = -80 μA | | | | 0.9V <sub>CC</sub> | | | | Logic 0 input current ports 1, 2, 3 | I <sub>IL</sub> | V <sub>IN</sub> = 0.45 V | | | | | -75 | μА | | Logic 1 to 0 transition current, ports 1, 2, 3 | I <sub>TL</sub> | V <sub>CC</sub> = 5.5 V <u>5</u> / | , | | | | -750 | μА | | Input leakage current, port 0 | I <sub>LI</sub> | V <sub>IN</sub> = V <sub>IH</sub> min | | ]<br>- | | 0 | 10 | μА | | • | | $V_{IN} = V_{IL} \max$ | | _ | | 0 | -10 | | | Reset pull-down resistor | R <sub>RST</sub> | | | | | 50 | 300 | kΩ | | Pin capacitance | C <sub>I/O</sub> | See 4.4.1.b | | 4 | All | | 10 | рF | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91576 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>C | SHEET 6 | | TARLET | Electrical | nerformance | characteristics | - Continued | |----------|------------|-------------|-----------------|-------------| | LADLE I. | Elecincai | Denomance | Characteristics | - Comunuea. | | Test | Symbol | · · · · · · · · · · · · · · · · · · · | | Device | Limits | | Unit | | | |--------------------------------------------|-----------------------|-----------------------------------------------|-----------|---------------------|--------|-----|------|---|----| | <u>. </u> | | unicos otrici vioc specifica | subgroups | types | Min | Max | | | | | Supply current | I <sub>CC1</sub> | Running at 12 MHz. | 1, 2, 3 | 01, 03, | | 35 | mA | | | | | <u>2</u> / <u>6</u> / | Idle at 12 MHz. | 1 | 05<br>02, 04,<br>06 | 05 | 05 | | 6 | mA | | | | Power down. | | | | 75 | μА | | | | Supply current | I <sub>CC2</sub> | Running at 16 MHz. | | | | 39 | mA | | | | | <u>6</u> / | Idle at 16 MHz. | | | | 7 | mA | | | | | | Power down. | | | | 75 | μА | | | | Functional testing | | V <sub>CC</sub> = 4.5 V, 5.5 V<br>See 4.4.1.d | 7, 8 | All | | | | | | # External Program and Data Memory Characteristics | Oscillator frequency | 1/t <sub>CLCL</sub> | See figure 3. <u>7</u> / <u>8</u> / <u>9</u> / | 9, 10, 11 | 01, 03,<br>05 | 3.5 | 12 | MHz | |----------------------------|---------------------|------------------------------------------------|-----------|---------------|---------------------------|--------------------------|-----| | | | | | 02, 04,<br>06 | 3.5 | 16 | | | ALE pulse width | t <sub>LHLL</sub> | | | 01, 03,<br>05 | 112 | | ns | | | | | | 02, 04,<br>06 | 68 | | | | | | | | All | 2t <sub>CLCL</sub> - 55 | | | | Address valid to ALE low | t <sub>AVLL</sub> | | | 01, 03,<br>05 | 13 | | ns | | | | | | 02, 04,<br>06 | 5 | | | | | | | | All | t <sub>CLCL</sub> – 70 | | | | | | | | | <u>8</u> / | | | | Address hold after ALE low | t <sub>LLAX</sub> | | | 01, 03,<br>05 | 33 | | ns | | | | | | 02, 04,<br>06 | 12 | | | | | | | | All | t <sub>CLCL</sub> –<br>50 | | | | ALE low to valid instr. in | t <sub>LLIV</sub> | | | 01, 03,<br>05 | | 218 | ns | | | | | | 02, 04,<br>06 | | 132 | | | | | | | All | | 4t <sub>CLCL</sub> - 115 | | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91576 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>C | SHEET 7 | TABLE I. <u>Electrical performance characteristics</u> - Continued. | Test | Symbol | Conditions $\frac{1}{4.5}$ V $\leq$ V <sub>CC</sub> $\leq$ 5.5 V | Group A | Device | Lin | nits | Unit | |-------------------------------|-------------------|------------------------------------------------------------------|-----------|---------------|---------------------------|-----------------------------|------| | | | unless otherwise specified | subgroups | types | Min | Max | | | ALE low to PSEN low | t <sub>LLPL</sub> | See figure 3. 7/ 8/ 9/ | 9, 10, 11 | 01, 03,<br>05 | 28 | | ns | | | | | | 02, 04,<br>06 | 7 | | | | | | | | All | t <sub>CLCL</sub> -<br>55 | | | | PSEN pulse width | t <sub>PLPH</sub> | | | 01, 03,<br>05 | 190 | | ns | | | | | | 02, 04,<br>06 | 125 | | | | | | | | All | 3t <sub>CLCL</sub> - 60 | | | | PSEN low to valid instr. in | t <sub>PLIV</sub> | | | 01, 03,<br>05 | | 130 | ns | | | | | | 02, 04,<br>06 | | 65 | | | | | | | All | | 3t <sub>CLCL</sub> -<br>120 | | | Input instr. hold after PSEN | t <sub>PXIX</sub> | | | All | 0 | | ns | | Input instr. float after PSEN | t <sub>PXIZ</sub> | | | 01, 03,<br>05 | | 58 | ns | | | | | | 02, 04,<br>06 | | 37 | | | | | | | All | | t <sub>CLCL</sub> –<br>25 | | | Address to valid instr. in | t <sub>AVIV</sub> | | | 01, 03,<br>05 | | 312 | ns | | | | | | 02, 04,<br>06 | | 188 | | | | | | | All | | 5t <sub>CLCL</sub> -<br>120 | | | PSEN low to address float | t <sub>PLAZ</sub> | | | All | | 25 | ns | | RD pulse width | t <sub>RLRH</sub> | | | 01, 03,<br>05 | 400 | | ns | | | | | | 02, 04,<br>06 | 270 | | | | | | | | All | 6t <sub>CLCL</sub> - 100 | | | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91576 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>C | SHEET 8 | | Test | Symbol | | 5 V | V Group A | Device | Limits | | Unit | |---------------------------------------------------------------------------------|-------------------|------------------------------------------------|------------------|---------------|---------------|-----------------------------|-----------------------------|------| | | | uniess otherwise sp | ecified | subgroups | types | Min | Max | | | WR pulse width | t <sub>WLWH</sub> | See figure 3. <u>7</u> / <u>8</u> / <u>9</u> / | | 9, 10, 11 | 01, 03,<br>05 | 400 | | ns | | | | | | | 02, 04,<br>06 | 270 | | | | | | | | | All | 6t <sub>CLCL</sub> - 100 | | | | RD low to valid<br>data in | t <sub>RLDV</sub> | | | | 01, 03,<br>05 | | 232 | ns | | | | | | | 02, 04,<br>06 | | 123 | | | | | | | | All | | 5t <sub>CLCL</sub> -<br>185 | | | Data hold after RD | t <sub>RHDX</sub> | | | | All | 0 | | ns | | Data float after RD | t <sub>RHDZ</sub> | | | | 01, 03,<br>05 | | 82 | ns | | | | | | | 02, 04,<br>06 | | 38 | | | | | | | | All | | 2t <sub>CLCL</sub> -<br>85 | | | ALE low to valid<br>data in | t <sub>LLDV</sub> | | | | 01, 03,<br>05 | | 496 | ns | | | | | | | 02, 04,<br>06 | | 320 | | | | | | | | All | | 8t <sub>CLCL</sub> -<br>170 | | | Address to valid<br>data in | t <sub>AVDV</sub> | | | | 01, 03,<br>05 | | 565 | ns | | | | | | | 02, 04,<br>06 | | 370 | | | | | | | | All | | 9t <sub>CLCL</sub> -<br>185 | | | ALE low to RD or WR low | t <sub>LLWL</sub> | | | | 01, 03,<br>05 | 185 | 315 | ns | | | | | | 02, 04,<br>06 | 120 | 250 | | | | | | | | | All | 3t <sub>CLCL</sub> -<br>65 | 3t <sub>CLCL</sub><br>+ 65 | | | Address to $\overline{RD}$ to $\overline{WR}$ low | t <sub>AVWL</sub> | | | | 01, 03,<br>05 | 188 | | ns | | | | | | | 02, 04,<br>06 | 102 | | | | | | | | | All | 4t <sub>CLCL</sub> -<br>145 | | | | See footnotes at end of t | able. | | | | | | | | | | TANDARD | WING | SIZE<br><b>A</b> | | | | 5962- | 9157 | | MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 | | COLUMBUS | | REVIS | SION LEVE | L | SHEET | | | Test | Symbol | Conditions $\underline{1}/$<br>4.5 V $\leq$ V <sub>CC</sub> $\leq$ 5.5 V | Group A | Device | Lin | nits | Unit | |------------------------------------------|-------------------|--------------------------------------------------------------------------|-----------|---------------|------------------------------|---------------------------|------| | | | unless otherwise specified | subgroups | types | Min | Max | | | Data valid to WR transition | t <sub>QVWX</sub> | See figure 3. 7/ 8/ 9/ | 9, 10, 11 | 01, 03,<br>05 | 8 | | ns | | | | | | 02, 04,<br>06 | 5 | | | | | | | | All | t <sub>CLCL</sub> -<br>75 | | | | Data hold after WR | $t_{WHQX}$ | | | 01, 03,<br>05 | 18 | | ns | | | | | | 02, 04,<br>06 | 5 | | | | | | | | All | t <sub>CLCL</sub> -<br>65 | | | | RD low to address | t <sub>RLAZ</sub> | | | All | | 0 | ns | | RD or WR high to ALE | t <sub>WHLH</sub> | | | 01, 03,<br>05 | 18 | 148 | ns | | | | | | 02, 04,<br>06 | 5 | 127 | | | | | | | All | t <sub>CLCL</sub> –<br>65 | t <sub>CLCL</sub> +<br>65 | | | Carriel mant alask avala | | | | 04.00 | <u>9</u> / | | | | Serial port clock cycle time | t <sub>XLXL</sub> | | | 01, 03,<br>05 | 1000 | | ns | | | | | | 02, 04,<br>06 | 740 | | | | | | | | All | 12t <sub>CLCL</sub> | | | | Output data setup to clock rising edge | t <sub>QVXH</sub> | | | 01, 03,<br>05 | 700 | | ns | | oldon noming dags | | | | 02, 04,<br>06 | 484 | | | | | | | | All | 10t <sub>CLCL</sub><br>- 133 | | | | Output data hold after clock rising edge | t <sub>XHQX</sub> | | | 01, 03,<br>05 | 50 | | ns | | olook noing dage | | | | 02, 04,<br>06 | 6 | | | | | | | | All | 2t <sub>CLCL</sub><br>- 117 | | | | Input data hold after clock rising edge | t <sub>XHDX</sub> | | | All | 0 | | ns | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91576 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | C | 10 | TABLE I. Electrical performance characteristics - Continued. | Test | | Symbol | ymbol $4.5 \text{ V} \le \text{V}_{CC} \le 5.5 \text{ V}$ Group A | Group A subgroups | Device | Lin | nits | Unit | |---------------------------------------|-------------------|-------------------------|-------------------------------------------------------------------|-------------------|------------------------------|-----|------|------| | | | accc cu.o.m.cc op comea | subgroups | types | Min | Max | | | | Clock rising edge to input data valid | t <sub>XHDV</sub> | See figure 3. 7/ 8/ 9/ | 9, 10, 11 | 01, 03,<br>05 | 700 | | ns | | | | | | | 02, 04,<br>06 | 484 | | | | | | | | | All | 10t <sub>CLCL</sub><br>- 133 | | | | | High time | t <sub>CHCX</sub> | | | All | 20 | | ns | | | Low time | t <sub>CLCX</sub> | | | All | 20 | | ns | | | Rise time | t <sub>CLCH</sub> | | | All | | 20 | ns | | | Fall time | t <sub>CHCL</sub> | | | All | | 20 | ns | | - 1/ Unless otherwise specified, all testing to be performed using worst case test conditions. The operating temperature shall be as specified in 1.4. - 2/ Guaranteed, if not tested, to the limits specified. - 3/ Capacitive loading on ports 0 and 2 may cause spurious noise to be superimposed on the V<sub>OL</sub> of ALE and ports 1 and 3. The noise is due to external bus capacitance discharging into the port 0 and 2 pins when these pins when these pins make 1 to 0 transitions during bus operations. In the worst cases (capacitive loading > 100 pF), the noise pulse on the ALE pin may exceed 0.8 V. In such cases, it may be desirable to qualify ALE with a Schmitt trigger, or use an address latch with a Schmitt trigger strobe input. I<sub>OL</sub> can exceed these conditions provided that no single output sinks more than 5 mA and no more than two outputs exceed the test conditions. - 4/ Capacitive loading on ports 0 and 2 may cause the V<sub>OH</sub> on ALE and PSEN to momentarily fall below the 0.9V<sub>CC</sub> specification when the address bits are stabilizing. - 5/ Pins of ports 1, 2, and 3 source a transition current when they are being externally driven from 1 to 0. The transition current reaches its maximum value when $V_{IN}$ is approximately 2 V. - 6/ I<sub>CC</sub> max at other frequencies is given by: Active mode: I<sub>CC</sub> max = 0.94 x FREQ + 23.72. Idle mode: I<sub>CC</sub> max = 0.14 x FREQ + 4.32, where FREQ is the external oscillator frequency in MHz. I<sub>CC</sub> max is given in mA. See figure 4. - All devices to be tested at 16 MHz only, but guaranteed across the specified operating frequency range. Devices not meeting the limits of the 16 MHz devices may be retested to be supplied at the slower 12 MHz speed grade. - 8/ Parametric values are based on a 12 MHz oscillator for device types 01, 03, and 05, a 16 MHZ oscillator for device types 02, 04, and 06, and a variable oscillator for all devices. - 9/ Load capacitance for port 0, ALE, and PSEN = 100 pF, load capacitance for all other outputs = 80 pF. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91576 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | C | 11 | | Device types: | All | | |-----------------|--------------------|--------------------| | Case outlines: | Q, X | M, U, and Y | | Terminal number | Terminal symbol | Terminal symbol | | 1 | P1.0/T2 | NC | | 2 | P1.1/T2EX | T2/P1.0 | | 3 | P1.2 | T2EX/P1.1 | | 4 | P1.3 | P1.2 | | 5 | P1.4 | P1.3 | | 6 | P1.5 | P1.4 | | 7 | P1.6 | P1.5 | | 8 | P1.7 | P1.6 | | 9 | RST | P1.7 | | 10 | RXD/P3.0 | RST | | 11 | TXD/P3.1 | RXD/P3.0 | | 12 | INT0/P3.2 | NC | | 13 | INT1/P3.3 | TXD/P3.1 | | 14 | T0/P3.4 | INT0/P3.2 | | 15 | T1/P3.5 | INT1/P3.3 | | 16 | WR/P3.6 | T0/P3.4 | | 17 | RD/P3.7 | T1/P3.5 | | 18 | XTAL2 | WR/P3.6 | | 19 | XTAL1 | RD/P3.7 | | 20 | $V_{SS}$ | XTAL2 | | 21 | P2.0/A8 | XTAL1 | | 22 | P2.1/A9 | $V_{SS}$ | | 23 | P2.2/A10 | NC | | 24 | P2.3/A11 | P2.0/A8 | | 25 | P2.4/A12 | P2.1/A9 | | 26 | P2.5/A13 | P2.2/A10 | | 27 | P2.6/A14 | P2.3/A11 | | 28 | P2.7/A15 | P2.4/A12 | | 29 | PSEN | P2.5/A13 | | 30 | ALE/PROG | P2.6/A14 | | 31 | EA/V <sub>PP</sub> | P2.7/A15 | | 32 | P0.7/AD7 | PSEN | | 33 | P0.6/AD6 | ALE/PROG | | 34 | P0.5/AD5 | NC | | 35 | P0.4/AD4 | EA/V <sub>PP</sub> | | 36 | P0.3/AD3 | P0.7/AD7 | | 37 | P0.2/AD2 | P0.6/AD6 | | 38 | P0.1/AD1 | P0.5/AD5 | | 39 | P0.0/AD0 | P0.4/AD4 | | 40 | $V_{DD}$ | P0.3/AD3 | | 41 | | P0.2/AD2 | | 42 | | P0.1/AD1 | | 43 | | P0.0/AD0 | | 44 | | $V_{DD}$ | NC = No connection FIGURE 1. Terminal connections. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91576 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | C | 12 | FIGURE 2. Block diagram. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91576 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | C | 13 | EXTERNAL PROGRAM MEMORY READ CYCLE EXTERNAL DATA MEMORY READ CYCLE FIGURE 3. Switching waveforms and test circuit. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91576 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | C | 14 | EXTERNAL DATA MEMORY WRITE CYCLE FIGURE 3. Switching waveforms and test circuit - Continued. | STANDARD MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91576 | |--------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | C | 15 | EXTERNAL CLOCK DRIVE NOTE: AC: Testing Input and output waveforms: NOTE: AC inputs during testing are driven at $V_{CC} - 0.5$ V for a logic "1" and 0.45 V for a logic "0". Timing measurements are made at V<sub>IH</sub> minimum for a logic "1" and V<sub>IL</sub> maximum for a logic "0". Float waveform: NOTE: For timing purposes, a port pin ceases floating when a 100 mV change from load voltage occurs and begins floating when a 100 mV change from loaded $V_{OH}$ or $V_{OL}$ level occurs. $I_{OL}$ or $I_{OH} \geq \pm 20~mA$ FIGURE 3. Switching waveforms and test circuit - Continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91576 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | C | 16 | | Output | $R_L$ | $C_L$ | |-------------------|--------|--------| | Port 0, ALE, PSEN | 1.2 kΩ | 100 pF | | All other outputs | 2.4 kΩ | 80 pF | # NOTES: - All diodes are 1N914 or equivalent. C<sub>L</sub> includes tester and fixture capacitance. FIGURE 3. Switching waveforms and test circuit - Continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91576 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | C | 17 | VALID ONLY WITHIN FREQUENCY SPECIFICATIONS OF THE DEVICE UNDER TEST FIGURE 4. ICC versus frequency. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91576 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | C | 18 | #### 4. VERIFICATION - 4.1 <u>Sampling and inspection</u>. For device classes N, Q, and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A. - 4.2 <u>Screening</u>. For device classes N, Q, and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. - 4.2.1 Additional criteria for device class M. - a. Burn-in test, method 1015 of MIL-STD-883. - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015. - (2) $T_A = +125^{\circ}C$ , minimum. - Interim and final electrical test parameters shall be as specified in table II herein. - c. A data retention stress test shall be included as part of the screening procedure and shall consist of the following steps: #### Margin test method A - (1) Program greater than 95 percent of the bit locations, including the slowest programming cell (see 3.11.2). The remaining cells shall provide a worst case speed pattern. - (2) Bake, unbiased for 72 hours at +140°C to screen for data retention lifetime. - (3) Perform a margin test using $V_m = +5.9 \text{ V}$ at $+25^{\circ}\text{C}$ using loose timing (i.e., $T_{ACC} > 1 \mu s$ ). - (4) Perform dynamic burn-in (see 4.2.1a). - (5) Margin at $V_m = +5.9 \text{ V}$ . - (6) Perform electrical tests (see 4.2). - (7) Erase (see 3.11.1), except devices submitted for groups A, B, C, and D testing. - (8) Verify erasure (see 3.11.3). | STANDARD | | |------------------------------|--| | MICROCIRCUIT DRAWING | | | FENSE SUPPLY CENTER COLUMBUS | | DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> | | 5962-91576 | |------------------|---------------------|-------------| | | REVISION LEVEL<br>C | SHEET<br>19 | #### Margin test method B - (1) Program at 25°C, 100 percent of the bits. - (2) Bake, unbiased for 24 hours at +250°C. - (3) Perform margin test at $V_m = +5.9 \text{ V}$ . - (4) Erase (see 3.11.1). - (5) Perform interim electrical tests in accordance with table II. - (6) For device types 01 and 02, program 100 percent of the bits and verify (see 3.11.2). - (7) Perform burn-in (see 4.2.1a). - (8) One-hundred percent test at 25°C (group A, subgroups 1 and 7). V<sub>m</sub> = 5.9 V with loose timing, apply PDA for device types 03, 04, 05, and 06, the virgin states of the device must be verified. - (9) Perform remaining final electrical subgroups and group A testing. - (10) For device types 01 and 02, erase, devices may be submitted for groups B, C, and D at this time. - (11) For device types 01 and 02, verify erasure (see 3.11.3). - (12) Steps 1 through 4 are performed at wafer level. ## 4.2.2 Additional criteria for device classes N, Q, and V. - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883. - b. Interim and final electrical test parameters shall be as specified in table II herein. - Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B. - 4.3 <u>Qualification inspection for device classes N, Q, and V</u>. Qualification inspection for device classes N, Q, and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). - 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes N, Q, and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). #### 4.4.1 Group A inspection. - a. Tests shall be as specified in table II herein. - b. Subgroup 4 (C<sub>I/O</sub>) shall be measured only for the initial test and after process or design changes which may affect capacitance. A minimum sample size of five devices with zero rejects shall be required. - c. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the truth table. For device classes N, Q, and V, subgroups 7 and 8 shall include verifying the functionality of the device. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91576 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>C | SHEET 20 | #### TABLE II. Electrical test requirements. | Test requirements | Subgroups<br>(in accordance with<br>MIL-STD-883,<br>method 5005, table I) | Subgroups<br>(in accordance with<br>MIL-PRF-38535, table III) | | | |---------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------|----------------------|----------------------| | | Device | Device | Device | Device | | | class M | class N | class Q | class V | | Interim electrical parameters (see 4.2) | | | | 1, 7 | | Final electrical | 1, 2, 3, 7, 8, | 1, 2, 3, 7, 8, | 1, 2, 3, 7, 8, | 1, 2, 3, 7, 8, | | | | , , , , , | | | | parameters (see 4.2) | 9, 10, 11 <u>1</u> / | 9, 10, 11 <u>1</u> / | 9, 10, 11 <u>1</u> / | 9, 10, 11 <u>2</u> / | | Group A test | 1, 2, 3, 4, 7, 8, | 1, 2, 3, 4, 7, 8, | 1, 2, 3, 4, 7, 8, | 1, 2, 3, 4, 7, 8, | | requirements (see 4.4) | 9, 10, 11 | 9, 10, 11 | 9, 10, 11 | 9, 10, 11 | | Group C end-point electrical parameters (see 4.4) | 2, 8a, 10 | 2, 8a, 10 | 2, 8a, 10 | 2, 8a, 10 | | Group D end-point electrical parameters (see 4.4) | 2, 8a, 10 | 2, 8a, 10 | 2, 8a, 10 | 2, 8a, 10 | | Group E end-point electrical parameters (see 4.4) | 2, 8a, 10 | 2, 8a, 10 | 2, 8a, 10 | 2, 8a, 10 | - 1/ PDA applies to subgroup 1. - 2/ PDA applies to subgroups 1 and 7. - 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table II herein. - 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883: - a. Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883. - b. $T_A = +125$ °C, minimum. - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - 4.4.2.2 Additional criteria for device classes N, Q, and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883. - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table II herein. - 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). - a. End-point electrical parameters shall be as specified in table II herein. - b. For device classes N, Q, and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table II herein. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91576 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>C | SHEET 21 | - 4.5 <u>Erasing procedure</u>. The recommended erasure procedure is exposure to ultraviolet light (at 2537 Angstroms) to an integrated dose of at least 15 W-s/cm<sup>2</sup>. Exposing the EPROM to an ultraviolet lamp of 12,000 $\mu$ W/cm<sup>2</sup> rating for 20 to 30 minutes, at a distance of about one inch, should be sufficient. - 4.6 <u>Programming procedures</u>. The programming characteristics in table III and the following procedures shall be used for programming the device: - a. Connect the device in the electrical configuration (see figure 5) for programming. The waveforms of figure 6 and programming characteristics of table III shall apply. - b. Initially and after each erasure, all bits are in the high "H" state. Information is introduced by selectively programming "L" into the desired bit locations. A programmed "L" can be changed to an "H" by ultraviolet light erasure (see 4.5). TABLE III. Programming and verification characteristics. | Parameter | Symbol | Conditions | Lim | nits | Units | |---------------------------------------|------------------------------|------------------|---------------------|---------------------|-------| | | | | Min | Max | | | Programming supply voltage | V <sub>PP</sub> | See figure 7. 1/ | 12.5 | 13.0 | V | | programming supply current | I <sub>PP</sub> | | | 50 | mA | | Oscillator frequency | t <sub>CLCL</sub> 1/ | | 4 | 6 | MHz | | Address setup to PROG low | t <sub>AVGL</sub> | | 48t <sub>CLCL</sub> | | ns | | Address hold after PROG | t <sub>GHAX</sub> | | 48t <sub>CLCL</sub> | | ns | | Data setup to PROG low | t <sub>DVGL</sub> | | 48t <sub>CLCL</sub> | | ns | | Data hold after PROG | t <sub>GHDX</sub> <u>2</u> / | | 48t <sub>CLCL</sub> | | ns | | P2.7 (ENABLE) high to V <sub>PP</sub> | t <sub>EHSH</sub> <u>2</u> / | | 48t <sub>CLCL</sub> | | ns | | V <sub>PP</sub> setup to PROG low | t <sub>SHGL</sub> | | 10 | | μS | | V <sub>PP</sub> hold after PROG | t <sub>GHSL</sub> 2/ | | 10 | | μS | | PROG width | t <sub>GLGH</sub> | | 90 | 110 | μS | | Address to data valid | t <sub>AVQV</sub> | | | 48t <sub>CLCL</sub> | ns | | ENABLE low to data valid | t <sub>ELQV</sub> | | | 48t <sub>CLCL</sub> | ns | | Data float after ENABLE | t <sub>EHQZ</sub> | | 0 | 48t <sub>CLCL</sub> | ns | | PROG high to PROG low | t <sub>GHGL</sub> | | 10 | | μS | $<sup>\</sup>underline{1}$ / For programming specifications, $T_C = 21^{\circ}C$ to $27^{\circ}C$ , $V_{CC} = 5$ V $\pm 10$ percent, $V_{SS} = 0$ V. Due to test equipment limitations, actual tested values may differ from those specified, but specified limits are guaranteed. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91576 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>C | SHEET 22 | FIGURE 5. Programming configuration. FIGURE 6. Programming waveforms. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91576 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>C | SHEET 23 | EPROM PROGRAMMING AND VERIFICATION WAVEFORMS FIGURE 7. Programming verification. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91576 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>C | SHEET 24 | #### 5. PACKAGING 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes N, Q, and V or MIL-PRF-38535, appendix A for device class M. #### 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor prepared specification or drawing. - 6.1.2 Substitutability. Device class Q devices will replace device class M devices. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal. - 6.3 <u>Record of users</u>. Military and industrial users should inform Defense Supply Center Columbus (DSCC) when a system application requires configuration control and which SMD's are applicable to that system. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0544. - 6.4 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0547. - 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331 and as follows in table IV. - 6.6 Sources of supply. - 6.6.1 <u>Sources of supply for device classes N, Q, and V</u>. Sources of supply for device classes N, Q, and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DSCC-VA and have agreed to this drawing. - 6.6.2 <u>Approved sources of supply for device class M.</u> Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA. | STANDARD | |----------------------| | MICROCIRCUIT DRAWING | DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> | | 5962-91576 | |------------------|---------------------|------------| | | REVISION LEVEL<br>C | SHEET 25 | TABLE IV. Symbols, definitions, and functional descriptions. | Mnemonic | Type | Name and function | |-----------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | $V_{SS}$ | | Ground: O V reference. | | V <sub>cc</sub> | | Power Supply: +5 V. | | | | | | P0.0 – P0.7 | I/O | Port 0: Port 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1s written to them float and can be used as high-impedance inputs. Port 0 is also the multiplexed low-order address and data bus during accesses to external program and data memory. In this application, it uses strong internal pull-ups when emitting 1s. Port 0 also outputs the code bytes during program verification in the device. External pull-ups are required during program verification. | | P1.0 – P1.7 | I/O | Port 1: Port 1 is an 8-bit bidirectional I/O port with internal pull-ups. Port 1 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 1 pins that are externally pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: I <sub>IL</sub> ). Pins P1.0 and P1.1 also. Port 1 also receives the low-order address byte during program memory verification. Port 1 also serves alternate functions for timer 2: | | | I | T2 (P1.0): Timer/counter 2 external count input. | | | I | T2EX (P1.1): Timer/counter 2 trigger input. | | P2.0 – P2.7 | I/O | Port 2: Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 2 pins that are externally being pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: I <sub>IL</sub> ). Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that uses 16-bit addresses (MOVX@DPTR). In this application, it uses strong internal pull-ups when emitting 1s. During accesses to external data memory that uses 8-bit addresses (MOV @Ri), port 2 emits the contents of the P2 special function register. | | P3.0 – P3.7 | I/O | Port 3: Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 3 pins that are externally being pulled low will source current because of the pull-ups. (See DC Electrical Characteristics: I <sub>IL</sub> ). Port 3 also serves the special features of the MCS-51 family, as listed below: | | | I | RxD (P3.0): Serial input port | | | 0 | TxD (P3.1): Serial output port | | | I | INT0 (P3.2): External interrupt 0 | | | <u>l</u> | INT1 (P3.3): External interrupt 1 | | | l | TO (P3.4): Timer 0 external input | | | | T1 (P3.5): Timer 1 external input | | | 0 | WR (P3.6): External data memory write strobe | | | 0 | RD (P3.7): External data memory read strobe | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91576 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>C | SHEET 26 | TABLE IV. Symbols, definitions, and functional descriptions - Continued. | Mnemonic | Туре | Name and function | |--------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RST | I | | | ALE/PROG | I/O | Address Latch Enable/Program Pulse: Output pulse for latching the low byte of the address during ac access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency, and can be used for external timing or clocking. Note that one ALE pulse is skipped during each access to external data memory. This pin is also the program pulse input (PROG) during EPROM programming. | | PSEN | О | Program Store Enable: The read strobe to external program memory. When the device is executing code from the external program memory, PSEN is activated twice each machine cycle, except that two PSEN activations are skipped during each access to external data memory. PSEN is not activated during fetches from internal program memory. | | EA/V <sub>PP</sub> | I | External Access Enable/Programming Supply Voltage: EA must be externally held low to enable the device to fetch from internal program memory locations 0000H to 1FFFH. If EA is held high, the device executes from internal program memory unless the program counter contains an address greater than 1FFFFH. The pin also receives the 12.75 V programming supply voltage (V <sub>PP</sub> ) during EPROM programming. | | XTAL1 | I | Crystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator circuits. | | XTAL2 | 0 | Crystal 2: Output from the inverting oscillator amplifier. | | STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> | | 5962-91576 | |----------------------------------------------------------------------------------------|------------------|---------------------|------------| | | | REVISION LEVEL<br>C | SHEET 27 | ## STANDARD MICROCIRCUIT DRAWING BULLETIN DATE: 06-06-15 Approved sources of supply for SMD 5962-91576 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DSCC maintains an online database of all current sources of supply at http://www.dscc.dla.mil/Programs/Smcr/. | Standard microcircuit drawing | Vendor<br>CAGE | Vendor<br>similar | |-------------------------------|----------------|-------------------| | PIN <u>1</u> / | number | PIN <u>2</u> / | | 5962-9157601MMA | 0C7V7 | 87C52/BMA | | 5962-9157601MQA | 0C7V7 | 87C52/BQA | | 5962-9157601MUA | <u>3</u> / | 87C52/BUA | | 5962-9157602MMA | 0C7V7 | 87C52-16/BMA | | 5962-9157602MQA | 0C7V7 | 87C52-16/BQA | | 5962-9157602MUA | <u>3</u> / | 87C52-16/BUA | | 5962-9157603MMA | 0C7V7 | 87C52/BMA-OT | | 5962-9157603MQA | 0C7V7 | 87C52/BQA-OT | | 5962-9157603MUA | <u>3</u> / | 87C52/BUA-OT | | 5962-9157603NXA | <u>3</u> / | 87C52/CN40A | | 5962-9157603NYA | <u>3</u> / | 87C52/CA44A | | 5962-9157604MMA | 0C7V7 | 87C52-16/BMA-OT | | 5962-9157604MQA | 0C7V7 | 87C52-16/BQA-OT | | 5962-9157604MUA | <u>3</u> / | 87C52-16/BUA-OT | | 5962-9157604NXA | <u>3</u> / | 87C52-16/CN40A | | 5962-9157604NYA | <u>3</u> / | 87C52-16/CA44A | | 5962-9157605NXA | <u>3</u> / | 87C52/IN40A | | 5962-9157605NYA | <u>3</u> / | 87C52/IA44A | | 5962-9157606NXA | <u>3</u> / | 87C52-16/IN40A | | 5962-9157606NYA | <u>3</u> / | 87C52-16/IA44A | - 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability. - <u>Z</u>/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing. - 3/ Not available from an approved source of supply. # STANDARD MICROCIRCUIT DRAWING BULLETIN - Continued. DATE: 06-XX-XX Vendor CAGE number Vendor name and address 0C7V7 QP Semiconductor 2945 Oakmead Village Court Santa Clara, CA 95051 The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.