

# ADVANCED REGULATING PULSE WIDTH MODULATORS

## **FEATURES**

- Complete PWM Power Control Circuitry
- Uncommitted Outputs for Single-Ended or Push-Pull Applications
- Low Standby Current . . . 8 mA Typical
- Interchangeable With SG1524, SG2524 and SG3524, Respectively

#### DESCRIPTION

The UC1524, UC2524 and UC3524 incorporate on a single monolithic chip all the functions required for the construction of regulating power supplies, inverters or switching regulators. They can also be used as the control element for high-power-output applications. The UC1524 family was designed for switching regulators of either polarity, transformer-coupled dc-to-dc converters, transformerless voltage doublers and polarity converter applications employing fixedfrequency, pulse-width modulation techniques. The dual alternating outputs allow either single-ended or push-pull applications. Each device includes an on-chip reference, error amplifier, programmable oscillator, pulse-steering flip-flop, two uncommitted output transistors, a high-gain comparator, and current-limiting and shut-down circuitry. The UC1524 is characterized for operation over the full military temperature range of -55°C to 125°C. The UC2524 and UC3524 are designed for operation from -25°C to 85°C and 0°C to 70°C, respectively.

## **BLOCK DIAGRAM**



A

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



# **CONNECTION DIAGRAM**



# **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)

|          |                                  |                             | UNIT            |
|----------|----------------------------------|-----------------------------|-----------------|
| $V_{CC}$ | Supply voltage <sup>(1)(2)</sup> |                             | 40 V            |
|          | Collector output current         |                             | 100 mA          |
|          | Reference output cu              | rrent                       | 50 mA           |
|          | Current through C <sub>T</sub> t | erminalg                    | –50 mA          |
|          | Dawar dissination                | $T_A = 25^{\circ}C^{(3)}$   | 1000 mW         |
|          | Power dissipation                | $T_{C} = 25^{\circ}C^{(3)}$ | 2000 mW         |
|          | Operating junction te            | emperature range            | −55°C to 150°C  |
|          | Storage temperature              | range                       | −65°C to +150°C |

<sup>(1)</sup> All voltage values are with respect to the ground terminal, pin 8.

# **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range (unless otherwise noted)

|                |                                         |        |  | MIN         | NOM | MAX | UNIT |
|----------------|-----------------------------------------|--------|--|-------------|-----|-----|------|
| $V_{CC}$       | Supply voltage                          |        |  | 8           |     | 40  | V    |
|                | Reference output current                |        |  | 0           |     | 20  | mA   |
|                | Current through C <sub>T</sub> terminal |        |  | -0.03       |     | -2  | mA   |
| R <sub>T</sub> | Timing resistor                         |        |  |             |     | 100 | kΩ   |
| C <sub>T</sub> | Timing capacitor                        |        |  | 0.001       |     | 0.1 | μF   |
|                |                                         | UC1524 |  | <b>-</b> 55 |     | 125 |      |
|                | Operating ambient temperature range     | UC2524 |  | -25         |     | 85  | °C   |
|                |                                         | UC3524 |  | 0           |     | 70  |      |

<sup>(2)</sup> The reference regulator may be bypassed for operation from a fixed 5 V supply by connecting the V<sub>CC</sub> and reference output pins both to the supply voltage. In this configuration the maximum supply voltage is 6 V.

<sup>(3)</sup> Consult packaging section of data book for thermal limitations and considerations of package.



# **ELECTRICAL CHARACTERISTICS**

these specifications apply for  $T_A = -55^{\circ}C$  to 125°C for the UC1524, -25°C to 85°C for the UC2524, and 0°C to 70°C for the UC3524,  $V_{IN} = 20$  V, and f = 20 kHz,  $T_A = T_J$ , over operating free-air temperature range (unless otherwise noted)

| PARAMETER                    | TEST CONDITIONS                                                             | UC15   | 524/UC2 | 524 | UC3524 |      |     | UNIT  |
|------------------------------|-----------------------------------------------------------------------------|--------|---------|-----|--------|------|-----|-------|
| PARAMETER                    | TEST CONDITIONS                                                             | MIN    | TYP     | MAX | MIN    | TYP  | MAX | UNII  |
| REFERENCE SECTION            |                                                                             |        |         |     |        |      |     |       |
| Output voltage               |                                                                             | 4.8    | 5.0     | 5.2 | 4.6    | 5.0  | 5.4 | V     |
| Line regulation              | V <sub>IN</sub> = 8 V to 40 V                                               |        | 10      | 20  |        | 10   | 30  | mV    |
| Load regulation              | $I_L = 0$ mA to 20 mA                                                       |        | 20      | 50  |        | 20   | 50  | mV    |
| Ripple rejection             | f = 120 Hz, T <sub>J</sub> = 25°C                                           |        | 66      |     |        | 66   |     | dB    |
| Short circuit current limit  | V <sub>REF</sub> = 0, T <sub>J</sub> = 25°C                                 |        | 100     |     |        | 100  |     | mA    |
| Temperature stability        | Over operating temperature range                                            |        | 0.3%    | 1%  |        | 0.3% | 1%  |       |
| Long term stability          | T <sub>J</sub> = 125°C, t = 1000 Hrs                                        |        | 20      |     |        | 20   |     | mV    |
| OSCILLATOR SECTION           |                                                                             |        |         |     |        |      |     |       |
| Maximum frequency            | $C_T = 1 \text{ nF}, R_T = 2 \text{ k}\Omega$                               |        | 300     |     |        | 300  |     | kHz   |
| Initial accuracy             | R <sub>T</sub> and C <sub>T</sub> constant                                  |        | 5%      |     |        | 5%   |     |       |
| Voltage stability            | V <sub>IN</sub> = 8 V to 40 V, T <sub>J</sub> = 25°C                        |        |         | 1%  |        |      | 1%  |       |
| Temperature stability        | Over operating temperature range                                            |        |         | 5%  |        |      | 5%  |       |
| Output amplitude             | Pin 3, T <sub>J</sub> = 25°C                                                |        | 3.5     |     |        | 3.5  |     | V     |
| Output pulse width           | $C_T = 0.01 \text{ mfd}, T_J = 25^{\circ}\text{C}$                          |        | 0.5     |     |        | 0.5  |     | μs    |
| ERROR AMPLIFIER SECTION      |                                                                             |        |         |     |        |      |     |       |
| Input offset voltage         | V <sub>CM</sub> = 2.5 V                                                     |        | 0.5     | 5   |        | 2    | 10  | mV    |
| Input bias current           | V <sub>CM</sub> = 2.5 V                                                     |        | 2       | 10  |        | 2    | 10  | μΑ    |
| Open loop voltage gain       |                                                                             | 72     | 80      |     | 60     | 80   |     | dB    |
| Common mode voltage          | T <sub>J</sub> = 25°C                                                       | 1.8    |         | 3.4 | 1.8    |      | 3.4 | V     |
| Common mode rejection ratio  | T <sub>J</sub> = 25°C                                                       |        | 70      |     |        | 70   |     | dB    |
| Small signal bandwidth       | $A_V = 0 \text{ dB}, T_J = 25^{\circ}\text{C}$                              |        | 3       |     |        | 3    |     | MHz   |
| Output voltage               | T <sub>J</sub> = 25°C                                                       | 0.5    |         | 3.8 | 0.5    |      | 3.8 | V     |
| COMPARATOR SECTION           |                                                                             |        |         |     |        |      |     |       |
| Duty-cycle                   | % Each output on                                                            | 0%     |         | 45% | 0%     |      | 45% |       |
| lancit threads also          | Zero duty-cycle                                                             |        | 1       |     |        | 1    |     | V     |
| Input threshold              | Maximum duty-cycle                                                          |        | 3.5     |     |        | 3.5  |     | V     |
| Input bias current           |                                                                             |        | 1       |     |        | 1    |     | μΑ    |
| CURRENT LIMITING SECTION     |                                                                             |        |         |     |        |      |     |       |
| Sense voltage                | Pin 9 = 2 V with error amplifier set for maximum out, T <sub>J</sub> = 25°C | 190    | 200     | 210 | 180    | 200  | 220 | mV    |
| Sense voltage T.C.           |                                                                             |        | 0.2     |     |        | 0.2  |     | mV/°C |
|                              | $T_J = -55^{\circ}C$ to 85°C for the -1 V to 1 V limit                      | -1     |         | 1   | -1     |      | 1   | 17    |
| Common mode voltage          | T <sub>J</sub> = 25°C                                                       | -0.3 1 |         |     |        |      | V   |       |
| OUTPUT SECTION (EACH OU      | TPUT)                                                                       |        |         |     |        |      |     |       |
| Collector-emitter voltage    |                                                                             | 40     |         |     | 40     |      |     | V     |
| Collector leakage current    | V <sub>CE</sub> = 40 V                                                      |        | 0.1     | 50  |        | 0.1  | 50  | μΑ    |
| Saturation voltage           | I <sub>C</sub> = 50 mA                                                      |        | 1       | 2   |        | 1    | 2   | V     |
| Emitter output voltage       | V <sub>IN</sub> = 20 V                                                      | 17     | 18      |     | 17     | 18   |     | V     |
| Rise Time                    | $R_C = 2 \text{ k}\Omega$ , $T_J = 25^{\circ}\text{C}$                      |        | 0.2     |     |        | 0.2  |     | μs    |
| Fall Time                    | $R_C = 2 \text{ k}\Omega, T_J = 25^{\circ}\text{C}$                         |        | 0.1     |     |        | 0.1  |     | μs    |
| Total standby current (Note) | V <sub>IN</sub> = 40 V                                                      |        | 8       | 10  |        | 8    | 10  | mA    |



#### PRINCIPLES OF OPERATION

The UC1524 is a fixed-frequency pulse-width-modulation voltage regulator control circuit. The regulator operates at a frequency that is programmed by one timing resistor (R<sub>T</sub>), and one timing capacitor (C<sub>T</sub>), R<sub>T</sub> establishes a constant charging current for C<sub>T</sub>. This results in a linear voltage ramp at C<sub>T</sub>, which is fed to the comparator providing linear control of the output pulse width by the error amplifier. The UC1524 contains an on-board 5 V regulator that serves as a reference as well as powering the UC1524's internal control circuitry and is also useful in supplying external support functions. This reference voltage is lowered externally by a resistor divider to provide a reference within the common-mode range of the error amplifier or an external reference may be used. The power supply output is sensed by a second resistor divider network to generate a feedback signal to the error amplifier. The amplifier output voltage is then compared to the linear voltage ramp at C<sub>T</sub>. The resulting modulated pulse out of the high-gain comparator is then steered to the appropriate output pass transistor (Q<sub>1</sub> or Q<sub>2</sub>) by the pulse-steering

flip-flop, which is synchronously toggled by the oscillator output. The oscillator output pulse also serves as a blanking pulse to assure both outputs are never on simultaneously during the transition times. The width of the blanking pulse is controlled by the valve of C<sub>T</sub>. The outputs may be applied in a push-pull configuration in which their frequency is half that of the base oscillator Note that for buck regulator topologies, the two outputs can be wire-ORed for an effective 0-90% duty cycle range. With this connection, the output frequency is the same as the oscillator frequency. The output of the error amplifier shares a common input to the comparator with the current limiting and shutdown circuitry and can be overridden by signals from either of these inputs. This common point is also available externally and may be employed to control the gain of, or to compensate, the error amplifier or to provide additional control to the regulator.



# **TYPICAL CHARACTERISTICS**



Figure 1.



# OSCILLATOR FREQUENCY vs TIMING COMPONENTS



Figure 2.

# OUTPUT SATURATION VOLTAGE VS LOAD CURRENT



#### APPLICATION INFORMATION

## **OSCILLATOR**

The oscillator controls the frequency of the UC1524 and is programmed by  $R_{\text{T}}$  and  $C_{\text{T}}$  according to the approximate formula:

$$f = \frac{1.18}{R_T C_T}$$
 (1)

where

 $R_T$  is in  $k\Omega$   $C_T$  is in  $\mu F$ f is in kHz

Practical values of  $C_T$  fall between 1 nF and 100 nF. Practical values of  $R_T$  fall between 1.8  $k\Omega$  and 100  $k\Omega.$  This results in a frequency range typically from 120 Hz to 500 kHz.

#### **BLANKING**

The output pulse of the oscillator is used as a blanking pulse at the output. This pulse width is controlled by the value of  $C_T$ . If small values of  $C_T$  are required for frequency control, the oscillator output pulse width may still be increased by applying a shunt capacitance of up to 100 pF from pin 3 to ground. If still greater dead-time is required, it should be accomplished by limiting the maximum duty cycle by clamping the output of the error amplifier. This can easily be done with the circuit in Figure 5.

## SYNCHRONOUS OPERATIONS

When an external clock is desired, a clock pulse of approximately 3 V can be applied directly to the oscillator output terminal. The impedance to ground at this point is approximately 2 k $\Omega$ . In this configuration R<sub>T</sub> C<sub>T</sub> must be selected for a clock period slightly greater than that of the external clock.

If two or more UC1524 regulators are to operated synchronously, all oscillator output terminals should be tied together, all  $C_T$  terminals connected to single timing capacitor, and the timing resistor connected to a single  $R_T$ , terminal.



Figure 5. Error Amplifier Clamp

The other  $R_T$  terminals can be left open or shorted to  $V_{\text{REF}}$ . Minimum lead lengths should be used between the  $C_T$  terminals.



Figure 6. Single-Ended LC Switching Regulator Circuit





Figure 7. Push-Pull Transformer Coupled Circuit



Figure 8. Open Loop Test Circuit

# PACKAGE OPTION ADDENDUM



2-.lun-2017

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty |                            | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing            |      | Qty            | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| UC2524DW         | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -25 to 85    | UC2524DW       | Samples |
| UC3524D          | ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | 0 to 70      | UC3524D        | Samples |
| UC3524DG4        | ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | 0 to 70      | UC3524D        | Samples |
| UC3524DW         | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | 0 to 70      | UC3524DW       | Samples |
| UC3524DWG4       | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | 0 to 70      | UC3524DW       | Samples |
| UC3524DWTR       | ACTIVE | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | 0 to 70      | UC3524DW       | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

# PACKAGE OPTION ADDENDUM



2-Jun-2017

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 14-Jul-2012

# TAPE AND REEL INFORMATION

## **REEL DIMENSIONS**



## **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## TAPE AND REEL INFORMATION

## \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UC3524DWTR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 14-Jul-2012



#### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| UC3524DWTR | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |  |

# D (R-PDS0-G16)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# D (R-PDSO-G16)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



SMALL OUTLINE INTEGRATED CIRCUIT



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4040000-2/H





SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

SOIC



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated