# 4 M × 4 BANKS × 16 BITS SDRAM ## Table of Contents- | 1. | GENE | FRAL DESCRIPTION | 3 | |-----|-------|--------------------------------------------|----| | 2. | FEAT | URES | 3 | | 3. | ORDE | ER INFORMATION | 3 | | 4. | BALL | CONFIGURATION | 4 | | 5. | BALL | DESCRIPTION | 5 | | 6. | BLOC | K DIAGRAM | e | | 7. | | CTIONAL DESCRIPTION | | | | 7.1 | Power Up and Initialization | | | | 7.2 | Programming Mode Register | | | | 7.3 | Bank Activate Command | | | | 7.4 | Read and Write Access Modes | | | | 7.5 | Burst Read Command | | | | 7.6 | Burst Write Command | 8 | | | 7.7 | Read Interrupted by a Read | 8 | | | 7.8 | Read Interrupted by a Write | | | | 7.9 | Write Interrupted by a Write | 8 | | | 7.10 | Write Interrupted by a Read | 8 | | | 7.11 | Burst Stop Command | 8 | | | 7.12 | Addressing Sequence of Sequential Mode | 9 | | | 7.13 | Addressing Sequence of Interleave Mode | 9 | | | 7.14 | Auto-precharge Command | 10 | | | 7.15 | Precharge Command | 10 | | | 7.16 | Self Refresh Command | 10 | | | 7.17 | Power Down Mode | 11 | | | 7.18 | No Operation Command | 11 | | | 7.19 | Deselect Command | 11 | | | 7.20 | Clock Suspend Mode | 11 | | 8. | OPER | RATION MODE | 12 | | 9. | ELEC | TRICAL CHARACTERISTICS | 13 | | | 9.1 | Absolute Maximum Ratings | 13 | | | 9.2 | Recommended DC Operating Conditions | 13 | | | 9.3 | Capacitance | 14 | | | 9.4 | DC Characteristics | 14 | | | 9.5 | AC Characteristics and Operating Condition | 15 | | 10. | TIMIN | IG WAVEFORMS | 17 | | | 10.1 | Command Input Timing | 17 | | | 10.2 | Read Timing | 18 | | | 10.3 | Control Timing of Input/Output Data | 19 | | | 10.4 | Mode Register Set Cycle | 20 | | 11. | OPER | RATING TIMING EXAMPLE | 21 | # W9825G6KB # **Esses winbond sesses** | | 11.1 | Interleaved Bank Read (Burst Length = 4, CAS Latency = 3) | 21 | |-----|-------|---------------------------------------------------------------------------|----| | | 11.2 | Interleaved Bank Read (Burst Length = 4, CAS Latency = 3, Auto-precharge) | 22 | | | 11.3 | Interleaved Bank Read (Burst Length = 8, CAS Latency = 3) | | | | 11.4 | Interleaved Bank Read (Burst Length = 8, CAS Latency = 3, Auto-precharge) | 24 | | | 11.5 | Interleaved Bank Write (Burst Length = 8) | 25 | | | 11.6 | Interleaved Bank Write (Burst Length = 8, Auto-precharge) | 26 | | | 11.7 | Page Mode Read (Burst Length = 4, CAS Latency = 3) | 27 | | | 11.8 | Page Mode Read / Write (Burst Length = 8, CAS Latency = 3) | 28 | | | 11.9 | Auto-precharge Read (Burst Length = 4, CAS Latency = 3) | 29 | | | 11.10 | Auto-precharge Write (Burst Length = 4) | 30 | | | 11.11 | Auto Refresh Cycle | 31 | | | 11.12 | Self Refresh Cycle | 32 | | | 11.13 | Burst Read and Single Write (Burst Length = 4, CAS Latency = 3) | 33 | | | 11.14 | Power Down Mode | 34 | | | 11.15 | Auto-precharge Timing (Read Cycle) | 35 | | | 11.16 | Auto-precharge Timing (Write Cycle) | 36 | | | 11.17 | Timing Chart of Read to Write Cycle | 37 | | | 11.18 | Timing Chart of Write to Read Cycle | | | | 11.19 | Timing Chart of Burst Stop Cycle (Burst Stop Command) | 38 | | | 11.20 | Timing Chart of Burst Stop Cycle (Precharge Command) | 38 | | | 11.21 | CKE/DQM Input Timing (Write Cycle) | | | | 11.22 | CKE/DQM Input Timing (Read Cycle) | | | 12. | PACK | AGE SPECIFICATION | 41 | | 13 | REVIS | SION HISTORY | 42 | ## 1. GENERAL DESCRIPTION W9825G6KB is a high-speed synchronous dynamic random access memory (SDRAM), organized as $4M \text{ words} \times 4 \text{ banks} \times 16 \text{ bits}$ . W9825G6KB delivers a data bandwidth of up to 166M words per second. To fully comply with the personal computer industrial standard, W9825G6KB is sorted into the following speed grades: -6, -6I and -6J. The -6/-6l/-6J grade parts are compliant to the 166MHz/CL3 specification (the -6l industrial grade which is guaranteed to support -40°C $\leq$ TCASE $\leq$ 85°C, the -6J industrial plus grade which is guaranteed to support -40°C $\leq$ TCASE $\leq$ 105°C). Accesses to the SDRAM are burst oriented. Consecutive memory location in one page can be accessed at a burst length of 1, 2, 4, 8 or full page when a bank and row is selected by an ACTIVE command. Column addresses are automatically generated by the SDRAM internal counter in burst operation. Random column read is also possible by providing its address at each clock cycle. The multiple bank nature enables interleaving among internal banks to hide the precharging time. By having a programmable Mode Register, the system can change burst length, latency cycle, interleave or sequential burst to maximize its performance. W9825G6KB is ideal for main memory in high performance applications. #### 2. FEATURES - 3.3V ± 0.3V Power Supply - Up to 166 MHz Clock Frequency - 4,194,304 Words × 4 Banks × 16 Bits Organization - Self Refresh Mode: Standard and Low Power - CAS Latency: 2 and 3 - Burst Length: 1, 2, 4, 8 and Full Page - Burst Read, Single Writes Mode - Byte Data Controlled by LDQM, UDQM - Power Down Mode - Auto-precharge and Controlled Precharge - 8K Refresh Cycles/64 mS, @ -40°C ≤ TCASE ≤ 85°C - 8K Refresh Cycles/16 mS, @ 85°C < TCASE ≤ 105°C</li> - Interface: LVTTL - Packaged in TFBGA 54 Ball (8x8 mm²), using lead free materials with RoHS compliant Note: Not support self refresh function with TCASE > 85°C #### 3. ORDER INFORMATION | PART NUMBER | SPEED GRADE | SELF REFRESH<br>CURRENT (MAX) | OPERATING<br>TEMPERATURE | |--------------|--------------------------|-------------------------------|--------------------------| | W9825G6KB-6 | 166MHz/CL3 or 133MHz/CL2 | 2 mA | 0°C ~ 70°C | | W9825G6KB-6I | 166MHz/CL3 or 133MHz/CL2 | 2 mA | -40°C ~ 85°C | | W9825G6KB-6J | 166MHz/CL3 or 133MHz/CL2 | 5 mA | -40°C ~ 105°C | Publication Release Date: Nov. 26, 2021 4. BALL CONFIGURATION | | | | | Top | View | 1 | | | | | |---|-----------|------------|------|-----|------|---|---------|-----------|-----------|--| | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | | | | | | | | | | | | | | | Α | VSS | DQ15 | VSSQ | | | | VDDQ | DQ0 | VDD | | | В | | | | | | | | | | | | С | DQ14 | DQ13 | VDDQ | | | | VSSQ | DQ2 | DQ1 | | | D | DQ12 | DQ11 | VSSQ | | | | VDDQ | DQ4 | DQ3 | | | Е | DQ10 | DQ9 | VDDQ | | | | VSSQ | DQ6 | DQ5 | | | | DQ8 | NC | vss | | | | VDD | LDQM | DQ7 | | | F | UDQM | CLK | CKE | | | | /CAS | /RAS | /WE | | | G | ()<br>A12 | ()<br>A11 | | | | | BS0 | O<br>BS1 | ()<br>/CS | | | Н | A8 | $\bigcirc$ | | | | | O<br>A0 | <u>A1</u> | A10 | | | J | | A7 | A6 | | | | | | | | | | VSS | A5 | A4 | | | | А3 | A2 | VDD | | # massa winbond sassa ## 5. BALL DESCRIPTION | PIN NUMBER | PIN NAME | FUNCTION | DESCRIPTION | |-------------------------------------------------------------------------|-----------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | H7, H8, J8, J7, | | | Multiplexed pins for row and column address. | | J3, J2, H3, H2,<br>H1, G3, H9, G2,<br>G1 | A0-A12 | Address | Row address: A0–A12. Column address: A0–A8. A10 is sampled during a precharge command to determine if all banks are to be precharged or bank selected by BS0, BS1. | | G7, G8 | BS0, BS1 | Bank Select | Select bank to activate during row address latch time, or bank to read/write during address latch time. | | A8, B9, B8, C9,<br>C8, D9, D8, E9,<br>E1, D2, D1, C2,<br>C1, B2, B1, A2 | DQ0-DQ15 | Data<br>Input/Output | Multiplexed pins for data output and input. | | G9 | ĊS | Chip Select | Disable or enable the command decoder. When command decoder is disabled, new command is ignored and previous operation continues. | | F8 | RAS | Row Address<br>Strobe | Command input. When sampled at the rising edge of the clock, $\overline{RAS}$ , $\overline{CAS}$ and $\overline{WE}$ define the operation to be executed. | | F7 | CAS | Column<br>Address<br>Strobe | Referred to RAS | | F9 | $\overline{WE}$ | Write Enable | Referred to RAS | | F1, E8 | LDQM,<br>UDQM | Input/Output<br>Mask | The output buffer is placed at Hi-Z(with latency of 2) when DQM is sampled high in read cycle. In write cycle, sampling DQM high will block the write operation with zero latency. | | F2 | CLK | Clock Inputs | System clock used to sample inputs on the rising edge of clock. | | F3 | CKE | Clock Enable | CKE controls the clock activation and deactivation. When CKE is low, Power Down mode, Suspend mode, or Self Refresh mode is entered. | | A9, E7, J9 | VDD | Power | Power for input buffers and logic circuit inside DRAM. | | A1, E3, J1 | Vss | Ground | Ground for input buffers and logic circuit inside DRAM. | | A7, B3, C7, D3 | VDDQ | Power<br>for I/O Buffer | Separated power from VDD, to improve DQ noise immunity. | | A3, B7, C3, D7 | Vssq | Ground<br>for I/O Buffer | Separated ground from Vss, to improve DQ noise immunity. | | E2 | NC | No Connection | No connection. | ## 6. BLOCK DIAGRAM ## 7. FUNCTIONAL DESCRIPTION ## 7.1 Power Up and Initialization The default power up state of the mode register is unspecified. The following power up and initialization sequence need to be followed to guarantee the device being preconditioned to each user specific needs. During power up, all VDD and VDDQ pins must be ramp up simultaneously to the specified voltage when the input signals are held in the "NOP" state. The power up voltage must not exceed VDD + 0.3V on any of the input pins or VDD supplies. After power up, an initial pause of 200 $\mu$ S is required followed by a precharge of all banks using the precharge command. To prevent data contention on the DQ bus during power up, it is required that the DQM and CKE pins be held high during the initial pause period. Once all banks have been precharged, the Mode Register Set Command must be issued to initialize the Mode Register. An additional eight Auto Refresh cycles (CBR) are also required before or after programming the Mode Register to ensure proper subsequent operation. ## 7.2 Programming Mode Register After initial power up, the Mode Register Set Command must be issued for proper device operation. All banks must be in a precharged state and CKE must be high at least one cycle before the Mode Register Set Command can be issued. The Mode Register Set Command is activated by the low signals of $\overline{RAS}$ , $\overline{CAS}$ , $\overline{CS}$ and $\overline{WE}$ at the positive edge of the clock. The address input data during this cycle defines the parameters to be set as shown in the Mode Register Operation table. A new command may be issued following the mode register set command once a delay equal to $t_{RSC}$ has elapsed. Please refer to the next page for Mode Register Set Cycle and Operation Table. #### 7.3 Bank Activate Command The Bank Activate command must be applied before any Read or Write operation can be executed. The operation is similar to RAS activate in EDO DRAM. The delay from when the Bank Activate command is applied to when the first read or write operation can begin must not be less than the RAS to CAS delay time ( $t_{RCD}$ ). Once a bank has been activated it must be precharged before another Bank Activate command can be issued to the same bank. The minimum time interval between successive Bank Activate commands to the same bank is determined by the RAS cycle time of the device ( $t_{RC}$ ). The minimum time interval between interleaved Bank Activate commands (Bank A to Bank B and vice versa) is the Bank to Bank delay time ( $t_{RRD}$ ). The maximum time that each bank can be held active is specified as $t_{RAS}$ (max). ## 7.4 Read and Write Access Modes After a bank has been activated, a read or write cycle can be followed. This is accomplished by setting $\overline{RAS}$ high and $\overline{CAS}$ low at the clock rising edge after minimum of $t_{RCD}$ delay. $\overline{WE}$ pin voltage level defines whether the access cycle is a read operation ( $\overline{WE}$ high), or a write operation ( $\overline{WE}$ low). The address inputs determine the starting column address. Reading or writing to a different row within an activated bank requires the bank be precharged and a new Bank Activate command be issued. When more than one bank is activated, interleaved bank Read or Write operations are possible. By using the programmed burst length and alternating the access and precharge operations between multiple banks, seamless data access operation among many different pages can be realized. Read or Write Commands can also be issued to the same bank or between active banks on every clock cycle. Publication Release Date: Nov. 26, 2021 ## 7.5 Burst Read Command The Burst Read command is initiated by applying logic low level to $\overline{CS}$ and $\overline{CAS}$ while holding $\overline{RAS}$ and $\overline{WE}$ high at the rising edge of the clock. The address inputs determine the starting column address for the burst. The Mode Register sets type of burst (sequential or interleave) and the burst length (1, 2, 4, 8, full page) during the Mode Register Set Up cycle. Table 2 and 3 in the next page explain the address sequence of interleave mode and sequential mode. #### 7.6 Burst Write Command The Burst Write command is initiated by applying logic low level to $\overline{CS}$ , $\overline{CAS}$ and $\overline{WE}$ while holding $\overline{RAS}$ high at the rising edge of the clock. The address inputs determine the starting column address. Data for the first burst write cycle must be applied on the DQ pins on the same clock cycle that the Write Command is issued. The remaining data inputs must be supplied on each subsequent rising clock edge until the burst length is completed. Data supplied to the DQ pins after burst finishes will be ignored. ## 7.7 Read Interrupted by a Read A Burst Read may be interrupted by another Read Command. When the previous burst is interrupted, the remaining addresses are overridden by the new read address with the full burst length. The data from the first Read Command continues to appear on the outputs until the CAS Latency from the interrupting Read Command is satisfied. ## 7.8 Read Interrupted by a Write To interrupt a burst read with a Write Command, DQM may be needed to place the DQs (output drivers) in a high impedance state to avoid data contention on the DQ bus. If a Read Command will issue data on the first and second clocks cycles of the write operation, DQM is needed to insure the DQs are tristated. After that point the Write Command will have control of the DQ bus and DQM masking is no longer needed. ## 7.9 Write Interrupted by a Write A burst write may be interrupted before completion of the burst by another Write Command. When the previous burst is interrupted, the remaining addresses are overridden by the new address and data will be written into the device until the programmed burst length is satisfied. #### 7.10 Write Interrupted by a Read A Read Command will interrupt a burst write operation on the same clock cycle that the Read Command is activated. The DQs must be in the high impedance state at least one cycle before the new read data appears on the outputs to avoid data contention. When the Read Command is activated, any residual data from the burst write cycle will be ignored. #### 7.11 Burst Stop Command A Burst Stop Command may be used to terminate the existing burst operation but leave the bank open for future Read or Write Commands to the same page of the active bank, if the burst length is full page. Use of the Burst Stop Command during other burst length operations is illegal. The Burst Stop Command is defined by having RAS and CAS high with CS and WE low at the rising edge of the clock. The data DQs go to a high impedance state after a delay which is equal to the CAS Latency in a burst read cycle interrupted by Burst Stop. Publication Release Date: Nov. 26, 2021 ## 7.12 Addressing Sequence of Sequential Mode A column access is performed by increasing the address from the column address which is input to the device. The disturb address is varied by the Burst Length as shown in Table 2. **Table 2 Address Sequence of Sequential Mode** | DATA | ACCESS ADDRESS | BURST LENGTH | |--------|----------------|----------------------------------------------| | Data 0 | n | BL = 2 (disturb address is A0) | | Data 1 | n + 1 | No address carry from A0 to A1 | | Data 2 | n + 2 | BL = 4 (disturb addresses are A0 and A1) | | Data 3 | n + 3 | No address carry from A1 to A2 | | Data 4 | n + 4 | | | Data 5 | n + 5 | BL = 8 (disturb addresses are A0, A1 and A2) | | Data 6 | n + 6 | No address carry from A2 to A3 | | Data 7 | n + 7 | V | ## 7.13 Addressing Sequence of Interleave Mode A column access is started in the input column address and is performed by inverting the address bit in the sequence shown in Table 3. **Table 3 Address Sequence of Interleave Mode** | DATA | ACCESS ADDRESS | BURST LENGTH | |--------|--------------------------------------------------------------------|--------------| | Data 0 | A8 A7 A6 A5 A4 A3 A2 A1 A0 | BL = 2 | | Data 1 | A8 A7 A6 A5 A4 A3 A2 A1 A0 | | | Data 2 | A8 A7 A6 A5 A4 A3 A2 A1 A0 | BL = 4 | | Data 3 | A8 A7 A6 A5 A4 A3 A2 A1 A0 | | | Data 4 | A8 A7 A6 A5 A4 A3 A2 A1 A0 | BL = 8 | | Data 5 | A8 A7 A6 A5 A4 A3 $\overline{\text{A2}}$ A1 $\overline{\text{A0}}$ | | | Data 6 | A8 A7 A6 A5 A4 A3 A2 A1 A0 | | | Data 7 | A8 A7 A6 A5 A4 A3 A2 A1 A0 | J | Publication Release Date: Nov. 26, 2021 ## 7.14 Auto-precharge Command If A10 is set to high when the Read or Write Command is issued, then the Auto-precharge function is entered. During Auto-precharge, a Read Command will execute as normal with the exception that the active bank will begin to precharge automatically before all burst read cycles have been completed. Regardless of burst length, it will begin a certain number of clocks prior to the end of the scheduled burst cycle. The number of clocks is determined by CAS Latency. A Read or Write Command with Auto-precharge cannot be interrupted before the entire burst operation is completed. Therefore, use of a Read, Write, or Precharge Command is prohibited during a read or writes cycle with Auto-precharge. Once the precharge operation has started, the bank cannot be reactivated until the Precharge time ( $t_{RP}$ ) has been satisfied. Issue of Auto-precharge command is illegal if the burst is set to full page length. If A10 is high when a Write Command is issued, the Write with Auto-precharge function is initiated. The SDRAM automatically enters the precharge operation two clock delays from the last burst write cycle. This delay is referred to as Write $t_{WR}$ . The bank undergoing Auto-precharge cannot be reactivated until $t_{WR}$ and $t_{RP}$ are satisfied. This is referred to as $t_{DAL}$ , Data-in to Active delay ( $t_{DAL} = t_{WR} + t_{RP}$ ). When using the Auto-precharge Command, the interval between the Bank Activate Command and the beginning of the internal precharge operation must satisfy $t_{RAS}$ (min). ## 7.15 Precharge Command The Precharge Command is used to precharge or close a bank that has been activated. The Precharge Command is entered when $\overline{CS}$ , $\overline{RAS}$ and $\overline{WE}$ are low and $\overline{CAS}$ is high at the rising edge of the clock. The Precharge Command can be used to precharge each bank separately or all banks simultaneously. Three address bits A10, BS0 and BS1 are used to define which bank(s) is to be precharged when the command is issued. After the Precharge Command is issued, the precharged bank must be reactivated before a new read or write access can be executed. The delay between the Precharge Command and the Activate Command must be greater than or equal to the Precharge time ( $t_{RP}$ ). ## 7.16 Self Refresh Command The Self Refresh Command is defined by having $\overline{\text{CS}}$ , $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ and CKE held low with $\overline{\text{WE}}$ high at the rising edge of the clock. All banks must be idle prior to issuing the Self Refresh Command. Once the command is registered, CKE must be held low to keep the device in Self Refresh mode. When the SDRAM has entered Self Refresh mode all of the external control signals, except CKE, are disabled. The clock is internally disabled during Self Refresh Operation to save power. The device will exit Self Refresh operation after CKE is returned high. Any subsequent commands can be issued after $t_{\text{XSR}}$ from the end of Self Refresh Command. If, during normal operation, AUTO REFRESH cycles are issued in bursts (as opposed to being evenly distributed), a burst of 8,192 AUTO REFRESH cycles should be completed just prior to entering and just after exiting the self refresh mode. Publication Release Date: Nov. 26, 2021 #### 7.17 Power Down Mode The Power Down mode is initiated by holding CKE low. All of the receiver circuits except CKE are gated off to reduce the power. The Power Down mode does not perform any refresh operations, therefore the device cannot remain in Power Down mode longer than the Refresh period (tree) of the device. The Power Down mode is exited by bringing CKE high. When CKE goes high, a No Operation Command is required on the next rising clock edge, depending on $t_{CK}$ . The input buffers need to be enabled with CKE held high for a period equal to $t_{CKS}$ (min) + $t_{CK}$ (min). ## 7.18 No Operation Command The No Operation Command should be used in cases when the SDRAM is in an idle or a wait state to prevent the SDRAM from registering any unwanted commands between operations. A No Operation Command is registered when $\overline{CS}$ is low with $\overline{RAS}$ , $\overline{CAS}$ and $\overline{WE}$ held high at the rising edge of the clock. A No Operation Command will not terminate a previous operation that is still executing, such as a burst read or write cycle. #### 7.19 Deselect Command The Deselect Command performs the same function as a No Operation Command. Deselect Command occurs when $\overline{CS}$ is brought high, the $\overline{RAS}$ , $\overline{CAS}$ and $\overline{WE}$ signals become don't cares. ## 7.20 Clock Suspend Mode During normal access mode, CKE must be held high enabling the clock. When CKE is registered low while at least one of the banks is active, Clock Suspend Mode is entered. The Clock Suspend mode deactivates the internal clock and suspends any clocked operation that was currently being executed. There is a one clock delay between the registration of CKE low and the time at which the SDRAM operation suspends. While in Clock Suspend mode, the SDRAM ignores any new commands that are issued. The Clock Suspend mode is exited by bringing CKE high. There is a one clock cycle delay from when CKE returns high to when Clock Suspend mode is exited. Publication Release Date: Nov. 26, 2021 ## 8. OPERATION MODE Fully synchronous operations are performed to latch the commands at the positive edges of CLK. Table 1 shows the truth table for the operation commands. Table 1 Truth Table (Note (1), (2)) | COMMAND | DEICE<br>STATE | CKEn-1 | CKEn | DQM | BS0, 1 | A10 | A0-A9<br>A11, A12 | cs | RAS | CAS | WE | |-------------------------------|----------------|--------|------|--------|--------|--------|-------------------|----|--------|--------|--------| | Bank Active | Idle | Н | Х | Х | ٧ | V | V | L | L | Н | Н | | Bank Precharge | Any | Н | Х | Х | ٧ | L | х | L | L | Н | L | | Precharge All | Any | Н | Х | Х | Х | Н | х | L | L | Н | L | | Write | Active (3) | Н | Х | Х | ٧ | L | V | L | Н | L | L | | Write with Auto-<br>precharge | Active (3) | Н | х | х | ٧ | Н | V | L | Н | L | L | | Read | Active (3) | Н | Х | Х | ٧ | L | V | L | Н | L | Η | | Read with Auto-<br>precharge | Active (3) | Н | х | х | ٧ | Н | V | L | Н | L | Н | | Mode Register Set | Idle | Н | Х | Х | ٧ | ٧ | V | L | L | L | L | | No-operation | Any | Н | Х | Х | Х | х | х | L | Н | Н | Τ | | Burst Stop | Active (4) | Н | Х | Х | Х | х | х | L | Н | Н | L | | Device Deselect | Any | Н | Х | Х | Х | х | х | Н | х | Х | Х | | Auto-refresh | Idle | Н | Н | Х | Х | х | х | L | L | L | Η | | Self-refresh Entry | Idle | Н | L | Х | Х | х | х | L | L | L | Н | | Self-refresh Exit | Idle<br>(S.R.) | L | Н | x<br>x | x<br>x | X<br>X | x<br>x | Н | x<br>H | x<br>H | x<br>x | | Clock Suspend Mode<br>Entry | Active | Н | L | х | х | х | х | х | х | х | х | | Power Down Mode | Idle | Н | L | Х | Х | х | х | Ι | х | х | х | | Entry | Active (5) | Н | L | Х | Х | Х | Х | L | Н | Н | Х | | Clock Suspend Mode<br>Exit | Active | L | Н | Х | х | х | х | x | х | х | х | | Power Down Mode | Any | L | Н | Х | x | х | х | Н | х | х | х | | Exit | (Power Down) | L | Н | Х | Х | Х | Х | L | Н | Н | Х | | Data Write/Output<br>Enable | Active | Н | Х | L | х | х | х | Х | х | х | х | | Data Write/Output<br>Disable | Active | Н | х | Н | х | х | х | х | х | х | х | #### Notes: - (1) v = valid x = Don't care L = Low Level H = High Level - (2) CKEn signal is input level when commands are provided. CKEn-1 signal is the input level one clock cycle before the command is issued. - (3) These are state of bank designated by BS0, BS1 signals. - (4) Device state is full page burst operation. - (5) Power Down Mode cannot be entered in the burst cycle. When this command asserts in the burst cycle, device state is clock suspend mode. Publication Release Date: Nov. 26, 2021 ## 9. ELECTRICAL CHARACTERISTICS ## 9.1 Absolute Maximum Ratings | PARAMETER | SYMBOL | RATING | UNIT | NOTES | |--------------------------------------------|-----------|------------------------------|------|-------| | Voltage on any pin relative to VSS | VIN, VOUT | -1 ~ VDD + 0.5 (≤ 4.6V max.) | V | 1 | | Voltage on VDD/VDDQ supply relative to VSS | VDD, VDDQ | -1 ~ 4.6 | V | 1 | | Operating Temperature for -6 | TCASE | 0 ~ 70 | °C | 1, 2 | | Operating Temperature for -6I | TCASE | -40 ~ 85 | °C | 1, 2 | | Operating Temperature for -6J | TCASE | -40 ~ 105 | °C | 1, 2 | | Storage Temperature | TSTG | -55 ~ 150 | °C | 1 | | Soldering Temperature (10s) | TSOLDER | 260 | °C | 1 | | Power Dissipation | PD | 1 | W | 1 | | Short Circuit Output Current | IOUT | 50 | mA | 1 | #### Note: - 1. Exposure to conditions beyond those listed under Absolute Maximum Ratings may adversely affect the life and reliability of the device. - 2. Operating case temperature is the case surface temperature on the center/top side of the SDRAM. - 3. All parts list in order information table (section 3) will not guarantee to meet functional and AC specification if operating temperature out of the range in above table. ## 9.2 Recommended DC Operating Conditions | PARAMETER | SYMBOL | MIN. | TYP. | MAX. | UNIT | NOTES | |---------------------------|--------|------|------|-----------|------|-----------| | Power Supply Voltage | VDD | 3.0 | 3.3 | 3.6 | V | | | I/O Buffer Supply Voltage | VDDQ | 3.0 | 3.3 | 3.6 | V | | | Input High Voltage | VIH | 2.0 | - | VDD + 0.3 | V | 1 | | Input Low Voltage | VIL | -0.3 | - | 0.8 | V | 2 | | Output logic high voltage | VOH | 2.4 | - | - | V | Iон= -2mA | | Output logic low voltage | VOL | - | - | 0.4 | V | IoL= 2mA | | Input leakage current | II(L) | -5 | - | 5 | μA | 3 | | Output leakage current | IO(L) | -5 | - | 5 | μΑ | 4 | #### Notes: - 1. VIH (max.) = VDD/VDDQ+1.5V for pulse width $\leq$ 5 nS. - 2. VIL (min.) = VSS/VSSQ-1.5V for pulse width $\leq$ 5 nS. - 3. Any input $0V \le VIN \le VDDQ$ . Input leakage currents include Hi-Z output leakage for all bi-directional buffers with Tri-State outputs. - 4. Output disabled, 0V ≤ VOUT ≤ VDDQ. - All parts list in order information table (section 3) will not guarantee to meet functional and AC specification if the DC operation conditions out of range mentioned in above table. Publication Release Date: Nov. 26, 2021 ## 9.3 Capacitance $(VDD = 3.3V \pm 0.3V, f = 1 MHz, TCASE = 25^{\circ}C)$ | PARAMETER | SYM. | MIN. | MAX. | UNIT | |----------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | Input Capacitance (A0 to A12, BS0, BS1, $\overline{\text{CS}}$ , $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ , $\overline{\text{WE}}$ , LDQM, UDQM, CKE) | Сі | - | 3.8 | pf | | Input Capacitance (CLK) | Cclk | - | 3.5 | pf | | Input/Output Capacitance (DQ0-DQ15) | Сю | - | 6.5 | pf | Note: These parameters are periodically sampled and not 100% tested. ## 9.4 DC Characteristics $(VDD = 3.3V \pm 0.3V, TCASE = 0 \text{ to } 70^{\circ}\text{C for -6}, TCASE = -40 \text{ to } 85^{\circ}\text{C for -6I}, TCASE = -40 \text{ to } 105^{\circ}\text{C for -6J})$ | PARAMETER | SYM. | MA | XX. | UNIT | NOTES | | |-----------------------------------------------------------------------------------------------------|--------------------------------|--------------------|-----|------|-------|---| | PARAMETER | STIVI. | -6/-61 | -6J | UNIT | NOTES | | | Operating Current tck = min., tRc = min. Active precharge command cycling without burst operation | 1 Bank operation | I <sub>DD1</sub> | 60 | 60 | | 3 | | Standby Current $tCK = min., \overline{CS} = VIH$ | CKE = VIH | I <sub>DD2</sub> | 25 | 25 | | 3 | | VIH /L = VIH (min.) / VIL (max.) Bank: inactive state | CKE = VIL<br>(Power Down mode) | I <sub>DD2P</sub> | 2 | 5 | | 3 | | Standby Current $CLK = VIL, \overline{CS} = VIH$ | CKE = VIH | I <sub>DD2S</sub> | 12 | 12 | | | | VIH/L = VIH (min.) / VIL (max.) Bank: inactive state | CKE = VIL<br>(Power Down mode) | I <sub>DD2PS</sub> | 2 | 5 | | | | No Operating Current | CKE = VIH | I <sub>DD3</sub> | 35 | 35 | mA | | | $t_{CK} = min., \overline{CS} = VIH (min.)$<br>Bank: active state (4 Banks) | CKE = VIL<br>(Power Down mode) | I <sub>DD3P</sub> | 12 | 12 | | | | Burst Operating Current (tck = min.) Read/ Write command cycling | I <sub>DD4</sub> | 80 | 80 | | 3, 4 | | | Auto Refresh Current (tck = min.) Auto refresh command cycling | | | 75 | 75 | | 3 | | Self Refresh Current<br>Self refresh mode<br>(CKE = 0.2V) | | I <sub>DD6</sub> | 2 | 5 | | | Publication Release Date: Nov. 26, 2021 # 9.5 AC Characteristics and Operating Condition $(VDD = 3.3V \pm 0.3V, TCASE = 0 \text{ to } 70^{\circ}\text{C for -6}, TCASE = -40 \text{ to } 85^{\circ}\text{C for -6I}, TCASE = -40 \text{ to } 105^{\circ}\text{C for -6J})$ | PARAMETER | | SYM. | | -6 | | -6I/-6J | | | |-----------------------------------------------|------------------------|------------------|------|--------|------|---------|-----------------|-------| | | | | MIN. | MAX. | MIN. | MAX. | UNIT | NOTES | | Ref/Active to Ref/Active Command Period | | t <sub>RC</sub> | 60 | | 60 | | | | | Active to precharge Command Period | | t <sub>RAS</sub> | 42 | 100000 | 42 | 100000 | nS | | | Active to Read/Write Command Delay Time | | tRCD | 15 | | 18 | | | | | Read/Write(a) to Read/Write(b) Command Period | | t <sub>CCD</sub> | 1 | | 1 | | t <sub>CK</sub> | | | Precharge to Active Command Period | | | 15 | | 18 | | nS | | | Active(a) to Active(b) Command Period | | trrd | 2 | | 2 | | tск | | | Write Pecovery Time | CL* = 2 | t= | 2 | | 2 | | tcĸ | | | Write Recovery Time | CL* = 3 | t <sub>WR</sub> | 2 | | 2 | | | | | CLK Cycle Time | CL* = 2 | | 7.5 | 1000 | 7.5 | 1000 | | | | CLR Cycle Time | CL* = 3 | tck | 6 | 1000 | 6 | 1000 | | | | CLK High Level width | | tсн | 2 | | 2 | | | 8 | | CLK Low Level width | | tcL | 2 | | 2 | | | 8 | | Access Time from CLK | CL* = 2 | 4 | | 6 | | 6 | | 9 | | Access Time Hom CLK | CL* = 3 | tac | | 5 | | 5 | | | | Output Data Hold Time | | tон | 3 | | 3 | | | 9 | | Output Data High | CL* = 2 | <b>f</b> | | 6 | | 6 | | 7 | | Impedance Time | CL* = 3 | t <sub>HZ</sub> | | 5 | | 5 | | | | Output Data Low Impedance Time | | t <sub>LZ</sub> | 0 | | 0 | | nS | 9 | | Power Down Mode Entry Time | | tsB | 0 | 6 | 0 | 6 | | | | Transition Time of CLK (Rise and Fall) | | t⊤ | | 1 | | 1 | | | | Data-in Set-up Time | | t <sub>DS</sub> | 1.5 | | 1.5 | | | 8 | | Data-in Hold Time | | t <sub>DH</sub> | 0.8 | | 8.0 | | | 8 | | Address Set-up Time | | t <sub>AS</sub> | 1.5 | | 1.5 | | | 8 | | Address Hold Time | | t <sub>AH</sub> | 0.8 | | 8.0 | | | 8 | | CKE Set-up Time | | tcks | 1.5 | | 1.5 | | | 8 | | CKE Hold Time | | tckh | 0.8 | | 0.8 | | | 8 | | Command Set-up Time | | tcms | 1.5 | | 1.5 | | | 8 | | Command Hold Time | | tсмн | 0.8 | | 8.0 | | | 8 | | Refresh Time<br>(8K Refresh Cycles) | 0°C ≤ TCASE ≤ 70°C | t <sub>REF</sub> | | 64 | | 64 | mS | | | | -40°C ≤ TCASE ≤ 85°C* | | | _ | | 64 | mS | | | | -40°C ≤ TCASE ≤ 105°C* | | | - | | 16 | mS | | | Mode register Set Cycle Time | | trsc | 2 | | 2 | | tcĸ | | | Exit self refresh to ACTIVE | txsr | 72 | | 72 | | nS | | | <sup>\*</sup> CL = CAS Latency Publication Release Date: Nov. 26, 2021 Revision: A02 <sup>\* -40°</sup>C $\leq$ TCASE $\leq$ 85°C be applicable for -61 and -6J grade parts only. -40°C $\leq$ TCASE $\leq$ 105°C be applicable for -6J grade parts only. #### Notes: - 1. Operation exceeds "Absolute Maximum Ratings" may cause permanent damage to the devices. - 2. All voltages are referenced to VSS. - 3. These parameters depend on the cycle rate and listed values are measured at a cycle rate with the minimum values of tck and tRC. - 4. These parameters depend on the output loading conditions. Specified values are obtained with output open. - 5. Power up sequence please refer to "Functional Description" section described before. - 6. AC test load diagram. - 7. thz defines the time at which the outputs achieve the open circuit condition and is not referenced to output level. - Assumed input rise and fall time (t<sub>T</sub>) = 1nS. If tr & tf is longer than 1nS, transient time compensation should be considered, i.e., [(tr + tf)/2-1]nS should be added to the parameter. - 9. If clock rising time (t<sub>T</sub>) is longer than 1nS, (t<sub>T</sub>/2-0.5)nS should be added to the parameter. - 10. All parts list in order information table (section 3) will not guarantee to meet functional and AC specification if the tok out of range mentioned in section 9.5 AC Characteristics and Operating Condition table. Publication Release Date: Nov. 26, 2021 ## **10. TIMING WAVEFORMS** ## 10.1 Command Input Timing Publication Release Date: Nov. 26, 2021 Revision: A02 # 10.2 Read Timing Publication Release Date: Nov. 26, 2021 Revision: A02 # 10.3 Control Timing of Input/Output Data Publication Release Date: Nov. 26, 2021 # **Esses winbond sesses** # 10.4 Mode Register Set Cycle Publication Release Date: Nov. 26, 2021 ## 11. OPERATING TIMING EXAMPLE # 11.1 Interleaved Bank Read (Burst Length = 4, CAS Latency = 3) Publication Release Date: Nov. 26, 2021 # 11.2 Interleaved Bank Read (Burst Length = 4, CAS Latency = 3, Auto-precharge) Publication Release Date: Nov. 26, 2021 # 11.3 Interleaved Bank Read (Burst Length = 8, CAS Latency = 3) # 11.4 Interleaved Bank Read (Burst Length = 8, CAS Latency = 3, Auto-precharge) Publication Release Date: Nov. 26, 2021 # 11.5 Interleaved Bank Write (Burst Length = 8) # 11.6 Interleaved Bank Write (Burst Length = 8, Auto-precharge) Publication Release Date: Nov. 26, 2021 # 11.7 Page Mode Read (Burst Length = 4, CAS Latency = 3) Publication Release Date: Nov. 26, 2021 # **Bases winbond seess** # 11.8 Page Mode Read / Write (Burst Length = 8, CAS Latency = 3) Publication Release Date: Nov. 26, 2021 # 11.9 Auto-precharge Read (Burst Length = 4, CAS Latency = 3) # 11.10 Auto-precharge Write (Burst Length = 4) Publication Release Date: Nov. 26, 2021 # 11.11 Auto Refresh Cycle Publication Release Date: Nov. 26, 2021 Revision: A02 ## 11.12 Self Refresh Cycle Publication Release Date: Nov. 26, 2021 # **Bases winbond seess** # 11.13 Burst Read and Single Write (Burst Length = 4, CAS Latency = 3) Publication Release Date: Nov. 26, 2021 ## 11.14 Power Down Mode Publication Release Date: Nov. 26, 2021 # 11.15 Auto-precharge Timing (Read Cycle) Publication Release Date: Nov. 26, 2021 ## 11.16 Auto-precharge Timing (Write Cycle) Publication Release Date: Nov. 26, 2021 # 11.17 Timing Chart of Read to Write Cycle ## 11.18 Timing Chart of Write to Read Cycle Publication Release Date: Nov. 26, 2021 # 11.19 Timing Chart of Burst Stop Cycle (Burst Stop Command) ## 11.20 Timing Chart of Burst Stop Cycle (Precharge Command) Publication Release Date: Nov. 26, 2021 # 11.21 CKE/DQM Input Timing (Write Cycle) # 11.22 CKE/DQM Input Timing (Read Cycle) ## 12. PACKAGE SPECIFICATION Package Outline TFBGA 54 Ball (8x8 mm<sup>2</sup>, ball pitch:0.8mm, Ø=0.45mm) | SYMBOL | DIMENSION (mm) | | | DIMENSION (inch) | | | | |--------|----------------|------|------|------------------|-------|-------|--| | | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | | Α | | | 1.20 | | | 0.047 | | | A1 | 0.28 | | 0.40 | 0.010 | | 0.016 | | | b | 0.40 | 0.45 | 0.50 | 0.016 | 0.018 | 0.020 | | | D | 7.90 | 8.00 | 8.10 | 0.311 | 0.315 | 0.319 | | | D1 | 6.40 BSC. | | | 0.252 BSC. | | | | | E | 7.90 | 8.00 | 8.10 | 0.311 | 0.315 | 0.319 | | | E1 | 6.40 BSC. | | | 0.252 BSC. | | | | | SE | 1.60 TYP. | | | 0.063 TYP. | | | | | SD | 0.80 TYP. | | | 0.031 TYP. | | | | | е | 0.80 BSC. | | | 0.031 BSC. | | | | | ccc | | | 0.10 | | | 0.004 | | Note: 1. Ball land : 0.5mm 2. Ball opening : 0.4mm 3. PCB Ball land suggested ≤ 0.4mm # W9825G6KB ## 13. REVISION HISTORY | VERSION | DATE | PAGE | DESCRIPTION | | | |---------|---------------|----------|-----------------------------------------------------------------------------------------------------------------|--|--| | A01 | Oct. 13, 2021 | All | Initial formally datasheet | | | | A02 | Nov. 26, 2021 | 3, 13~15 | Remove -5, -5I, -5J, -6L, -75, 75I and 75J grade parts include related descriptions and DC/AC spec in section 9 | | | Please note that all data and specifications are subject to change without notice. All the trademarks of products and companies mentioned in this datasheet belong to their respective owners.