# WT11i-A

DATA SHEET

Thursday, 18 February 2016

Version 1.64



# **VERSION HISTORY**

| Version | Comment                                                                                             |  |
|---------|-----------------------------------------------------------------------------------------------------|--|
| 1.0     | Release                                                                                             |  |
| 1.1     | FCC radiation exposure statement updated                                                            |  |
| 1.2     | FCC and IC statements updated, physical dimensions added                                            |  |
| 1.3     | WT11i description updated                                                                           |  |
| 1.4     | WT11i-E removed                                                                                     |  |
| 1.41    | IC statement in French added                                                                        |  |
| 1.42    | Table 1: reset description corrected                                                                |  |
| 1.43    | Contact details updated                                                                             |  |
| 1.44    | Terminal descriptions corrected, recommended PCB land pattern added, layout recommendations updated |  |
| 1.45    | Current consumption, antenna characteristics                                                        |  |
| 1.46    | Package dimensions added                                                                            |  |
| 1.47    | Tolerance for the external dimensions                                                               |  |
| 1.48    | Figure 9. Tolerances updated.                                                                       |  |
| 1.49    | Page 38: Reset is active high                                                                       |  |
| 1.5     | Current consumption corrected                                                                       |  |
| 1.51    | TX power vs supply voltage and power control steps added                                            |  |
| 1.52    | FCC certification notice updated                                                                    |  |
| 1.53    | External dimensions                                                                                 |  |
| 1.54    | Pin No. 1 indicator in the PCN land pattern                                                         |  |
| 1.55    | Peak current consumption corrected from 170 mA to 180 mA                                            |  |
| 1.56    | MIC Japan information updated                                                                       |  |
| 1.57    | FCC/IC SAR requirement                                                                              |  |

| 1.58 | MIC Japan ID corrected                                                              |
|------|-------------------------------------------------------------------------------------|
| 1.59 | Minor updates to the SPI interface description                                      |
| 1.60 | -                                                                                   |
| 1.61 | CE info updated, UART break signal updated, Brazil Anatel certification info added. |
| 1.62 | Added Table 3.4 Input/Output Terminal Characteristics (Digital)                     |
| 1.63 | Anatel certification added                                                          |
| 1.64 | Anatel logo added                                                                   |

# **TABLE OF CONTENTS**

|   |      |                                          | 1  |
|---|------|------------------------------------------|----|
| 1 | OR   | DERING INFORMATION                       | 8  |
| 2 | Pino | out and Terminal Description             | 9  |
| 3 | Elec | ctrical Characteristics                  | 12 |
|   | 3.1  | Absolute Maximum Ratings                 | 12 |
|   | 3.2  | Recommended Operating Conditions         | 12 |
|   | 3.3  | Current Consumption                      | 12 |
|   | 3.4  | Input / Output Terminal Characteristics  | 13 |
|   | 3.5  | PIO Current Sink and Source Capability   | 14 |
|   | 3.6  | Radio Characteristics                    | 14 |
|   | 3.7  | Antenna Specification                    | 16 |
| 4 | Phy  | rsical Dimensions                        | 19 |
|   | 4.1  | Package Drawings                         | 20 |
| 5 | Lay  | out Guidelines                           | 22 |
| 6 | UAI  | RT Interface                             | 25 |
|   | 6.1  | UART Bypass                              | 27 |
|   | 6.2  | UART Configuration While Reset is Active | 27 |
|   | 6.3  | UART Bypass Mode                         | 27 |
| 7 | USI  | 3 Interface                              | 28 |
|   | 7.1  | USB Data Connections                     | 28 |
|   | 7.2  | USB Pull-Up resistor                     | 28 |
|   | 7.3  | USB Power Supply                         | 28 |
|   | 7.4  | Self-Powered Mode                        | 28 |
|   | 7.5  | Bus-Powered Mode                         | 29 |
|   | 7.6  | USB Suspend Current                      | 30 |
|   | 7.7  | USB Detach and Wake-Up Signaling         | 30 |
|   | 7.8  | USB Driver                               | 31 |
|   | 7.9  | USB v2.0 Compliance and Compatibility    | 31 |
| 8 | Ser  | ial Peripheral Interface (SPI)           | 32 |
| 9 | PCI  | M Codec Interface                        | 33 |
|   | 9.1  | PCM Interface Master/Slave               | 33 |
|   | 9.2  | Long Frame Sync                          | 34 |
|   | 9.3  | Short Frame Sync                         | 34 |
|   | 9.4  | Multi-slot Operation                     | 35 |
|   | 9.5  | GCI Interface                            | 35 |
|   | 9.6  | Slots and Sample Formats                 | 36 |
|   | 9.7  | Additional Features                      | 37 |

| 9.8  | PCI     | M_CLK and PCM_SYNC Generation | 37 |
|------|---------|-------------------------------|----|
| 9.9  | PCI     | M Configuration               | 38 |
| 10   | I/O Pa  | arallel Ports                 | 40 |
| 10.1 |         | PIO Defaults                  | 40 |
| 11   | Reset   | t                             | 41 |
| 11.1 |         | Pin States on Reset           | 41 |
| 12   | Certifi | ications                      | 42 |
| 12.1 |         | Bluetooth                     | 42 |
| 12.2 | 2       | FCC and IC                    | 42 |
| 12   | 2.2.1   | FCC et IC                     | 44 |
| 12.3 | 3       | CE                            | 46 |
| 12.4 | ļ       | MIC Japan                     | 46 |
| 12.5 | 5       | Anatel                        | 46 |
| 13   | Conta   | act Information               | 47 |

#### WT11i Bluetooth® Module

#### **DESCRIPTION**

WT11i is a fully integrated *Bluetooth* 2.1 + EDR, class 1 module combining antenna, *Bluetooth* radio and an on-board iWRAP Bluetooth stack. Bluegiga WT11i provides an ideal solution for developers that want to quickly integrate long range and high performance *Bluetooth* wireless

technology to their design without investing several months into Bluetooth radio and stack development. WT11i provides a 100dB link budget ensuring long rage and robust Bluetooth connectivity. WT11i uses Bluegiga's iWRAP Bluetooth stack, which is an embedded Bluetooth stack implementing 13 different Bluetooth profiles and Apple connectivity. By using WT11i combined with iWRAP Bluetooth stack and Bluegiga's excellent technical support designers ensure quick time to market, low development costs and risk.

#### **APPLICATIONS:**

- Industrial and M2M
- Point-of-Sale devices
- Computer Accessories

#### **KEY FEATURES:**

#### Radio features:

- Bluetooth v.2.1 + EDR
- Bluetooth class 1 radio
- Transmit power: +17 dBm
- Receiver sensitivity: -86 dBm
- Range: 350 meters line-of-sight
- Integrated chip antenna or U.FL connector

#### Hardware features:

- UART and USB host interfaces
- 802.11 co-existence interface
- 6 software programmable IO pins
- Operating voltage: 2.7V to 3.6V
- Temperature range: -40C to +85C
- Dimensions: 35.75 x 14.50 x 2.6 mm

#### **Qualifications:**

- Bluetooth
- CE
- FCC
- IC
- Japan

#### PHYSICAL OUTLOOK



# 1 ORDERING INFORMATION

|                           | U.FL Connector | Internal chip antenna |
|---------------------------|----------------|-----------------------|
| iWRAP 5.0 firmware        | WT11i-E-Al5    | WT11i-A-Al5           |
| iWRAP 4.0 firmware        | WT11i-E-AI4    | WT11i-A-AI4           |
| iWRAP 3.0 firmware        | WT11i-E-Al3    | WT11i-A-Al3           |
| HCI firmware, BT2.1 + EDR | WT11i-E-HCl21  | WT11i-A-HCl21         |
| Custom firmware           | WT11i-E-C (*   | WT11i-A-C (*          |

**Table 1: Ordering information** 

To order custom firmware you must have a properly filled <u>Custom Firmware Order From</u> and unique ordering code issued by Bluegiga.

 ${\it Contact}~\underline{{\it sales}~\underline{@\it bluegiga.com}}~{\it for~more~information}.$ 

<sup>\*)</sup> Custom firmware means any standard firmware with custom parameters (like UART baud rate), custom firmware developer by customer or custom firmware developed by Bluegiga for the customer.

# **2** Pinout and Terminal Description

|    |           | WT11i    |    |
|----|-----------|----------|----|
|    |           |          |    |
|    |           |          |    |
| 1  | GND       | GND      | 28 |
| 2  | VDD_PA    | AIO      | 27 |
| 3  | PIO2      | UART_TX  | 26 |
| 4  | PIO3      | PIO5     | 25 |
| 5  | UART_RTS# | SPI_MOSI | 24 |
| 6  | UART_RX   | SPI_MISO | 23 |
| 7  | PCM_OUT   | SPI_CLK  | 22 |
| 8  | USB+      | SPI_CS#  | 21 |
| 9  | USB-      | PIO4     | 20 |
| 10 | UART_CTS# | PIO7     | 19 |
| 11 | PCM_IN    | PIO6     | 18 |
| 12 | PCM_CLK   | RESET    | 17 |
| 13 | PCM_SYNC  | VDD      | 16 |
| 14 | GND       | GND      | 15 |

Figure 1: WT11i connection diagram

|        | PIN<br>NUMBER    | PAD TYPE                                                             | DESCRIPTION                                             |
|--------|------------------|----------------------------------------------------------------------|---------------------------------------------------------|
| RESET  | 17               | Input, internal 220kohm pull-down, internal start up reset circuitry | Active high reset. Keep high for >5 ms to cause a reset |
| GND    | 1, 14, 15,<br>28 | GND                                                                  | GND                                                     |
| VDD_PA | 2                | Supply voltage                                                       | Supply voltage for the RF power amplifier               |
| VDD    | 16               | Supply voltage                                                       | Supply voltage for BC4 and the flash memory             |

**Table 2: Supply and RF Terminal Descriptions** 

| PIO PORT | PIN<br>NUMBER                                                     | PAD TYPE                                                          | DESCRIPTION                            |
|----------|-------------------------------------------------------------------|-------------------------------------------------------------------|----------------------------------------|
| PIO[2]   | 3                                                                 | Bi-directional, programmamble strength internal pull-down/pull-up | Programmamble input/output<br>line     |
| PIO[3]   | 4                                                                 | Bi-directional, programmamble strength internal pull-down/pull-up | Programmamble input/output<br>line     |
| PIO[4]   | ) 4    /()                                                        |                                                                   | Programmamble input/output<br>line     |
| PIO[5]   | Bi-directional, programmamble strength internal pull-down/pull-up |                                                                   | Programmamble input/output<br>line     |
| PIO[6]   | Bi-directional, programmamble strength internal pull-down/pull-up |                                                                   | Programmamble input/output<br>line     |
| PIO[7]   | Bi-directional, programmamble strength internal pull-down/pull-up |                                                                   | Programmamble input/output<br>line     |
| AIO[1]   | 27                                                                | Bi-directional                                                    | Programmamble analog input/output line |

**Table 3: GPIO Terminal Descriptions** 

| SPI<br>INTERFACE | PIN<br>NUMBER | PAD TYPE                                        | DESCRIPTION             |
|------------------|---------------|-------------------------------------------------|-------------------------|
| PCM_OUT          | 7             | CMOS output, tri-state, weak internal pull-down | Synchronous data output |
| PCM_IN           | 11            | CMOS input, weak internal pull-down             | Synchronous data input  |
| PCM_SYNC         | 13            | Bi-directional, weak internal pull-down         | Synchronous data sync   |
| PCM_CLK          | 12            | Bi-directional, weak internal pull-down         | Synchronous data clock  |

**Table 4: PCM Terminal Descriptions** 

| UART<br>Interfaces | PIN<br>NUMBER | PAD TYPE                                                   | DESCRIPTION                      |
|--------------------|---------------|------------------------------------------------------------|----------------------------------|
| UART_TX            | 26            | CMOS output, tri-<br>state, with weak<br>internal pull-up  | UART data output, active high    |
| UART_RTS#          | 5             | CMOS output, tri-<br>state, with weak<br>internal pull-up  | UART request to send, active low |
| UART_RX            | 6             | CMOS input, tri-<br>state, with weak<br>internal pull-down | UART data input, active high     |
| UART_CTS#          | 10            | CMOS input, tri-<br>state, with weak<br>internal pull-down | UART clear to send, active low   |

**Table 5: UART Terminal Descriptions** 

| USB Interfaces | PIN<br>NUMBER | PAD TYPE      | DESCRIPTION                                 |
|----------------|---------------|---------------|---------------------------------------------|
| USB+           | 8             |               | USB data plus with selectable internal 1.5k |
| USB-           | 9             | Bidirectional | pull-up resistor USB data minus             |

**Table 6: USB Terminal Descriptions** 

| SPI<br>INTERFACE | PIN<br>NUMBER | PAD TYPE                                                  | DESCRIPTION                                                |
|------------------|---------------|-----------------------------------------------------------|------------------------------------------------------------|
| SPI_MOSI         | 24            | CMOS input with weak internal pull-down                   | SPI data input                                             |
| SPI_CS#          | 21            | CMOS input with weak internal pull-up                     | Chip select for Serial Peripheral<br>Interface, active low |
| SPI_CLK          | 22            | CMOS input with weak internal pull-down                   | SPI clock                                                  |
| SPI_MISO         | 23            | CMOS output, tristate,<br>with weak internal pull<br>down | SPI data output                                            |

**Table 7: Terminal Descriptions** 

# 3 Electrical Characteristics

# 3.1 Absolute Maximum Ratings

| Rating                  | Min     | Max     | Unit |
|-------------------------|---------|---------|------|
| Storage Temperature     | -40     | 85      | °C   |
| VDD_PA, VDD             | -0.4    | 3.6     | V    |
| Other Terminal Voltages | VSS-0.4 | VDD+0.4 | V    |

**Table 8: Absolute Maximum Ratings** 

# 3.2 Recommended Operating Conditions

| Rating                      | Min | Max | Unit |
|-----------------------------|-----|-----|------|
| Operating Temperature Range | -40 | 85  | °C   |
| VDD_PA, VDD *)              | 3.0 | 3,6 | V    |

<sup>\*)</sup> VDD\_PA has an effect on the RF output power.

**Table 9: Recommended Operating Conditions** 

# 3.3 Current Consumption

|         | Packet type | Power level | MAX   | AVG | Unit |    |
|---------|-------------|-------------|-------|-----|------|----|
|         | DH1         | 17 dBm      | 180   | 72  |      |    |
|         | DIII        | 12 dm       | 110   | 54  |      |    |
| TX      | DH5         | 17 dBm      | 170   | 128 |      |    |
| 1 ^     | IX DH3      | 12 dm       | 12 dm | 110 | 84   | mA |
|         | 2DH5        | 12 dm       | 120   | 93  |      |    |
|         | 3DH5        | 12 dm       | 120   | 93  |      |    |
| RX      | -           | -           | -     | 39  |      |    |
| Sleep   | -           | -           | -     | 50  | μΑ   |    |
| Inquiry | -           | 17 dBm      |       | 59  | mA   |    |

**Table 10: WT11i Current Consumption** 

# 3.4 Input / Output Terminal Characteristics

| Input/Output Terminal Cha                                     | racteristics (Digital) |           |      |           |    |
|---------------------------------------------------------------|------------------------|-----------|------|-----------|----|
| Digital Terminals                                             | Min                    | Тур       | Max  | Unit      |    |
| Input Voltage Levels                                          |                        |           |      |           |    |
| V <sub>IL</sub> input logic level low                         | 2.7 V ≤ VDD ≤ 3.0 V    | -0.4      | -    | 0.8       | V  |
|                                                               | 1.7 V ≤ VDD ≤ 1.9 V    | -0.4      | -    | 0.4       | V  |
| V <sub>IH</sub> input logic level high                        |                        | 0.7 VDD   | -    | VDD + 0.4 | V  |
| Output Voltage Levels                                         |                        |           |      |           |    |
| V <sub>OL</sub> output logic level low                        |                        | -         | -    | 0.2       | V  |
| (I <sub>O</sub> = 4.0 mA) 2.7V ≤ VDD ≤                        | 3.0 V                  |           |      |           |    |
| VOL output logic level low                                    |                        | -         | -    | 0.4       | V  |
| ( <sub>IO</sub> = 4.0 mA) 1.7V ≤ VDD ≤ 1.9                    |                        |           |      |           |    |
| VOL output logic level high (Io = 4.0 mA) 2.7V ≤ VDD ≤ 3.0    |                        | VDD - 0.2 | -    |           |    |
| VOL output logic level high<br>(Io = 4.0 mA) 1.7V ≤ VDD ≤ 1.9 |                        | VDD - 0.4 | -    |           |    |
| Input and Tristate Current                                    | with                   |           | •    |           | •  |
| Strong pull-up                                                |                        | -100      | -40  | -10       | μА |
| Strong pull-down                                              |                        | 10        | 40   | 100       | μА |
| Weak pull-up                                                  |                        | -5.0      | -1.0 | -0.2      | μА |
| Weak pull-down                                                |                        | 0.2       | 1.0  | 5.0       | μА |
| I/O pad leakage current                                       |                        | -1        | 0    | 1         | μА |
| C <sub>I</sub> input capacitance                              |                        | 1.0       | -    | 5.0       | pF |

| Input/Output Terminal Characteristics (USB) |            |   |            |   |
|---------------------------------------------|------------|---|------------|---|
| USB Terminals                               |            |   |            |   |
| VDD_USB for correct USB operation           | 3.1        |   | 3.6        | V |
| Input Threshold                             |            |   |            |   |
| V <sub>IL</sub> input logic level log       | -          | - | 0.3VDD_USB | V |
| V <sub>IH</sub> input logic level high      | 0.7VDD_USB | - | -          | V |

# 3.5 PIO Current Sink and Source Capability



Figure 2: WT11i PIO Current Drive Capability

# 3.6 Radio Characteristics



Figure 3: WT11i-A TX Power vs VDD\_PA Supply Voltage



Figure 4: Power Control Steps Of WT11i-A

# 3.7 Antenna Specification

WT11i uses a monopole type on a chip antenna with maximum gain of 0.5 dBi. The radiation pattern and the total radiated efficiency are dependent on the layout and any metal around the antenna has an effect on the radiation characteristics. Typically the efficiency is 30 ... 50%.



Figure 5: Antenna radiation pattern in a USB dongle layout



Figure 6: Antenna radiation pattern in a USB dongle layout



Figure 7: Antenna radiation pattern in a USB dongle layout



Figure 8: Antenna radiation pattern in the WT11 evaluation kit



Figure 9: Antenna radiation pattern in the WT11 evaluation kit



Figure 10: Antenna radiation pattern in the WT11 evaluation kit

# 4 Physical Dimensions



Figure 11: Physical dimensions (top view)



Figure 12: Dimensions of WT11i

Silicon Labs

# 4.1 Package Drawings



Figure 13: WT11i taping



Figure 14: WT11i orientation in the reel

# 5 Layout Guidelines

WT11i is pin compatible with WT11 despite of slightly different external dimensions. For new design it recommended to follow the land pattern shown in the figure below.



Figure 15: Recommended PCB land pattern for WT11i

Do not place any copper under the antenna. The minimum recommended keep out area is shown in the Figure 16. Any dielectric material in close proximity to the antenna will effect on the impedance matching of the antenna by lowering the resonance frequency. Figure 17 shows how different FR4 thickness under the antenna effect on the resonance frequency. Recommended PCB thickness for the PCB is 1.6 mm - 2.8 mm. Avoid placing plastic cover closer than 3 mm from the antenna as this will also tune the resonance frequency downwards.



Figure 16: Recommended metal keep put area for WT11i

Effect of PCB thickness to the antenna impedance matching



Figure 17: Effect of FR4 under the antenna to the resonant frequency

Use good layout practices to avoid excessive noise coupling to supply voltage traces or sensitive analog signal traces, such as analog audio signals. If using overlapping ground planes use stitching vias separated by max 3 mm to avoid emission from the edges of the PCB. Connect all the GND pins directly to a solid GND plane and make sure that there is a low impedance path for the return current following the signal and supply traces all the way from start to the end.

A good practice is to dedicate one of the inner layers to a solid GND plane and one of the inner layers to supply voltage planes and traces and route all the signals on top and bottom layers of the PCB. This arrangement will make sure that any return current follows the forward current as close as possible and any loops are minimized.



Figure 18: Typical 4-layer PCB construction



Figure 19: Use of stitching vias to avoid emissions from the edges of the PCB

# 6 UART Interface

This is a standard UART interface for communicating with other serial devices.WT11i UART interface provides a simple mechanism for communicating with other serial devices using the RS232 protocol.

Four signals are used to implement the UART function. When WT11i is connected to another digital device, UART\_RX and UART\_TX transfer data between the two devices. The remaining two signals, UART\_CTS and UART\_RTS, can be used to implement RS232 hardware flow control where both are active low indicators. All UART connections are implemented using CMOS technology and have signalling levels of 0V and VDD.

UART configuration parameters, such as data rate and packet format, are set using WT11i software.

#### Note:

In order to communicate with the UART at its maximum data rate using a standard PC, an accelerated serial port adapter card is required for the PC.

| Parameter           | Possible Values               |                       |  |
|---------------------|-------------------------------|-----------------------|--|
| Data Rate           | Minimum 1200 bits/s (2%Error) |                       |  |
|                     |                               | 9600 bits/s (1%Error) |  |
|                     | Maximum                       | 3M bit/s (1%Error)    |  |
| Flow Control        | RTS/CTS or None               |                       |  |
| Parity              | None, Odd or Even             |                       |  |
| Number of Stop Bits | 1 or 2                        |                       |  |
| Bits per Channel    | 8                             |                       |  |

**Table 11: Possible UART Settings** 

The UART interface is capable of resetting WT11i upon reception of a break signal. A break is identified by a continuous logic low (0V) on the UART\_RX terminal, as shown in Figure 20. If tBRK is longer than the value (in microseconds), defined by PSKEY\_HOST\_IO\_UART\_RESET\_TIMEOUT, (0x1a4), a reset will occur. Values below 1000 are treated as zero and values above 255000 are truncated to 255000. This feature allows a host to initialise the system to a known state. Also, WT11i can emit a break character that may be used to wake the host.



Figure 20: Break Signal

Table 12 shows a list of commonly used data rates and their associated values for PSKEY\_UART\_BAUD\_RATE (0x204). There is no requirement to use these standard values. Any data rate within the supported range can be set in the PS Key according to the formula in Equation 1

# Data Rate = $\frac{PSKEY\_UART\_BAUDRATE}{0.004096}$

**Equation 1: Data Rate** 

| Data Rate (bits/s) | Persistent Store Value | Error     | Dec    |
|--------------------|------------------------|-----------|--------|
|                    | Hex                    |           |        |
| 1200               | 0x0005                 | 5         | 1.73%  |
| 2400               | 0x000a                 | 10        | 1.73%  |
| 4800               | 0x0014                 | 20        | 1.73%  |
| 9600               | 0x0027                 | 39        | -0.82% |
| 19200              | 0x004f                 | 79        | 0.45%  |
| 38400              | 0x009d                 | 157       | -0.18% |
| 57600              | 0x00ec                 | 236       | 0.03%  |
| 76800              | 0x013b                 | 315       | 0.14%  |
| 115200             | 0x01d8                 | 472       | 0.03%  |
| 230400             | 0x03b0                 | 944       | 0.03%  |
| 460800             | 0x075f                 | 1887      | -0.02% |
| 921600             | 0x0ebf                 | 3775      | 0.00%  |
| 1382400            | 0x161e                 | 5662      | -0.01% |
| 1843200            | 0x1d7e                 | 7550 0.00 |        |
| 2764800            | 0x2c3d                 | 11325     | 0.00%  |

**Table 12: Standard Data Rates** 

# 6.1 UART Bypass



Figure 21: UART Bypass Architecture

# 6.2 UART Configuration While Reset is Active

The UART interface for WT11i while the chip is being held in reset is tristate. This will allow the user to daisy chain devices onto the physical UART bus. The constraint on this method is that any devices connected to this bus must tristate when WT11i reset is de-asserted and the firmware begins to run.

# 6.3 UART Bypass Mode

Alternatively, for devices that do not tristate the UART bus, the UART bypass mode on BlueCore4-External can be used. The default state of BlueCore4-External after reset is de-asserted; this is for the host UART bus to be connected to the BlueCore4-External UART, thereby allowing communication to BlueCore4-External via the UART. All UART bypass mode connections are implemented using CMOS technology and have signalling levels of 0V and VDD.

In order to apply the UART bypass mode, a BCCMD command will be issued to BlueCore4-External. Upon this issue, it will switch the bypass to PIO[7:4] as Figure 21 indicates. Once the bypass mode has been invoked, WT11i will enter the Deep Sleep state indefinitely.

In order to re-establish communication with WT11i, the chip must be reset so that the default configuration takes effect.

It is important for the host to ensure a clean Bluetooth disconnection of any active links before the bypass mode is invoked. Therefore, it is not possible to have active Bluetooth links while operating the bypass mode.

The current consumption for a device in UART bypass mode is equal to the values quoted for a device in standby mode.

## 7 USB Interface

This is a full speed (12Mbits/s) USB interface for communicating with other compatible digital devices. WT11i acts as a USB peripheral, responding to requests from a master host controller such as a PC.

The USB interface is capable of driving a USB cable directly. No external USB transceiver is required. The device operates as a USB peripheral, responding to requests from a master host controller such as a PC. Both the OHCI and the UHCI standards are supported. The set of USB endpoints implemented can behave as specified in the USB section of the Bluetooth v2.1 + EDR specification or alternatively can appear as a set of endpoints appropriate to USB audio devices such as speakers.

As USB is a master/slave oriented system (in common with other USB peripherals), WT11i only supports USB Slave operation.

## 7.1 USB Data Connections

The USB data lines emerge as pins USB\_DP and USB\_DN. These terminals are connected to the internal USB I/O buffers of the BlueCore4-External, therefore, have a low output impedance. To match the connection to the characteristic impedance of the USB cable, resistors must be placed in series with USB\_DP/USB\_DN and the cable.

# 7.2 USB Pull-Up resistor

WT11i features an internal USB pull-up resistor. This pulls the USB\_DP pin weakly high when WT11i is ready to enumerate. It signals to the PC that it is a full speed (12Mbits/s) USB device.

The USB internal pull-up is implemented as a current source, and is compliant with section 7.1.5 of the USB specification v1.2. The internal pull-up pulls USB\_DP high to at least 2.8V when loaded with a 15k 5% pull-down resistor (in the hub/host) when VDD\_PADS = 3.1V. This presents a Thevenin resistance to the host of at least 900. Alternatively, an external 1.5k pull-up resistor can be placed between a PIO line and D+ on the USB cable. The firmware must be alerted to which mode is used by setting PSKEY\_USB\_PIO\_PULLUP appropriately. The default setting uses the internal pull-up resistor.

# 7.3 USB Power Supply

The USB specification dictates that the minimum output high voltage for USB data lines is 2.8V. To safely meet the USB specification, the voltage on the VDD supply terminal must be an absolute minimum of 3.1V. Bluegiga recommends 3.3V for optimal USB signal quality.

#### 7.4 Self-Powered Mode

In self-powered mode, the circuit is powered from its own power supply and not from the VBUS (5V) line of the USB cable. It draws only a small leakage current (below 0.5mA) from VBUS on the USB cable. This is the easier mode for which to design, as the design is not limited by the power that can be drawn from the USB hub or root port. However, it requires that VBUS be connected to WT11i via a resistor network (Rvb1 and Rvb2), so WT11i can detect when VBUS is powered up. BlueCore4-External will not pull USB\_DP high when VBUS is off.

Self-powered USB designs (powered from a battery or PSU) must ensure that a PIO line is allocated for USB pullup purposes. A 1.5k 5% pull-up resistor between USB\_DP and the selected PIO line should be fitted to the design. Failure to fit this resistor may result in the design failing to be USB compliant in self-powered mode. The internal pull-up in BlueCore is only suitable for bus-powered USB devices, e.g., dongles.



Figure 22: USB Connections for Self-Powered Mode

The terminal marked USB\_ON can be any free PIO pin. The PIO pin selected must be registered by setting PSKEY\_USB\_PIO\_VBUS to the corresponding pin number.

| Identifier       | Value                                | Function                        |
|------------------|--------------------------------------|---------------------------------|
| R <sub>s</sub>   | 0 to 10 (to be matched per design)** | Impedance matching to USB cable |
| R <sub>vb1</sub> | 22k 5%                               | VBUS ON sense divider           |
| R <sub>vb2</sub> | 47k 5%                               | VBUS ON sense divider           |

Figure 23: USB Interface Component Values

## 7.5 Bus-Powered Mode

In bus-powered mode, the application circuit draws its current from the 5V VBUS supply on the USB cable. WT11i negotiates with the PC during the USB enumeration stage about how much current it is allowed to consume. On power-up the device must not draw more than 100 mA but after being configured it can draw up to 500 mA.

For WT11i, the USB power descriptor should be altered to reflect the amount of power required. This is accomplished by setting PSKEY\_USB\_MAX\_POWER (0x2c6). This is higher than for a Class 2 application due to the extra current drawn by the Transmit RF PA. By default for WT11i the setting is 300 mA.

When selecting a regulator, be aware that VBUS may go as low as 4.4V. The inrush current (when charging reservoir and supply decoupling capacitors) is limited by the USB specification. See the USB Specification. Some applications may require soft start circuitry to limit inrush current if more than 10uF is present between VBUS and GND. The 5V VBUS line emerging from a PC is often electrically noisy. As well as regulation down to 3.3V and 1.8V, applications should include careful filtering of the 5V line to attenuate noise that is above the voltage regulator bandwidth. Excessive noise on WT11i supply pins will result in reduced receiver sensitivity and a distorted RF transmit signal.

<sup>\*\*)</sup> WT11i has internal 22 ohm series resistors at the USB lines.



Figure 24: USB Connections for Bus-Powered Mode

## 7.6 USB Suspend Current

All USB devices must permit the USB controller to place them in a USB suspend mode. While in USB Suspend, bus-powered devices must not draw more than 2.5mA from USB VBUS (self-powered devices may draw more than 2.5mA from their own supply). This current draw requirement prevents operation of the radio by bus-powered devices during USB Suspend.

When computing suspend current, the current from VBUS through the bus pull-up and pull-down resistors must be included. The pull-up resistor at the device is 1.5 k. (nominal). The pull-down resistor at the hub is 14.25k. to 24.80k. The pull-up voltage is nominally 3.3V, which means that holding one of the signal lines high takes approximately 200uA, leaving only 2.3mA available from a 2.5mA budget. Ensure that external LEDs and/or amplifiers can be turned off by BlueCore4-External. The entire circuit must be able to enter the suspend mode.

# 7.7 USB Detach and Wake-Up Signaling

WT11i can provide out-of-band signaling to a host controller by using the control lines called USB\_DETACH and USB\_WAKE\_UP. These are outside the USB specification (no wires exist for them inside the USB cable), but can be useful when embedding WT11i into a circuit where no external USB is visible to the user. Both control lines are shared with PIO pins and can be assigned to any PIO pin by setting PSKEY\_USB\_PIO\_DETACH and PSKEY\_USB\_PIO\_WAKEUP to the selected PIO number.

USB\_DETACH is an input which, when asserted high, causes WT11i to put USB\_DN and USB\_DP in high impedance state and turns off the pull-up resistor on DP. This detaches the device from the bus and is logically equivalent to unplugging the device. When USB\_DETACH is taken low, WT11i will connect back to USB and await enumeration by the USB host.

USB\_WAKE\_UP is an active high output (used only when USB\_DETACH is active) to wake up the host and allow USB communication to recommence. It replaces the function of the software USB WAKE\_UP message (which runs over the USB cable) and cannot be sent while BlueCore4-External is effectively disconnected from the bus.



Figure 25: USB\_Detach and USB\_Wake\_Up Signals

## 7.8 USB Driver

A USB Bluetooth device driver is required to provide a software interface between BlueCore4-External and Bluetooth software running on the host computer. Please, contact <a href="mailto:support@bluegiga.com">support@bluegiga.com</a> for suitable drivers.

# 7.9 USB v2.0 Compliance and Compatibility

Although WT11i meets the USB specification, CSR cannot guarantee that an application circuit designed around the module is USB compliant. The choice of application circuit, component choice and PCB layout all affect USB signal quality and electrical characteristics. The information in this document is intended as a guide and should be read in association with the USB specification, with particular attention being given to Chapter 7. Independent USB qualification must be sought before an application is deemed USB compliant and can bear the USB logo. Such qualification can be obtained from a USB plugfest or from an independent USB test house.

Terminals USB\_DP and USB\_DN adhere to the USB Specification v2.0 (Chapter 7) electrical requirements.

BlueCore4-External is compatible with USB v2.0 host controllers; under these circumstances the two ends agree the mutually acceptable rate of 12Mbits/s according to the USB v2.0 specification.

# 8 Serial Peripheral Interface (SPI)

The SPI port can be used for system debugging. It can also be used for programming the Flash memory and setting the PSKEY configurations. WT11i uses 16-bit data and 16-bit address serial peripheral interface, where transactions may occur when the internal processor is running or is stopped. SPI interface is connected using the MOSI, MISO, CSB and CLK pins.

SPI interface cannot be used for application purposes.

## 9 PCM Codec Interface

PCM is a standard method used to digitize audio (particularly voice) for transmission over digital communication channels. Through its PCM interface, WT11i has hardware support for continual transmission and reception of PCM data, thus reducing processor overhead for wireless headset applications. WT11i offers a bidirectional digital audio interface that routes directly into the baseband layer of the on-chip firmware. It does not pass through the HCl protocol layer.

Hardware on WT11i allows the data to be sent to and received from a SCO connection. Up to three SCO connections can be supported by the PCM interface at any one time.

WT11i can operate as the PCM interface master generating an output clock of 128, 256 or 512kHz. When configured as PCM interface slave, it can operate with an input clock up to 2048kHz. WT11i is compatible with a variety of clock formats, including Long Frame Sync, Short Frame Sync and GCI timing environments.

It supports 13-bit or 16-bit linear, 8-bit  $\mu$ -law or A-law companded sample formats at 8ksamples/s and can receive and transmit on any selection of three of the first four slots following PCM\_SYNC. The PCM configuration options are enabled by setting PSKEY\_PCM\_CONFIG32.

WT11i interfaces directly to PCM audio devices.

NOTE: Analog audio lines are very sensitive to RF disturbance. Use good layout practices to ensure noise less audio. Make sure that the return path for the audio signals follows the forward current all the way as close as possible and use fully differential signals when possible. Do not compromise audio routing.

## 9.1 PCM Interface Master/Slave

When configured as the master of the PCM interface, WT11i generates PCM\_CLK and PCM\_SYNC.



Figure 26: PCM Interface Master

When configured as the Slave of the PCM interface, WT11i accepts PCM\_CLK rates up to 2048kHz.



Figure 27: PCM Interface Slave

## 9.2 Long Frame Sync

Long Frame Sync is the name given to a clocking format that controls the transfer of PCM data words or samples. In Long Frame Sync, the rising edge of PCM\_SYNC indicates the start of the PCM word. When WT11i is configured as PCM master, generating PCM\_SYNC and PCM\_CLK, then PCM\_SYNC is 8-bits long. When WT11i is configured as PCM Slave, PCM\_SYNC may be from two consecutive falling edges of PCM\_CLK to half the PCM\_SYNC rate, i.e., 62.5s long.



Figure 28: Long Frame Sync (Shown with 8-bit Companded Sample)

WT11i samples PCM\_IN on the falling edge of PCM\_CLK and transmits PCM\_OUT on the rising edge. PCM\_OUT may be configured to be high impedance on the falling edge of PCM\_CLK in the LSB position or on the rising edge.

# 9.3 Short Frame Sync

In Short Frame Sync, the falling edge of PCM\_SYNC indicates the start of the PCM word. PCM\_SYNC is always one clock cycle long.



Figure 29: Short Frame Sync (Shown with 16-bit Sample)

As with Long Frame Sync, WT11i samples PCM\_IN on the falling edge of PCM\_CLK and transmits PCM\_OUT on the rising edge. PCM\_OUT may be configured to be high impedance on the falling edge of PCM\_CLK in the LSB position or on the rising edge.

# 9.4 Multi-slot Operation

More than one SCO connection over the PCM interface is supported using multiple slots. Up to three SCO connections can be carried over any of the first four slots.



Figure 30: Multi-slot Operation with Two Slots and 8-bit Companded Samples

### 9.5 GCI Interface

WT11i is compatible with the GCI, a standard synchronous 2B+D ISDN timing interface. The two 64kbits/s B channels can be accessed when this mode is configured.



Figure 31: GCI Interface

The start of frame is indicated by the rising edge of PCM\_SYNC and runs at 8kHz. With WT11i in Slave mode, the frequency of PCM\_CLK can be up to 4.096MHz.

# 9.6 Slots and Sample Formats

WT11i can receive and transmit on any selection of the first four slots following each sync pulse. Slot durations can be either 8 or 16 clock cycles. Durations of 8 clock cycles may only be used with 8-bit sample formats. Durations of 16 clocks may be used with 8-bit, 13-bit or 16-bit sample formats.

WT11i supports 13-bit linear, 16-bit linear and 8-bit -law or A-law sample formats. The sample rate is 8ksamples/s. The bit order may be little or big endian. When 16-bit slots are used, the 3 or 8 unused bits in each slot may be filled with sign extension, padded with zeros or a programmable 3-bit audio attenuation compatible with some Motorola codecs.



A 16-bit slot with 8-bit companded sample and sign extension selected.



A 16-bit slot with 8-bit companded sample and zeros padding selected.



A 16-bit slot with 13-bit linear sample and sign extension selected.



A 16-bit slot with 13-bit linear sample and audio gain selected.

Figure 32: 16-bit Slot Length and Sample Formats

#### 9.7 Additional Features

WT11i has a mute facility that forces PCM\_OUT to be 0. In master mode, PCM\_SYNC may also be forced to 0 while keeping PCM\_CLK running which some codecs use to control power down.

# 9.8 PCM\_CLK and PCM\_SYNC Generation

WT11i has two methods of generating PCM\_CLK and PCM\_SYNC in master mode. The first is generating these signals by DDS from BlueCore4-External internal 4MHz clock. Using this mode limits PCM\_CLK to 128, 256 or 512kHz and PCM\_SYNC to 8kHz. The second is generating PCM\_CLK and PCM\_SYNC by DDS from an internal 48MHz clock (which allows a greater range of frequencies to be generated with low jitter but consumes more power). This second method is selected by setting bit 48M\_PCM\_CLK\_GEN\_EN in PSKEY\_PCM\_CONFIG32. When in this mode and with long frame sync, the length of PCM\_SYNC can be either 8 or 16 cycles of PCM\_CLK, determined by LONG\_LENGTH\_SYNC\_EN in PSKEY\_PCM\_CONFIG32.

The Equation XXX describes PCM\_CLK frequency when being generated using the internal 48MHz clock:

$$f = \frac{CNT\_RATE}{CNT\_LIMIT} \times 24MHz$$

## Equation 2: PCM\_CLK Frequency When Being Generated Using the Internal 48MHz Clock

The frequency of PCM\_SYNC relative to PCM\_CLK can be set using Equation XXX:

$$f = \frac{PCM\_CLK}{SYNC\_LIMIT \times 8}$$

#### Equation 3: PCM\_SYNC Frequency Relative to PCM\_CLK

CNT\_RATE, CNT\_LIMIT and SYNC\_LIMIT are set using PSKEY\_PCM\_LOW\_JITTER\_CONFIG. As an example, to generate PCM\_CLK at 512kHz with PCM\_SYNC at 8kHz, set PSKEY\_PCM\_LOW\_JITTER\_CONFIG to 0x08080177.

# 9.9 PCM Configuration

The PCM configuration is set using two PS Keys, PSKEY\_PCM\_CONFIG32 detailed in Table 13 and PSKEY\_PCM\_LOW\_JITTER\_CONFIG in Table 14. The default for PSKEY\_PCM\_CONFIG32 is 0x00800000, i.e., first slot following sync is active, 13-bit linear voice format, long frame sync and interface master generating 256kHz PCM\_CLK from 4MHz internal clock with no tri-state of PCM\_OUT.

| Name                          | Bit position | Description                                                                                                                                                                                                                                                             |
|-------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -                             | 0            | Set to 0                                                                                                                                                                                                                                                                |
| SLAVE MODE EN                 | 1            | 0 selects Master mode with internal generation of PCM_CLK and PCM_SYNC. 1 selects Slave mode requiring externally generated PCM_CLK and PCM_SYNC. This should be set to 1 if 48M_PCM_CLK_GEN_EN (bit 11) is set.                                                        |
| SHORT SYNC EN                 | 2            | 0 selects long frame sync (rising edge indicates start of frame), 1 selects short frame sync (falling edge indicates start of frame).                                                                                                                                   |
| -                             | 3            | Set to 0                                                                                                                                                                                                                                                                |
| SIGN EXTENDED<br>EN           | 4            | 0 selects padding of 8 or 13-bit voice sample into a 16- bit slot by inserting extra LSBs, 1 selects sign extension. When padding is selected with 3-bit voice sample, the 3 padding bits are the audio gain setting; with 8-bit samples the 8 padding bits are zeroes. |
| LSB FIRST EN                  | 5            | 0 transmits and receives voice samples MSB first, 1 uses LSB first.                                                                                                                                                                                                     |
| TX TRISTATE EN                | 6            | 0 drives PCM_OUT continuously, 1 tri-states PCM_OUT immediately after the falling edge of PCM_CLK in the last bit of an active slot, assuming the next slot is not active.                                                                                              |
| TX TRISTATE<br>RISING EDGE EN | 7            | 0 tristates PCM_OUT immediately after the falling edge of PCM_CLK in the last bit of an active slot, assuming the next slot is also not active.  1 tristates PCM_OUT after the rising edge of PCM_CLK.                                                                  |
| SYNC SUPPRESS<br>EN           | 8            | 0 enables PCM_SYNC output when master, 1 suppresses PCM_SYNC whilst keeping PCM_CLK running. Some CODECS utilize this to enter a low power state.                                                                                                                       |
| GCI MODE EN                   | 9            | 1 enables GCI mode.                                                                                                                                                                                                                                                     |
| MUTE EN                       | 10           | 1 forces PCM_OUT to 0.                                                                                                                                                                                                                                                  |
| 48M PCM CLK GEN<br>EN         | 11           | 0 sets PCM_CLK and PCM_SYNC generation via DDS from internal 4 MHz clock, as for BlueCore4-External. 1 sets PCM_CLK and PCM_SYNC generation via DDS from internal 48 MHz clock.                                                                                         |
| LONG LENGTH<br>SYNC EN        | 12           | 0 sets PCM_SYNC length to 8 PCM_CLK cycles and 1 sets length to 16 PCM_CLK cycles. Only applies for long frame sync and with 48M_PCM_CLK_GEN_EN set to 1.                                                                                                               |
| -                             | [20:16]      | Set to 0b00000.                                                                                                                                                                                                                                                         |
| MASTER CLK RATE               | [22:21]      | Selects 128 (0b01), 256 (0b00), 512 (0b10) kHz PCM_CLK frequency when master and 48M_PCM_CLK_GEN_EN (bit 11) is low.                                                                                                                                                    |
| ACTIVE SLOT                   | [26:23]      | Default is 0001. Ignored by firmaware                                                                                                                                                                                                                                   |
| SAMPLE_FORMAT                 | [28:27]      | Selects between 13 (0b00), 16 (0b01), 8 (0b10) bit sample with 16 cycle slot duration 8 (0b11) bit sample 8 cycle slot duration.                                                                                                                                        |

Table 13: PSKEY\_PCM\_CONFIG32 description

| Name       | Bit position | Description                                 |
|------------|--------------|---------------------------------------------|
| CNT LIMIT  | [12:0]       | Sets PCM_CLK counter limit                  |
| CNT RATE   | [23:16]      | Sets PCM_CLK count rate.                    |
| SYNC LIMIT | [31:24]      | Sets PCM_SYNC division relative to PCM_CLK. |

Table 14: PSKEY\_PCM\_LOW\_JITTER\_CONFIG Description

## 10 I/O Parallel Ports

Six lines of programmable bidirectional input/outputs (I/O) are provided. All the PIO lines are power from VDD.

PIO lines can be configured through software to have either weak or strong pull-ups or pull-downs. All PIO lines are configured as inputs with weak pull-downs at reset. Any of the PIO lines can be configured as interrupt request lines or as wake-up lines from sleep modes.

WT11i has a general purpose analogue interface pin AIO[1]. This is used to access internal circuitry and control signals. It may be configured to provide additional functionality.

Auxiliary functions available via AIO[1] include an 8-bit ADC and an 8-bit DAC. Typically the ADC is used for battery voltage measurement. Signals selectable at this pin include the band gap reference voltage and a variety of clock signals: 48, 24, 16, 8MHz and the XTAL clock frequency. When used with analogue signals, the voltage range is constrained by the analogue supply voltage internally to the module (1.8V). When configured to drive out digital level signals (e.g., clocks), the output voltage level is determined by VDD.

#### 10.1 PIO Defaults

Bluegiga cannot guarantee that these terminal functions remain the same. Refer to the software release note for the implementation of these PIO lines, as they are firmware build-specific.

## 11 Reset

WT11i may be reset from several sources: RESET pin, power on reset, a UART break character or via software configured watchdog timer. The RESET pin is an active high reset and is internally filtered using the internal low frequency clock oscillator. A reset will be performed between 1.5 and 4.0ms following RESETB being active. It is recommended that RESET be applied for a period greater than 5ms.

The power on reset occurs when the VDD\_CORE supply internally to the module falls below typically 1.5V and is released when VDD\_CORE rises above typically 1.6V. At reset the digital I/O pins are set to inputs for bidirectional pins and outputs are tri-state.

WT11i has an internal power on reset circuit which holds the module in reset until all the supply voltages have stabilized. The reset pin must be either floating or connected to high impedance during power on in order for the power on reset circuit to work properly. If the reset pin is not connected to high impedance during power on, then one must ensure that the reset is kept active until all the supply voltages have stabilized to prevent the flash memory getting corrupted.

## 11.1 Pin States on Reset

| PIN NAME | STATE                                |
|----------|--------------------------------------|
| PIO[7:2] | Input with weak pull-down            |
| PCM_OUT  | Tri-staed with weak pull-down        |
| PCM_IN   | Input with weak pull-down            |
| PCM_SYNC | Input with weak pull-down            |
| PCM_CLK  | Input with weak pull-down            |
| UART_TX  | Output tristated with weak pull-up   |
| UART_RX  | Input with weak pull-down            |
| UART_RTS | Output tristated with weak pull-up   |
| UART_CTS | Input with weak pull-down            |
| USB+     | Input with weak pull-down            |
| USB-     | Input with weak pull-down            |
| SPI_CSB  | Input with weak pull-down            |
| SPI_CLK  | Input with weak pull-down            |
| SPI_MOSI | Input with weak pull-down            |
| SPI_MISO | Output tristated with weak pull-down |
| AIO[1]   | Output, driving low                  |

Table 15: Pin States on Reset

## 12 Certifications

WT11i-A is compliant to the following specifications.

#### 12.1 Bluetooth

WT11i-A module is *Bluetooth* qualified and listed as a controller subsystem and it is Bluetooth compliant to the following profiles of the core spec version 2.1/2.1+EDR.

- Baseband
- HCI
- Link Manager
- Radio

#### 12.2 FCC and IC

For FCC, if the TX power of a Bluetooth module is higher than 13.9 dBm and the end product is used closer than 20 cm from a human body, RF exposure has to be evaluated in the end product. For IC there is a similar requirement except the power limit is 12 dBm. This might require either an own FCC ID for the end product, or Class 2 Permissive Change to the grant of WT11i. WT11i is certified with both 12 dBm (FCC ID: QOQWT11IA) and 17 dBm (FCC ID: QOQWT11I) TX power. When using QOQWT11IA, RF exposure evaluation is not needed, but the TX power must be limited to 12 dBm.

WT11i complies with Part 15 of the FCC Rules. Operation is subject to the following two conditions:

- (1) this device may not cause harmful interference, and
- (2) this device must accept any interference received, including interference that may cause undesired operation.

#### **FCC RF Radiation Exposure Statement:**

This equipment complies with FCC radiation exposure limits set forth for an uncontrolled environment. End users must follow the specific operating instructions for satisfying RF exposure compliance. This transmitter must not be co-located or operating in conjunction with any other antenna or transmitter, except in accordance with FCC test procedures. This transmitter is considered as mobile device. If TX power is set to 17 dBm, class 2 permissive change is required to allow portable use in a known host. Please contact <a href="mailto:support@bluegiga.com">support@bluegiga.com</a> for detailed information.

#### **IC Statements:**

This device complies with Industry Canada licence-exempt RSS standard(s). Operation is subject to the following two conditions: (1) this device may not cause interference, and (2) this device must accept any interference, including interference that may cause undesired operation of the device.

Under Industry Canada regulations, this radio transmitter may only operate using an antenna of a type and maximum (or lesser) gain approved for the transmitter by Industry Canada. To reduce potential radio interference to other users, the antenna type and its gain should be so chosen that the equivalent isotropically radiated power (e.i.r.p.) is not more than that necessary for successful communication.

#### OEM Responsibilities to comply with FCC and Industry Canada Regulations

The WT11i-A module has been certified for integration into products only by OEM integrators under the following conditions:

- The antenna(s) must be installed such that a minimum separation distance of 20cm is maintained between the radiator (antenna) and all persons at all times.
- The transmitter module must not be co-located or operating in conjunction with any other antenna or transmitter.

As long as the two conditions above are met, further transmitter testing will not be required. However, the OEM integrator is still responsible for testing their end-product for any additional compliance requirements required with this module installed (for example, digital device emissions, PC peripheral requirements, etc.).

**IMPORTANT NOTE:** In the event that these conditions can not be met (for certain configurations or co-location with another transmitter), then the FCC and Industry Canada authorizations are no longer considered valid and the FCC ID and IC Certification Number can not be used on the final product. In these circumstances, the OEM integrator will be responsible for re-evaluating the end product (including the transmitter) and obtaining a separate FCC and Industry Canada authorization.

#### **End Product Labeling**

The WT11i-A Module is labeled with its own FCC ID and IC Certification Number. If the FCC ID and IC Certification Number are not visible when the module is installed inside another device, then the outside of the device into which the module is installed must also display a label referring to the enclosed module. In that case, the final end product must be labeled in a visible area with the following:

"Contains Transmitter Module FCC ID: QOQWT11IA"
"Contains Transmitter Module IC: 5123A-BGTWT11IA"

or

"Contains FCC ID: QOQWT11IA "Contains IC: 5123A-BGTWT11IA"

The OEM of the WT11i-A module must only use the approved antenna.

The OEM integrator has to be aware not to provide information to the end user regarding how to install or remove this RF module or change RF related parameters in the user manual of the end product.

To comply with FCC and Industry Canada RF radiation exposure limits for general population, the antenna(s) used for this transmitter must be installed such that a minimum separation distance of 20cm is maintained between the radiator (antenna) and all persons at all times and must not be co-located or operating in conjunction with any other antenna or transmitter.

#### 12.2.1 FCC et IC

Cet appareil est conforme à l'alinéa 15 des règles de la FCC. Deux conditions sont à respecter lors de son utilisation :

- (1) cet appareil ne doit pas créer d'interférence susceptible de causer un quelconque dommage et,
- (2) cet appareil doit accepter toute interférence, quelle qu'elle soit, y compris les interférences susceptibles d'entraîner un fonctionnement non requis.

#### Déclaration de conformité FCC d'exposition aux radiofréquences (RF):

Ce matériel respecte les limites d'exposition aux radiofréquences fixées par la FCC dans un environnement non contrôlé. Les utilisateurs finaux doivent se conformer aux instructions d'utilisation spécifiées afin de satisfaire aux normes d'exposition en matière de radiofréquence. Ce transmetteur ne doit pas être installé ni utilisé en concomitance avec une autre antenne ou un autre transmetteur. Ce transmetteur est assimilé à un appareil mobile et ne doit pas être utilisé à moins de 20 cm du corps humain. Afin de permettre un usage mobile dans le cadre d'un matériel de catégorie 2, il est nécessaire de procéder à quelques adaptations. Pour des informations détaillées, veuillez contacter le support technique Bluegiga : support@bluegiga.com.

#### Déclaration de conformité IC :

Ce matériel respecte les standards RSS exempt de licence d'Industrie Canada. Son utilisation est soumise aux deux conditions suivantes :

- (1) l'appareil ne doit causer aucune interférence, et
- (2) l'appareil doit accepter toute interférence, quelle qu'elle soit, y compris les interférences susceptibles d'entraîner un fonctionnement non requis de l'appareil.

Selon la réglementation d'Industrie Canada, ce radio-transmetteur ne peut utiliser qu'un seul type d'antenne et ne doit pas dépasser la limite de gain autorisée par Industrie Canada pour les transmetteurs. Afin de réduire les interférences potentielles avec d'autres utilisateurs, le type d'antenne et son gain devront être définis de telle façon que la puissance isotrope rayonnante équivalente (EIRP) soit juste suffisante pour permettre une bonne communication.

# Les responsabilités de l'intégrateur afin de satisfaire aux réglementations de la FCC et d'Industrie Canada :

Les modules WT11i ont été certifiés pour entrer dans la fabrication de produits exclusivement réalisés par des intégrateurs dans les conditions suivantes :

- L'antenne (ou les antennes) doit être installée de façon à maintenir à tout instant une distance minimum de 20cm entre la source de radiation (l'antenne) et toute personne physique.
- Le module transmetteur ne doit pas être installé ou utilisé en concomitance avec une autre antenne ou un autre transmetteur.

Silicon Labs

Tant que ces deux conditions sont réunies, il n'est pas nécessaire de procéder à des tests supplémentaires sur le transmetteur. Cependant, l'intégrateur est responsable des tests effectués sur le produit final afin de se mettre en conformité avec d'éventuelles exigences complémentaires lorsque le module est installé (exemple : émissions provenant d'appareils numériques, exigences vis-à-vis de périphériques informatiques, etc.) ;

**IMPORTANT:** Dans le cas où ces conditions ne peuvent être satisfaites (pour certaines configurations ou installation avec un autre transmetteur), les autorisations fournies par la FCC et Industrie Canada ne sont plus valables et les numéros d'identification de la FCC et de certification d'Industrie Canada ne peuvent servir pour le produit final. Dans ces circonstances, il incombera à l'intégrateur de faire réévaluer le produit final (comprenant le transmetteur) et d'obtenir une autorisation séparée de la part de la FCC et d'Industrie Canada.

#### Etiquetage du produit final

Chaque module WT11i possède sa propre identification FCC et son propre numéro de certification IC. Si l'identification FCC et le numéro de certification IC ne sont pas visibles lorsqu'un module est installé à l'intérieur d'un autre appareil, alors l'appareil en question devra lui aussi présenter une étiquette faisant référence au module inclus. Dans ce cas, le produit final doit comporter une étiquette placée de façon visible affichant les mentions suivantes :

- « Contient un module transmetteur certifié FCC QOQWT11IA »
- « Contient un module transmetteur certifié IC 5123A-BGTWT11IA »

ou

- « Inclut la certification FCC QOQWT11IA »
- « Inclut la certification IC 5123A-BGTWT11IA »

L'intégrateur du module WT11i ne doit utiliser que les antennes répertoriées dans le tableau 21 certifiées pour ce module.

L'intégrateur est tenu de ne fournir aucune information à l'utilisateur final autorisant ce dernier à installer ou retirer le module RF, ou bien changer les paramètres RF du module, dans le manuel d'utilisation du produit final.

Afin de se conformer aux limites de radiation imposées par la FCC et Industry Canada, l'antenne (ou les antennes) utilisée pour ce transmetteur doit être installée de telle sorte à maintenir une distance minimum de 20cm à tout instant entre la source de radiation (l'antenne) et les personnes physiques. En outre, cette antenne ne devra en aucun cas être installée ou utilisée en concomitance avec une autre antenne ou un autre transmetteur.

## 12.3CE

WT11i meets the requirements of the standards below and hence fulfills the requirements of EMC Directive 89/336/EEC as amended by Directives 92/31/EEC and 93/68/EEC within CE marking requirement. The official DoC is available at <a href="https://www.bluegiga.com">www.bluegiga.com</a>

# 12.4 MIC Japan

WT11i has type approval in Japan with identification code R 209- J00053

## 12.5 Anatel

WT11i has type approval in Brazil with identification number 3509-14-3402.

Protótipo do Selo Anatel e da etiqueta 506 que será fixado no manual do produto final do cliente

#### Modelo WT11i-A



"Este equipamento opera em caráter secundário, isto é, não tem direito à proteção contra interferência prejudicial, mesmo de estações do mesmo tipo, e não pode causar interferência a sistemas operando em caráter primário."

#### Modelo WT11i-E



"Este equipamento opera em caráter secundário, isto é, não tem direito à proteção contra interferência prejudicial, mesmo de estações do mesmo tipo, e não pode causar interferência a sistemas operando em caráter primário."





loT Portfolio www.silabs.com/loT



**SW/HW** <u>www.sila</u>bs.com/simplicity



Quality www.silabs.com/quality



Support and Community community.silabs.com

#### Disclaimer

Silicon Laboratories intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Laboratories products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Laboratories reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Laboratories shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System without the specific written consent of Silicon Laboratories. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Laboratories products are not designed or authorized for military applications. Silicon Laboratories products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons.

#### **Trademark Information**

Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labse, Silicon Laboratories Inc. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders.



Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701

http://www.silabs.com