

### FEATURES AND BENEFITS

- Contactless 0° to 360° angle sensor IC, for angular position and rotation direction measurement
  - ☐ Circular vertical Hall (CVH) technology provides a single-channel sensor system, with air gap independence
- 12-bit resolution possible in low-RPM mode, 10-bit resolution in high-RPM mode
- Angle refresh rate (output rate) configurable between 25 and 3200 µs through EEPROM programming
  - □ Capable of sensing magnetic rotational speeds up to 7600 rpm, and up to 30,000 rpm with reduced accuracy
- Serial peripheral interface (SPI; mode 3) and single-edge nibble transmission (SENT) [1]

Continued on the next page...

### PACKAGES:



Single SoC

Dual Independent SoCs

### **DESCRIPTION**

The A1337 is a 0° to 360° angle sensor IC that provides contactless high-resolution angular position data based on magnetic circular vertical Hall (CVH) technology. It has a system-on-chip (SoC) architecture that includes: a CVH front end, digital signal processing, digital SPI, and SENT outputs. It also includes on-chip EEPROM technology, capable of supporting up to 100 read/write cycles, for flexible end-of-line programming of calibration and configuration parameters. The A1337 is ideal for automotive applications requiring 0° to 360° angle measurements, such as electronic power steering (EPS), seatbelt motor position systems, rotary PRNDLs, and throttle systems.

The A1337 was designed with safety-critical application requirements in mind. It includes user-controlled, on-chip logic built-in self-test (LBIST) and full signal path diagnostics to enable customers to determine if the IC is operating in a proper manner.

The A1337 includes integrated turns-counter and low-power mode functions. The low-power mode enables the device to be connected directly to the vehicle battery and minimizes power consumption when the vehicle is in the key-off state. The turns-counter function allows the device to keep track of

Continued on the next page...



Figure 1: A1337 Magnetic Circuit and IC Diagram

## Precision, Hall-Effect Angle Sensor IC with SPI and SENT Outputs

### **FEATURES AND BENEFITS (continued)**

- □ SPI interface provides a robust communication protocol for fast angle readings [1]
- □ SENT output supports four modes: SAEJ2716 (JAN2010) and Allegro proprietary options of triggered SENT (TSENT), sequential SENT (SSENT), and addressable SENT (ASENT) [1]
- □ Programmable via Manchester encoding on the VCC line, reducing external wiring [1]
- ☐ SPI and SENT interfaces allow use of multiple independent sensors for applications that require redundancy [1]
- Advanced diagnostics to support safety-critical applications, including:
  - ☐ On-chip, user-controlled logic built-in self-test (LBIST) and signal path diagnostics
  - ☐ 4-bit CRC on SPI messages
  - ☐ User-programmable missing magnet error flag for notifying controller of low magnetic field level
- Diagnostics are initiated over the SPI or SENT interface and can directly test proper operation of the IC in safety-critical applications

- Integrated turns counter tracks magnet rotation in CW/CCW direction from –1280 to +1280 counts, even when vehicle is in key-off state
  - ☐ Count updates are user-selectable to be every 180° or every 45° degree of magnet rotation
  - □ WAKE pin for external wake-up trigger can be used to automatically detect motion > 100 rpm
- Low-power mode enables direct connection to vehicle battery
  - User-programmable duty cycle optimizes low-power mode current consumption (typically 85 μA per die)
  - ☐ Ultralow-power transport mode
- EEPROM with error correction control (ECC) configuration, sensor calibration including end-of-line adjustments like programmable angle reference (0°) position and rotation direction (CW or CCW)
- · Available in both single-die and dual-die configurations
  - ☐ Dual-die devices contain two independent dies housed within a single package
- Absolute maximum V<sub>CC</sub> of 26.5 V for increased robustness and direct connection to automotive vehicle battery

[1] For more details, see the Selection Guide table.

### **DESCRIPTION** (continued)

either 45° or 180° turns of the motor when the part is in low-power mode, monitoring the motor position even when the vehicle is in the key-off state.

The A1337 supports a low-RPM mode for slower-rate applications and a high-RPM mode for high-speed applications. The high-RPM mode is for applications that require higher refresh rates to minimize error due to latency. Low-RPM mode is for applications that require higher resolution operating at lower angular velocities.

The A1337 is available in a single-die 14-pin TSSOP and a dual-die 24-pin TSSOP. Both packages are lead (Pb) free with 100% matte tin leadframe plating.



#### **SELECTION GUIDE**

| Part Number     | System Die | Output Protocols | Package      | Packing <sup>[1]</sup>      |
|-----------------|------------|------------------|--------------|-----------------------------|
| A1337LLETR-DD-T | Dual       | SPI and SENT     | 24-pin TSSOP | 4000 pieces per 13-in. reel |
| A1337LLETR-T    | Single     | SPI and SENT     | 14-pin TSSOP | 4000 pieces per 13-in. reel |

[1] Contact Allegro for additional packing options.



## Precision, Hall-Effect Angle Sensor IC with SPI and SENT Outputs

## **Table of Contents**

| Features and Benefits1                 | WAKE Pin                                   | 12 |
|----------------------------------------|--------------------------------------------|----|
| Description                            | Transitioning Between Modes                | 13 |
| Packages1                              | User-Programmable Features                 |    |
| A1337 Magnetic Circuit and IC Diagram1 | Manchester Serial Interface                |    |
| Selection Guide                        | Entering Manchester Communication Mode     |    |
| Specifications                         | Transaction Types                          |    |
| Absolute Maximum Ratings3              | Writing to EEPROM                          |    |
| Thermal Characteristics                | Manchester Interface Reference             |    |
| Typical Application Diagrams           | SENT Output Mode                           | 17 |
| Pinout Diagrams and Terminal List      | Diagnostics                                |    |
| Functional Block Diagram6              | Serial Interface Structure                 |    |
| Operating Characteristics7             | Application Information                    | 27 |
| Functional Description                 | Serial Interface Description               |    |
| Overview10                             | Calculating Target Zero-Degree Angle       |    |
| Angle Measurement                      | Bypass Pins Usage                          |    |
| Impact of High-Speed Sensing10         | Changing Sampling Modes                    | 28 |
| Angle Resolution and Representation11  | Magnetic Target Requirements               | 28 |
| Programming Modes11                    | Redundant Applications and Alignment Error |    |
| SPI System-Level Timing11              | System Timing and Error                    |    |
| Power-Up11                             | Characteristic Performance Data            |    |
| Full-Power Mode11                      | EMC Reduction                              | 32 |
| Low-Power Mode                         | Package Outline Drawings                   |    |
| Transport Mode12                       | · ·                                        |    |

### **ABSOLUTE MAXIMUM RATINGS**

| Characteristic                 | Symbol               | Notes                                                                                  | Rating     | Unit |
|--------------------------------|----------------------|----------------------------------------------------------------------------------------|------------|------|
| Forward Supply Voltage         | V <sub>cc</sub>      | Not sampling angles                                                                    | 26.5       | V    |
| Reverse Supply Voltage         | V <sub>RCC</sub>     | Not sampling angles                                                                    | -18        | V    |
| Forward WAKE Pin Voltage [1]   | V <sub>WAKEmax</sub> | Maintain nominal WAKE pin threshold levels ( $V_{WAKE(LOTH)}$ ) and $V_{WAKE(HITH)}$ ) | 2.0        | V    |
| All Other Pins Forward Voltage | V <sub>IN</sub>      |                                                                                        | 5.5        | V    |
| All Other Pins Reverse Voltage | V <sub>R</sub>       |                                                                                        | 0.5        | V    |
| Operating Ambient Temperature  | T <sub>A</sub>       | L range                                                                                | -40 to 150 | °C   |
| Maximum Junction Temperature   | T <sub>J</sub> (max) |                                                                                        | 165        | °C   |
| Storage Temperature            | T <sub>stg</sub>     |                                                                                        | -65 to 170 | °C   |

<sup>[1]</sup> Sustained high-temperature exposure of the WAKE pin to large voltages may result in downward shifts of V<sub>WAKE(LOTH)</sub> and V<sub>WAKE(HITH)</sub>. Restricting voltages from exceeding V<sub>WAKEmax</sub> minimizes the likelihood of such shifts. Operation with WAKE voltages below 0.55 V prevents all occurrences. Short duration exposure to voltages between 0.55 V and V<sub>WAKEmax</sub> do not result in significant shifts.

### THERMAL CHARACTERISTICS: May require derating at maximum conditions; see the Application Information section

| Characteristic             | Symbol           | Test Conditions [2] | Value | Unit |
|----------------------------|------------------|---------------------|-------|------|
| Package Thermal Resistance | R <sub>eJA</sub> | LE-24 package       | 117   | °C/W |
|                            |                  | LE-14 package       | 82    | °C/W |

 $\ensuremath{^{[2]}}$  Additional thermal information available on the Allegro website.





Either or both internal SoCs can be operated simultaneously.

(For application circuits that require a higher level of EMC immunity, see the EMC Reduction section.)
[1] Secondary bypass capacitors only required when using elevated SPI output voltage. For availability, contact Allegro.

Figure 2: Typical A1337 Configuration Using SPI Interface



ID0/ID1 brought to BYP or GND to configure Manchester address. When configuring an IC for address  $00_2$ , MOSI should be tied to BYP.

[1] Secondary bypass capacitors only required when using elevated SPI output voltage. For availability, contact Allegro.

Figure 3: Typical A1337 Configuration Using SENT Output with ID Value of 002



## PINOUT DIAGRAMS AND TERMINAL LIST

| BYP1_1 1 | 0 | 14 GNDD_1       |
|----------|---|-----------------|
| GNDD_1 2 |   | 13 CS_1/ID0_1   |
| GNDA_1 3 |   | 12 MOSI_1       |
| SENT_1 4 |   | 11 SCLK_1/ID1_1 |
| VCC_1 5  |   | 10 MISO_1       |
| NC 6     |   | 9 BYP2_1        |
| NC 7     |   | 8 WAKE_1        |

| BYP1_1 1       | 0 | 24 GNDD_1        |
|----------------|---|------------------|
| GNDD_1 2       |   | 23 CS_1/ID0_1    |
| GNDA_1 3       |   | 22 MOSI_1        |
| SENT_1 4       |   | 21 SCLK_1/ID1_1  |
| VCC_1 5        |   | <u>20</u> міso_1 |
| WAKE_2 6       |   | 19 BYP2_1        |
| BYP2_2 7       |   | 18 WAKE_1        |
| MISO_2 8       |   | 17 VCC_2         |
| SCLK_2/ID1_2 9 |   | 16 SENT_2        |
| MOSI_2 10      |   | 15 GNDA_2        |
| CS_2/ID0_2 11  |   | 14 GNDD_2        |
| GNDD_2 12      |   | 13 BYP1_2        |
|                |   |                  |

## 14-Pin TSSOP LE Package Pinouts

## 24-Pin TSSOP LE Package Pinouts

### **Terminal List Table**

| Pin Pin Number |       | ımber  | Function                                                                                             |  |  |
|----------------|-------|--------|------------------------------------------------------------------------------------------------------|--|--|
| Name           | LE-14 | LE-24  | Function                                                                                             |  |  |
| BYP1_1         | 1     | 1      | External bypass capacitor terminal for internal regulator (die 1)                                    |  |  |
| BYP2_1         | 9     | 19     | External bypass capacitor terminal for internal regulator (die 1)                                    |  |  |
| BYP1_2         | -     | 13     | External bypass capacitor terminal for internal regulator (die 2)                                    |  |  |
| BYP2_2         | -     | 7      | External bypass capacitor terminal for internal regulator (die 2)                                    |  |  |
| CS_1/ID0_1     | 13    | 23     | Option 1: SPI chip-select terminal, active low input (die 1)                                         |  |  |
| CS_1/1D0_1     | 13    | 23     | Option 2: ID0 bit to indicate peripheral address for SSENT or ASENT communication modes only (die 1) |  |  |
| CS_2/ID0_2     |       | 11     | Option 1: SPI chip-select terminal, active low input (die 2)                                         |  |  |
| C3_2/ID0_2     | _     | ''     | Option 2: ID0 bit to indicate peripheral address for SSENT or ASENT communication modes only (die 2) |  |  |
| GNDA_1         | 3     | 3      | Device analog ground terminal (die 1)                                                                |  |  |
| GNDA_2         | -     | 15     | Device analog ground terminal (die 2)                                                                |  |  |
| GNDD_1         | 2, 14 | 2, 24  | Device digital ground terminal (die 1)                                                               |  |  |
| GNDD_2         | -     | 12, 14 | Device digital ground terminal (die 2)                                                               |  |  |
| MISO_1         | 10    | 20     | SPI controller input/peripheral output (die 1)                                                       |  |  |
| MISO_2         | -     | 8      | SPI controller input/peripheral output (die 2)                                                       |  |  |
| MOSI_1         | 12    | 22     | SPI controller output/peripheral input (die 1)                                                       |  |  |
| MOSI_2         | ı     | 10     | SPI controller output/peripheral input (die 2)                                                       |  |  |
| SLCK_1/ID1_1   | 11    | 21     | Option 1: SPI clock terminal (die 1)                                                                 |  |  |
| SLCK_I/ID1_I   | 11    | 21     | Option 2: ID1 bit to indicate peripheral address for SSENT or ASENT communication modes only (die 1) |  |  |
| SCLK 2/ID1 2   |       | 9      | Option 1: SPI clock terminal (die 2)                                                                 |  |  |
| OOLIN_Z/ID1_Z  | _     | 3      | Option 2: ID1 bit to indicate peripheral address for SSENT or ASENT communication modes only (die 2) |  |  |
| SENT_1         | 4     | 4      | SENT output (die 1); SENT for A1337LLETR-DD-T, A1337LLETR-T                                          |  |  |
| SENT_2         | _     | 16     | SENT output (die 2); SENT for A1337LLETR-DD-T, A1337LLETR-T                                          |  |  |
| WAKE_1         | 8     | 18     | External wake-up signal input (die 1)                                                                |  |  |
| VCC_1          | 5     | 5      | Power supply (die 1); also used for EEPROM programming                                               |  |  |
| VCC_2          | _     | 17     | Power supply (die 2); also used for EEPROM programming                                               |  |  |
| WAKE_2         | _     | 6      | External wake-up signal input (die 2)                                                                |  |  |
| NC             | 6, 7  | -      | Not internally connected; tie to GNDD                                                                |  |  |





Figure 4: Functional Block Diagram



## **OPERATING CHARACTERISTICS:** Valid over the full operating voltage and ambient temperature ranges, unless otherwise noted

| Characteristics                                                      | Symbol                  | Test Conditions                                                                                        | Min. | Typ. [1] | Max. | Unit <sup>[2]</sup> |
|----------------------------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------|------|----------|------|---------------------|
| ELECTRICAL CHARACTERISTICS                                           | ,                       |                                                                                                        |      |          |      |                     |
| Supply Voltage                                                       | V <sub>CC</sub>         |                                                                                                        | 3.7  | _        | 16   | V                   |
| Full-Power Mode Supply Current                                       | I <sub>CC(AWAKE)</sub>  | Each die, T <sub>A</sub> = 150°C                                                                       | _    | 8.25     | 10   | mA                  |
| Low-Power Mode Average Supply                                        | I <sub>CC(LP)</sub>     | Each die, target RPM = 0, T <sub>A</sub> = 25°C,<br>98 ms sleep time                                   | _    | 55       | _    | μA                  |
| Current                                                              | 00(21)                  | Each die, A1337 in Transport Mode, T <sub>A</sub> = 150°C                                              | _    | 30       | _    | μA                  |
| Undervoltage Lockout Threshold                                       | V <sub>UVLOHI</sub>     | Maximum V <sub>CC</sub> , dV/dt = 1 V/ms, T <sub>A</sub> = 25°C                                        | _    | _        | 3.6  | V                   |
| Voltage <sup>[3]</sup>                                               | V <sub>UVLOLOW</sub>    | Maximum V <sub>CC</sub> , dV/dt = 1 V/ms, T <sub>A</sub> = 25°C                                        | 2.9  | _        | _    | V                   |
| VCC Low Flag Threshold <sup>[4]</sup>                                | V <sub>UVLOTH</sub>     |                                                                                                        | 3.5  | _        | 3.9  | V                   |
| Supply Zener Clamp Voltage                                           | V <sub>ZSUP</sub>       | $I_{CC} = I_{CC(AWAKE)} + 3 \text{ mA}, T_A = 25^{\circ}\text{C}$                                      | 26.5 | 40       | _    | V                   |
| Reverse-Battery Current                                              | I <sub>RCC</sub>        | V <sub>RCC</sub> = -18 V, T <sub>A</sub> = 25°C                                                        | -5   | _        | 0    | mA                  |
| Power-On Time <sup>[5]</sup>                                         | t <sub>PO</sub>         |                                                                                                        | _    | 300      | _    | μs                  |
| Bypass1 Pin Output Voltage <sup>[6]</sup>                            | V <sub>BYP1</sub>       | T <sub>A</sub> = 25°C, C <sub>BYP</sub> = 0.1 μF                                                       | 2.5  | 2.7      | 2.9  | V                   |
| Bypass2 Pin Output Voltage <sup>[6]</sup> (Elevated SPI Output Mode) | V <sub>BYP2</sub>       | T <sub>A</sub> = 25°C, C <sub>BYP2</sub> = 0.1 μF;<br>For availability, contact Allegro                | 2.9  | 3.1      | 3.3  | V                   |
| WAKEX INPUT SPECIFICATIONS                                           | '                       |                                                                                                        | '    |          |      |                     |
| WAKE Enable High Threshold Voltage                                   | V <sub>WAKE(HITH)</sub> |                                                                                                        | _    | 215      | _    | mV                  |
| WAKE Enable Low Threshold Voltage                                    | V <sub>WAKE(LOTH)</sub> |                                                                                                        | _    | 115      | _    | mV                  |
| WAKE Input Resistance                                                | R <sub>WAKE</sub>       |                                                                                                        | _    | 1        | _    | МΩ                  |
| SPI INTERFACE SPECIFICATIONS                                         |                         |                                                                                                        |      |          |      |                     |
| Digital Input High Voltage                                           | V <sub>IH</sub>         | MOSIx, SCLKx, CSx pins                                                                                 | 2.4  | _        | 5.5  | V                   |
| Digital Input Low Voltage                                            | V <sub>IL</sub>         | MOSIx, SCLKx, CSx pins                                                                                 | _    | _        | 0.5  | V                   |
| CSx Pin Input Bias Current                                           | I <sub>BIAS</sub>       | V <sub>CSx</sub> = 3.3 V                                                                               | _    | 15       | _    | μΑ                  |
| SPI Output High Level                                                | V <sub>OH1</sub>        | MISOx pins, $C_L$ = 20 pF, $C_{BYP1}$ = 0.1 $\mu$ F, $C_{BYP2}$ grounded                               | 2.5  | 2.7      | 2.9  | V                   |
| SPI Output High Level<br>(Elevated SPI Output Mode)                  | V <sub>OH2</sub>        | MISOx pins, $C_L = 20$ pF, $C_{BYP1} = 0.1$ µF, $C_{BYP2} = 0.1$ µF; for availability, contact Allegro | 2.9  | 3.1      | 3.3  | V                   |
| SPI Output Low Voltage                                               | V <sub>OL</sub>         | MISOx pins, C <sub>L</sub> = 20 pF                                                                     | _    | 0.3      | _    | V                   |
| SPI Clock Frequency <sup>[7]</sup>                                   | f <sub>SCLK</sub>       | MISOx pins, C <sub>L</sub> = 20 pF                                                                     | 0.1  | _        | 10   | MHz                 |
| SPI Clock Duty Cycle [7]                                             | D <sub>fSCLK</sub>      | SPICLK <sub>DC</sub> , 5 V compliant                                                                   | 40   | -        | 60   | %                   |
| SPI Frame Rate <sup>[7]</sup>                                        | t <sub>SPI</sub>        | 5 V compliant                                                                                          | 5.8  | _        | 588  | kHz                 |
| Chip-Select to First SCLK Edge [7]                                   | t <sub>CS</sub>         | Time from CSx going low to SCLKx falling edge                                                          | 50   | _        | _    | ns                  |
| Data Output Valid Time <sup>[7]</sup>                                | t <sub>DAV</sub>        | Data output valid after SCLKx falling edge                                                             | _    | _        | 40   | ns                  |
| MOSI Setup Time <sup>[7]</sup>                                       | t <sub>SU</sub>         | Input setup time before SCLKx rising edge                                                              | 25   | _        | _    | ns                  |
| MOSI Hold Time <sup>[7]</sup>                                        | t <sub>HD</sub>         | Input hold time after SCLKx rising edge                                                                | 40   | _        | _    | ns                  |
| SCLK to CS Hold Time <sup>[7]</sup>                                  | t <sub>CHD</sub>        | Hold SCLKx high time before CSx rising edge                                                            | 5    | _        | _    | ns                  |
| Capacitive Load [8]                                                  | C <sub>L</sub>          | Loading on digital output (MISOx) pin<br>with SPI clock frequency = 10 MHz                             | _    | _        | 20   | pF                  |

Continued on the next page...



## OPERATING CHARACTERISTICS (continued): Valid over the full operating voltage and ambient temperature ranges, unless otherwise noted

| Characteristics                               | Symbol                   | Test C                                                                                             | onditions                         | Min.                 | Typ. [1] | Max. | Unit <sup>[2]</sup> |
|-----------------------------------------------|--------------------------|----------------------------------------------------------------------------------------------------|-----------------------------------|----------------------|----------|------|---------------------|
| SENT PROTOCOL SPECIFICATION                   | <b>S</b> (A1337LLE1      | R-DD-T and A1337LLETF                                                                              | R-T variants only)                |                      |          |      |                     |
| SENT Message Duration                         | t <sub>SENT</sub>        | Tick time = 3 μs                                                                                   |                                   | _                    | _        | 1    | ms                  |
| Minimum Programmable SENT<br>Message Duration | t <sub>SENTMIN</sub>     | Tick time = 0.5 µs, 3 data<br>nibble length = 27 ticks                                             | a nibbles, SCN, and CRC,          | _                    | 96       | _    | μs                  |
|                                               |                          | $5 \text{ k}\Omega \leq R_{\text{pullup}} \leq 50 \text{ k}\Omega$                                 |                                   | _                    | _        | 0.2  | V                   |
| OFNE O 4 4 O                                  | $V_{SENT(L)}$            | $2 kΩ ≤ R_{pullup} < 5 kΩ$                                                                         |                                   | _                    | _        | 0.4  | V                   |
| SENT Output Signal                            | .,                       | Minimum $R_{pullup} = 2 k\Omega$                                                                   |                                   | 0.9 × V <sub>S</sub> | _        | _    | V                   |
|                                               | $V_{SENT(H)}$            | Maximum R <sub>pullup</sub> = 50 kΩ                                                                | )                                 | 0.7 × V <sub>S</sub> | _        | _    | V                   |
| OFNIT Outset Triange Oissaul                  | V <sub>SENTtrig(L)</sub> |                                                                                                    |                                   | _                    | _        | 1.4  | V                   |
| SENT Output Trigger Signal                    | V <sub>SENTtrig(H)</sub> |                                                                                                    |                                   | 2.8                  | _        | _    | V                   |
| Minimum Time Frame for SENT<br>Trigger Signal | t <sub>SENTMIN</sub>     | Tick time = 0.5 µs, 3 data<br>nibble length = 27 ticks                                             | a nibbles, SCN, and CRC,          | 2                    | _        | _    | μs                  |
| Triggered Delay Time                          | t <sub>dSENT</sub>       | From end of trigger pulse<br>message frame<br>TSENT (SENT_MODE 3                                   |                                   | _                    | 7        | _    | tick                |
| Maximum Sink Current                          | I <sub>LIMIT</sub>       | Output FET on, T <sub>A</sub> = 25°C                                                               |                                   | _                    | 30       | _    | mA                  |
| DIAGNOSTIC SPECIFICATIONS                     |                          |                                                                                                    |                                   |                      |          |      |                     |
| CVH Self-Test Time                            | t <sub>CVHST</sub>       |                                                                                                    |                                   | _                    | 23       | _    | ms                  |
| Logic BIST Coverage versus Time               | t <sub>LBISTXX</sub>     | 70% coverage                                                                                       |                                   | _                    | 10       | _    | ms                  |
| EEPROM PROGRAMMING PULSES                     |                          |                                                                                                    |                                   | ,                    |          | ,    |                     |
| Pulse High Time                               | t <sub>PULSE(H)</sub>    | Time above minimum pu                                                                              | lse voltage                       | 8                    | 10       | 11   | ms                  |
| Rise Time                                     | t <sub>r</sub>           | 10% to 90% of minimum                                                                              | pulse level                       | 300                  | _        | _    | μs                  |
| Fall Time                                     | t <sub>f</sub>           | 10% to 90% of minimum                                                                              | pulse level                       | 60                   | _        | _    | μs                  |
| Pulse Voltage                                 | V <sub>PULSE</sub>       | Applied on VCC line                                                                                |                                   | 18                   | 19       | 19.5 | V                   |
| Separation Time                               | t <sub>PULSE(f-r)</sub>  | Timing between first puls second pulse rising abov                                                 | e dropping below 6 V and<br>e 6 V | 0.002                | _        | 50   | ms                  |
| MAGNETIC CHARACTERISTICS                      |                          |                                                                                                    |                                   |                      |          |      |                     |
| Magnetic Field                                | В                        | Range of input field                                                                               |                                   | _                    | _        | 1500 | G <sub>pp</sub>     |
| TURNS COUNTER CHARACTERIST                    | ics                      |                                                                                                    |                                   |                      |          |      |                     |
| Sleep State Period <sup>[7]</sup>             | t <sub>SLEEP</sub>       | Default value is 98 ms<br>Programmable from 2 to<br>selection.                                     | 512 ms via EEPROM                 | 2                    | -        | 512  | ms                  |
| Awake State Period                            | t <sub>AWAKE</sub>       |                                                                                                    |                                   | _                    | 260      | _    | μs                  |
| Awake State Threshold Acceleration [9]        | ε <sub>AWAKE(TH)</sub>   | Low-power mode                                                                                     |                                   | _                    | _        | 6000 | °/s²                |
| Awake State Threshold Speed [10]              | S <sub>AWAKE(TH)</sub>   |                                                                                                    |                                   | _                    | 100      | -    | rpm                 |
|                                               |                          | Measured from V <sub>WAKEx</sub>                                                                   | Low-RPM mode                      | _                    | 500      | _    | μs                  |
| Wake-Up Delay <sup>[11][12]</sup>             | t <sub>dWAKE</sub>       | > V <sub>WAKE(HITH)</sub> , V <sub>WAKEx</sub> rising, to beginning of sampling for turns counting | High-RPM mode                     | _                    | 300      | _    | μs                  |
| Counter Range [13]                            | RANGE                    | Stored as two's complem                                                                            | nent                              | -1280                | _        | 1280 | count               |

Continued on the next page...



## OPERATING CHARACTERISTICS (continued): Valid over the full operating voltage and ambient temperature ranges, unless otherwise noted

| Characteristics                           | Symbol                 | Test Conditions                                                                                                          | Min. | Typ. [1] | Max. | Unit <sup>[2]</sup> |
|-------------------------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------|------|----------|------|---------------------|
| ANGLE CHARACTERISTICS                     |                        |                                                                                                                          |      |          |      |                     |
| Digital Output Word Length <sup>[8]</sup> | RES <sub>ANGLE</sub>   |                                                                                                                          | _    | 12       | _    | bit                 |
| Effective Resolution [14]                 |                        | B = 300 G, T <sub>A</sub> = 25°C, ORATE = 0                                                                              | _    | 11.59    | _    | bit                 |
|                                           |                        | High-RPM mode                                                                                                            | _    | 25       | _    | μs                  |
| Angle Refresh Rate <sup>[15]</sup>        | t <sub>ANG</sub>       | Low-RPM mode, AVG = 011 (varies with AVG mode, refer to the Programming Manual available on the Allegro software portal) | -    | 200      | _    | μs                  |
| Response Time                             | t <sub>RESPONSE</sub>  | Low-RPM mode (see Figure 5)                                                                                              | _    | 60       | _    | μs                  |
|                                           | ERR <sub>ANG</sub>     | T <sub>A</sub> = 25°C, ideal magnet alignment, B = 300 G, target rpm = 0                                                 | _    | 0.5      | _    | degrees             |
| Angle Error                               |                        | T <sub>A</sub> = 150°C, ideal magnet alignment, B = 300 G, target rpm = 0                                                | -1.3 | -        | 1.3  | degrees             |
| Angle Neise                               | N                      | T <sub>A</sub> = 25°C, B = 300 G, 3-sigma noise,<br>no internal filtering                                                | _    | 0.35     | _    | degrees             |
| Angle Noise                               | N <sub>ANG</sub>       | T <sub>A</sub> = 150°C, no internal filtering, B = 300 G,<br>3-sigma noise, target rpm = 0                               | _    | 0.55     | _    | degrees             |
| Tomor orative Drift                       | ANGLE                  | T <sub>A</sub> = 150°C, B = 300 G                                                                                        | -1.4 | _        | 1.4  | degrees             |
| Temperature Drift                         | ANGLE <sub>DRIFT</sub> | T <sub>A</sub> = -40°C, B = 300 G                                                                                        | _    | ±1       | _    | degrees             |
| Angle Drift Over Lifetime                 | ANGLE <sub>DRIFT</sub> | B = 300 G, typical maximum drift observed after AEC-Q100 qualification testing                                           | _    | ±0.5     | _    | degrees             |

- [1] Typical data is at  $T_A = 25^{\circ}C$  and  $V_{CC} = 5$  V, and it is for design estimates only.
- [2] 1 G (gauss) = 0.1 mT (millitesla).
- [3] At power-on, a die does not respond to commands until V<sub>CC</sub> rises above V<sub>UVLOHI</sub>. After that, the die performs and responds, typically until V<sub>CC</sub> drops below V<sub>UVLOH</sub> on ow.
- [4] VCC low threshold flag is sent via the SPI interface as part of the angle measurement.
- [5] During the power-on time period, the A1337 SPI transactions are not guaranteed.
- [6] The output voltage and current specifications are to aid in PCB design. The pin is not intended to drive any external circuitry. The specifications indicate the peak capacitor charging and discharging currents to be expected during full-power operation.
- [7] Parameter is not guaranteed at final test. Determined by design.
- [8] RES<sub>ANGLE</sub> represents the number of bits of data available for reading from the die registers.
- [9] In low-power mode, acceleration greater than ε<sub>AWAKE(TH)</sub> may result in missed 180° crossings. To capture greater rates of acceleration, the WAKE pin should be asserted.
- $^{[10]}$  When the die logic determines the velocity of the magnet is greater than  $S_{\text{AWAKE}(TH)},$  the die remains in the awake state.
- [11] Measured from V<sub>WAKEx</sub> > V<sub>WAKE(HITH)</sub>, V<sub>WAKEx</sub> rising, to beginning of sampling for turns counting. Alternative conditions for wake-up are:
  - $\Box$   $V_{\text{WAKEx}} > V_{\text{WAKE(HITH)}}, V_{\text{IH}}$
  - ☐ Host removes sleep condition by means of the SPI lines.
- □ S<sub>AWAKE</sub> > 100 rpm.
- [12] To calculate low-RPM mode, time = 300  $\mu$ s + 25 × 2<sup>AVG</sup>. Given AVG = 011 = 3 (decimal),  $2^3$  = 8.
- [13] Turns-counter step size can be selected between 45 degrees and 180 degrees, by setting an EEPROM bit.
- [14] Effective resolution is calculated using:

$$\log_2(360) - \log_2\left(\frac{1}{n}\sum_{i=1}^n \sigma_i\right)$$

 $\ensuremath{^{[15]}}$  The rate at which a new angle reading becomes ready.



Figure 5: Definition of Response Time

### **FUNCTIONAL DESCRIPTION**

### Overview

The A1337 is a rotary position Hall-sensor-based device. It incorporates up to two electrically independent Hall-based sensor dies in the same surface-mount package to provide solid-state consistency and reliability and to support a wide variety of automotive applications. Each Hall-sensor-based die measures the direction of the magnetic field vector through 360° in the x-y plane (parallel to the branded face of the device) and computes an angle measurement based on the actual physical reading, as well as any internal configuration parameters that have been set by the user. The output of each die is used by the host microcontroller to provide a single channel of target data.

This device is an advanced, programmable system-on-chip (SoC). Each integrated circuit includes a circular vertical Hall (CVH) analog front end, a high-speed sampling analog-to-digital converter, digital filtering, digital signal processing, and an SPI/SENT output.

### **Angle Measurement**

The A1337 can monitor the angular position of a rotating magnet at speeds ranging from 0 to more than 7,600 rpm. At lower rotational speeds, the A1337 is able to measure angle data with minimal angular latency between the actual magnet and sensor output. As the rpm increases, the angular latency between the magnet and sensor output also increases. Above 7,600 rpm, the A1337 continues to provide angle data; however, the accuracy is proportionally reduced.

The A1337 can be configured to operate in two angular measurement modes of operation: low-RPM mode and high-RPM mode. Low-RPM mode allows a programmable number of internal angle samples to be accumulated and averaged, providing greater resolution while reducing the update rate. This is suitable for lower-RPM applications (0 to  $\approx\!500$  rpm). For high-speed applications, the averaging function may be bypassed by operating in high-RPM mode.

The actual update rate of low-RPM mode can be changed by setting the AVERAGING bits in the EEPROM (for details, see the Programming Manual available on the Allegro software portal). The different levels of averaging available in low-RPM mode are described in Table 1. A setting of 0002 is equivalent to high-RPM mode.

Table 1: Refresh Rate Based on Quantity of Samples Averaged

| AVG<br>[2:0] | Quantity of Samples<br>Averaged | Refresh Rate<br>(µs) |
|--------------|---------------------------------|----------------------|
| 000          | 1                               | 25                   |
| 001          | 2                               | 50                   |
| 010          | 4                               | 100                  |
| 011          | 8                               | 200                  |
| 100          | 16                              | 400                  |
| 101          | 32                              | 800                  |
| 110          | 64                              | 1600                 |
| 111          | 128                             | 3200                 |

The A1337 has a typical output bandwidth of 40 kHz (25  $\mu s$  refresh rate) in high-RPM mode. In high-RPM mode, a new angle measurement is available at the internal angle output register to be transmitted over the SPI/SENT output ports every 25  $\mu s$ . There is a latency of 60  $\mu s$  from when there is a change in the position of the target magnet field to when the new representative angle is updated in the internal angle output register. This latency effectively represents the age of the angle measurement.

## Impact of High-Speed Sensing

Due to signal path latency, the angle data is delayed by  $t_{RE-SPONSE}$ . This delay equates to a greater angle value as the rotational velocity increases (i.e., a magnet rotating at 20,000 rpm traverses twice as much angular distance in a fixed time period as a magnet rotating at 10,000 rpm) and is referred to as angular lag.

The lag is directly proportional to rpm, and may be compensated for externally, if the velocity is known.

Angular lag can be expressed using:

Equation 1:

$$Angle_{Lag} = (rpm \times 6) / (1^6 \times t_{RESPONSE})$$

where rpm represents the rotational velocity of the magnet,  $Angle_{Lag}$  is expressed in degrees, and  $t_{RESPONSE}$  is in  $\mu s$ .





Figure 6: Angle Lag versus RPM, 60 µs Response Time

## **Angle Resolution and Representation**

In addition to using the internal averaging of the sensor, angle resolution is also dependent on the intensity (B, in gauss) of the applied magnetic field from the target. At lower intensities, a reduced signal-to-noise ratio causes one or two LSBs to change state randomly due to noise. These factors work together:

- In high-RPM mode, the effective range of resolution is 8 to 10 bits (from lower to higher field intensities), dependent on field strength and AVG selection.
- In low-RPM mode, the effective range is 11 to 12 bits, dependent on field strength and AVG selection.

Regardless of the field intensity and mode selection, the transmission protocol and number formatting remains the same. The MSB is always transmitted first. The entire number should be read.

The output angle is always calculated at maximum resolution. To be more explicit, when reading the digital angle value: Equation 2:

$$Angle_{OUT} = 360 \, (\circ) \times D[12:0] / (2^{13})$$

This formula is always true, regardless of the applied field intensity. What changes with the field and speed setting is how "quiet" the LSBs of the measurement data (D 12:x) are.

It should be noted that the secondary die (E2) is rotated  $180^{\circ}$  relative to the primary die (E1). This results in a difference in measurement of approximately  $180^{\circ}$  between the two dies, given perfect alignment of each die to the target magnet.

This phenomenon can be counteracted by subtracting the offset using a microprocessor. Alternatively, compensation for the difference between the two dies can be made using the EEPROM for setting the reference angle.

## **Programing Modes**

The EEPROM can be programmed through the dedicated SPI pins or via Manchester encoding on the VCC pin, which allows process coefficients to be entered and options to be selected.

NOTE: EEPROM programming also requires the VCC line to be pulsed, which could adversely affect other devices if powered from the same line. The EEPROM provides persistent storage of final parameters at the end of the line.

## **SPI System-Level Timing**

The A1337 outputs a new angle measurement every  $t_{ANG} \mu s$ . In high-RPM mode, the A1337 outputs a new angle measurement every  $t_{ANG} \mu s$ , with an effective resolution of 10 bits. There is, however, a latency of  $t_{LAT}$ , from when the rotating magnet is sampled by the CVH to when the sampled data has been completely transmitted over the SPI interface. Because an SPI interface read command is not synchronous with the CVH timing, but is polled by the external host microcontroller, the latency can vary. For single back-to-back SPI transactions (where the first transaction is sending the read register 0x0 command and the second is retrieving the angle data), the following scenarios are possible:

- Worst case: 2 CVH cycles + 2 SPI cycles
- Best case: 1.5 SPI cycles; 2 μs, assuming a 10 MHz SPI clock

## Power-Up

Upon applying power to the A1337, the device automatically runs through an initialization routine. The purpose of this initialization is to ensure that the device comes up in the same predictable operating condition every power cycle. This initialization routine takes a finite amount of time to complete, which is referred to as power-on time,  $t_{\rm PO}$ .

The A1337 wakes up in a default state that sets all SPI registers to their default value. It is important to note that, regardless of the state of the device before a power cycle, the device repowers with the default values. For example, on every power-up, the device powers up in the mode set in the EEPROM bit RPM. The state of the EEPROM is unchanged.

## **Full-Power Mode**

In full-power mode, the IC draws maximum current (nominally 8.25 mA; for more details, refer to the full-power mode supply current specification) to operate its full feature set, and updates the angle output register at the fastest rate, as selected by RPM mode and AVG settings (for more details, refer to the Programming Manual available on the Allegro software portal).



### **Low-Power Mode**

Low-power mode is useful for battery-powered applications where the task of tracking the target rotation can be delineated into one of two mission modes—The first mission mode is similar to an angle-tracking mode, where the sensor tracks the output at full bandwidth and provides its measure of the angular output at full resolution. The second mission mode can be considered as a turns-tracking mode. In this mode, the sensor does not need to track the angle at full resolution—It is sufficient to track the turns-count value of the target. The size of one turns-count unit can be preselected via EEPROM setting in the A1337 to be either 180 degrees or 45 degrees. The A1337 tracks  $\pm 1280$  turns in both directions. In low-power mode, the A1337 is mostly held in a lower-quiescent-current consumption state. The IC does not provide typical angle readings over the SPI or SENT interfaces, but wakes up periodically to check for the occurrence of turns counts. The off-time of the low-power mode operation can be adjusted by the user based on the application, by programming on-chip EEPROM memory. Average  $I_{CC}$  in  $\mu A$  versus the programmable off-time t<sub>OFF</sub> is shown in Figure 7.



Figure 7: A1337 Average I<sub>CC</sub> vs. t<sub>OFF</sub>, Measured at 150°C

## **Transport Mode**

Certain battery-powered applications require especially low power consumption from the IC during long-term storage and/or transportation (for example, when a new car is being transported from the assembly line to the dealer). To meet this need, the A1337 features an ultralow-power mode called transport mode. Transport mode is used to put the A1337 into a deep-sleep state for ultralow power consumption. When in this mode, the sensor IC does not track angle or turns counts. Typically, the IC consumes 30  $\mu A$  of current per die when in transport mode.

## **WAKE Pin**

The A1337 also offers a WAKE input pin. This pin is intended to wake up the device from low-power mode in special cases where the motor acceleration is too high and the system cannot afford to wait for the entire low-power sleep time to expire before the next periodic wakeup. When the voltage threshold on the WAKE pin exceeds  $V_{\text{WAKE(HITH)}}$ , the IC wakes up from low-power mode and begins to track turns as it would in full-power mode. This pin is usually connected to a filtered version of the back-EMF voltage signal from the motor being used. This allows fast feedback from the motor to the turns-count circuit in the case of high-acceleration events.



## **Transitioning Between Modes**

The A1337 is designed so that it can transition between full-power mode (FPM), low-power mode (LPM), and transport mode (TM) based on either a command from the system microcontroller, by magnetic target rotation, or by exceeding the WAKE pin threshold,  $V_{WAKE(HITH)}$ . This dual scheme ensures that valuable turns-count (TC) data is not lost due to the target rotating too quickly while the sensor is in low-power mode.

To better understand this, consider a few scenarios based on the state diagram shown in Figure 8, as well as the information shown in Table 2. If the sensor is powered up and in FPM, it is able to provide all the functionality described under the FPM column in Table 2. If the controller then determines that, to save power, it should enter LPM, all the conditions outlined in branch A of Figure 8 must be satisfied before it can enter LPM. In other words, the A1337

SPI lines must be held low for >50  $\mu$ s, the WAKE pin voltage on the A1337 IC must be lower than the threshold  $V_{WAKE(LOTH)}$ , and the target rpm of the magnet must be lower than an average speed  $S_{AWAKE(TH)}$ . If all these conditions are met, the IC transitions into LPM. While in LPM, the IC is able to support the TC tracking functionality described in Table 2.

If the system needs to wake up from LPM and reenter FPM, it must then satisfy any one of the conditions outlined in branch B of Figure 8—in other words, it must initiate activity on the SPI pins, rotate the target faster than  $S_{AWAKE(TH)}$ , or apply a voltage higher than  $V_{WAKE(LOTH)}$  on the WAKE pin.

In a similar manner, the system can navigate between FPM, LPM, and TM, by meeting the appropriate conditions specified by branches A, B, C, or D of the state diagram.



Figure 8: Operating Mode State Diagram

**Table 2: Mode States** 

|                            | Full-Power Mode<br>(FPM)           | Low-Power Mode<br>(LPM)                     | Transport Mode<br>(TM)                      |
|----------------------------|------------------------------------|---------------------------------------------|---------------------------------------------|
|                            | Available communication protocols: | Available communication protocols:          | Available communication protocols:          |
|                            | SPI 4-wire                         | Not applicable                              | Not applicable                              |
|                            | • SENT                             |                                             |                                             |
| Angle Sensor Functionality | Manchester code                    |                                             |                                             |
| l unctionality             | Available angle output data:       | Available angle output data:                | Available angle output data:                |
|                            | 12-bit absolute angle value        | Turns-count (TC) [1]                        | Not applicable                              |
|                            | Turns-count (TC)                   |                                             |                                             |
| Current<br>Consumption     | 8.5 mA nominal per die             | 55 μA nominal per die<br>100× power savings | 30 μA nominal per die<br>280× power savings |

[1] During LPM, TC values are tracked. Upon exiting LPM, TC values become read-only.



## **User-Programmable Features for Low-Power Mode and Turns Counting**

The A1337 allows programmability of its LPM function. For instance, the IC provides the ability to select the size of its turnscount. Two choices are available: 180° or 45°. This feature is selectable via the TC1 bit in EEPROM address 0x15, bit 18. In a similar manner, other functions of the LPM operation can also be programmed in EEPROM. These features and the default values are summarized in Table 3.

**Table 3: User-Programmable Features** 

| Field                            | EEPROM<br>Address | Size<br>(bits) | Default <sup>[1]</sup><br>(Binary,<br>Decimal)      | Value | Function                                                                                                                                                                                                      |
|----------------------------------|-------------------|----------------|-----------------------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TC1                              | 0x15, bit 18      | 1              | (0)                                                 | 0     | 180-degree turns-count.                                                                                                                                                                                       |
| 101                              | OX 15, DIL 16     | ı              | (0) <sub>2</sub>                                    | 1     | 45-degree turns-count.                                                                                                                                                                                        |
| LOW_POWER_OFF_<br>TIMER          | 0x15, bit 17:10   | 8              | (00110000) <sub>2</sub> ,<br>(48) <sub>10</sub>     | _     | Sets LPM off-time from ~2 ms to ~500 ms, in 2 ms steps.                                                                                                                                                       |
| NORMAL_POWER_<br>SPEED_TIMER     | 0x15, bit 9:0     | 9              | (0010011101) <sub>2</sub> ,<br>(157) <sub>10</sub>  | _     | Sets the time interval over which the angular velocity of the target is measured. To ensure proper operation as specified in the datasheet, the default value is the recommended setting for this parameter.  |
| NORMAL_POWER_<br>ANGLE_THRESHOLD | 0x16, bit 22:12   | 11             | (00000011010) <sub>2</sub> ,<br>(26) <sub>10</sub>  | _     | Sets the maximum allowable angle displacement over the time set by NP_SPEED_TIMER. To ensure proper operation as specified in the datasheet, the default value is the recommended setting for this parameter. |
| LOW_POWER_<br>ANGLE_THRESHOLD    | 0x16, bit 10:0    | 11             | (01010101010) <sub>2</sub> ,<br>(682) <sub>10</sub> | _     | Sets the maximum allowable angle displacement over the time set by LP_OFF_TIMER. To ensure proper operation as specified in the datasheet, the default value is the recommended setting for this parameter.   |

<sup>[1]</sup> Default values for LP\_OFF\_TIMER, NP\_SPEED\_TIMER, NP\_ANGLE\_THRESHOLD, and LP\_ANGLE\_THRESHOLD are for angular motion with constant acceleration (max acceleration  $6000^{\circ}/s^2$ ) and  $t_{OFF} = 98$  ms.



### MANCHESTER SERIAL INTERFACE

To facilitate addressable device programming when using the unidirectional SENT output mode with no need for additional wiring, the A1337 incorporates a serial interface on the VCC line.

NOTE: The A1337 may be programmed via the SPI interface, with additional wiring connections. For detailed information about part programming, refer to the A1337 Programming Manual available on the Allegro software portal.

This interface allows an external controller to read and write registers in the A1337 EEPROM and volatile memory. The device uses a point-to-point communication protocol, based on Manchester encoding per G.E. Thomas (a rising edge indicates a 0 and a falling edge indicates a 1), with address and data transmitted MSB first. The addressable Manchester code implementation uses the logic states of the SA0 (SPI  $\overline{CS}$  pin)/SA1 (SPI SCLK pin) to set address values for each die. In this way, individual communication with up to four A1337 dies is possible.

To prevent any undesired programming of the A1337, the serial interface can be disabled by setting the disable Manchester bit (0x19, bit 18) to a 1. With this bit set, the A1337 ignores any Manchester input on VCC.

## **Entering Manchester Communication Mode**

Provided the disable Manchester bit is not set in EEPROM, the A1337 continuously monitors the VCC line for valid Manchester commands. The part takes no action until a valid Manchester access code is received.

There are two special Manchester code commands used to activate or deactivate the serial interface and specify the output format used during read operations:

- Manchester Access Code: Enters Manchester communication mode; Manchester code output on the SENT pin.
- 2. Manchester Exit Code: Returns the SENT pin to typical (angle data) output format.

Once the Manchester communication mode is entered, the SENT output pin ceases to provide angle data, which interrupts any data transmission in progress.

## **Transaction Types**

The A1337 receives all commands via the VCC pin and responds to read commands via the SENT pin, as shown in Figure 9. This implementation of Manchester encoding requires the communication pulses to be within a high ( $V_{MAN(H)}$ ) and low ( $V_{MAN(L)}$ ) range of voltages on the VCC line. Writing to EEPROM is supported by two high-voltage pulses on the VCC line.

Each transaction is initiated by a command from the controller; the A1337 does not initiate any transactions. Two commands are recognized by the A1337: write and read.

## Writing to EEPROM

When a write command requires writing to nonvolatile EEPROM, after the write command, the controller must also send two programming pulses—high-voltage strobes—via the VCC pin. These strobes are detected internally, allowing the A1337 to boost the voltage on the EEPROM gates. For specific details about sensor programming and protocols, refer to the Programming Manual available on the Allegro software portal.



Figure 9: Top-Level Programming Interface



## **Manchester Interface Reference**

Table 4: Manchester Interface Protocol Characteristics [1]

| Characteristics                        | Symbol                  | Note                                                                                                            | Min.                    | Тур. | Max.                   | Unit |
|----------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------|------|------------------------|------|
| INPUT/OUTPUT SIGNAL TIMING             | i                       |                                                                                                                 |                         |      |                        |      |
| Bit Rate                               |                         | Defined by the input message bit rate sent from the external controller                                         | 4                       | -    | 50                     | kbps |
| Bit Time                               |                         | Data bit pulse width at 4 kbps                                                                                  | 243                     | 250  | 257                    | μs   |
| Bit Time                               | t <sub>BIT</sub>        | Data bit pulse width at 100 kbps                                                                                | 9.5                     | 10   | 10.5                   | μs   |
| Bit Time Error                         | err <sub>TBIT</sub>     | Deviation in t <sub>BIT</sub> during one command frame                                                          | -11                     | -    | +11                    | %    |
| Write Delay                            | t <sub>WRITE(E)</sub>   | Required delay from the end of the second EEPROM program pulse to the leading edge of a following command frame | V <sub>CC</sub> < 6.0 V | -    | -                      | _    |
| Read Delay                             | t <sub>START_READ</sub> | Delay from the trailing edge of a read command frame to the leading edge of the read acknowledge frame          | ½ × t <sub>bit</sub>    | -    | ³⁄₄ × t <sub>bit</sub> | μs   |
| EEPROM PROGRAMMING PULS                | SE .                    |                                                                                                                 |                         |      |                        |      |
| EEPROM Programming Pulse<br>Setup Time | t <sub>sPULSE(E)</sub>  | Delay from last bit cell of write command to start of EEPROM programming pulse                                  | 40                      | -    | _                      | μs   |
| Pulse High Time                        | t <sub>PULSE(H)</sub>   | Time above minimum pulse voltage                                                                                | 8                       | 10   | 11                     | ms   |
| Rise Time                              | t <sub>r</sub>          | 10% to 90% of minimum pulse level                                                                               | 300                     | _    | _                      | μs   |
| Fall Time                              | t <sub>f</sub>          | 10% to 90% of minimum pulse level                                                                               | 60                      | _    | _                      | μs   |
| Pulse Voltage                          | V <sub>PULSE</sub>      | Applied on VCC Line                                                                                             | 18                      | 19   | 19.5                   | V    |
| Separation Time                        | t <sub>PULSE(f-r)</sub> | Timing between first pulse dropping below 6 V and second pulse rising above 6 V                                 | 0.002                   | -    | 50                     | ms   |
| INPUT SIGNAL VOLTAGE                   |                         |                                                                                                                 |                         |      |                        |      |
| Manchester Code High Voltage           | V <sub>MAN(H)</sub>     | Applied to VCC line                                                                                             | 7.8                     | _    | _                      | V    |
| Manchester Code Low Voltage            | V <sub>MAN(L)</sub>     | Applied to VCC line                                                                                             | -                       | _    | 6.3                    | V    |
| OUTPUT SIGNAL VOLTAGE (Ap              | plied on SENT           | Line)                                                                                                           |                         |      |                        |      |
| Manahastar Cada High Valtaga           | V                       | Minimum R <sub>pullup</sub> = 5 kΩ                                                                              | 0.9 × V <sub>S</sub>    | -    | _                      | V    |
| Manchester Code High Voltage           | V <sub>MAN(H)</sub>     | Maximum $R_{pullup}$ = 50 kΩ                                                                                    | 0.7 × V <sub>S</sub>    | -    | -                      | V    |
| Manchester Code Low Voltage            | V <sub>MAN(L)</sub>     | $5 k\Omega \le R_{pullup} \le 50 k\Omega$                                                                       | _                       | _    | 0.2                    | V    |

<sup>[1]</sup> Determined by design.



## **SENT Output Mode**

### (A1337LLETR-DD-T, A1337LLETR-T options)

The SENT output converts the measured magnetic field angle to a binary value mapped to the full-scale output (FSO) range of 0 to 4095, shown in Figure 10. This data is inserted into a binary pulse message, referred to as a frame, that conforms to the SENT data transmission specification (SAE J2716 JAN2010).

The SENT frame may be configured via EEPROM. The A1337 may operate in one of three broadly defined SENT modes (for details on SENT modes and settings, see the A1337/8 Programming Manual).

- SAE J2716 SENT: Free-streaming SENT frame in accordance with industry specification.
- Triggered SENT (TSENT): User-defined sampling and retrieval.
- Shared SENT: Allows multiple devices to share a common SENT line. Devices may either be directly addressed (addressable SENT or ASENT) or sequentially polled (sequential SENT or SSENT).



Figure 10: Angle is Represented as a 12-Bit Digital Value



Figure 11: Allegro-Proprietary SENT Protocol Allows Multiple Parts to Share One Common Output Bus



#### SENT MESSAGE STRUCTURE

Data within a SENT message frame is represented as a series of nibbles, with the following characteristics:

- Each nibble is an ordered pair of a low-voltage interval followed by a high-voltage interval.
- The low-voltage interval acts as the delimiting state, which acts as a boundary between each nibble. The length of this low-voltage interval is fixed at 5 ticks.
- The high-voltage interval performs the job of the information state and is variable in duration in order to contain the data payload of the nibble.
- The slew rate of the falling edge may be adjusted using the C\_SENT\_DRIVE parameter.

The duration of a nibble is denominated in ticks. The period of a tick is set by the C\_TICK\_TIME parameter. The duration of the nibble is the sum of the low-voltage interval plus the high-voltage interval.

The parts of a SENT message are arranged in the following required sequence (see Figure 13):

- 1. **Synchronization and Calibration:** Flags the start of the SENT message.
- **2. Status and Communication Nibble:** Provides A1337 status and the optional serial data determined by the setting of the SENT\_SERIAL parameter.
- 3. Data: Angle data and optional data.
- 4. CRC: Error checking.
- Pause Pulse (optional): Fill pulse between SENT message frames.



Figure 12: General Value Formation for SENT 0000 (left), 1111 (right)

#### **Table 5: Nibble Composition and Value**

| Q                           | uantity of Tick              | (S    | Pinom/                     | Decimal             |
|-----------------------------|------------------------------|-------|----------------------------|---------------------|
| Low-<br>Voltage<br>Interval | High-<br>Voltage<br>Interval | Total | Binary<br>(4-Bit)<br>Value | Equivalent<br>Value |
| 5                           | 7                            | 12    | 0000                       | 0                   |
| 5                           | 8                            | 13    | 0001                       | 1                   |
| 5                           | 9                            | 14    | 0002                       | 2                   |
| •                           | •                            | •     | •                          | •                   |
| 5                           | 21                           | 26    | 1110                       | 14                  |
| 5                           | 22                           | 27    | 1111                       | 15                  |



Figure 13: General Format for SENT Message Frame



# Precision, Hall-Effect Angle Sensor IC with SPI and SENT Outputs

### Table 6: EEPROM Registers Map (Factory Reserved Registers Not Shown)

| EADD | 04-4-     |      |                                  |     |     |     |                         |     |        |        |      |        | Bits                      |       |        |      |    |        |        |        |        |        |    |        |      |
|------|-----------|------|----------------------------------|-----|-----|-----|-------------------------|-----|--------|--------|------|--------|---------------------------|-------|--------|------|----|--------|--------|--------|--------|--------|----|--------|------|
| EADR | State     | 23   | 22                               | 21  | 20  | 19  | 18                      | 17  | 16     | 15     | 14   | 13     | 12                        | 11    | 10     | 9    | 8  | 7      | 6      | 5      | 4      | 3      | 2  | 1      | 0    |
| 0x15 | LP_CFG1   |      |                                  | RES |     |     | TC1 LOW_POWER_OFF_TIMEF |     |        |        |      |        | ΓIMER                     |       |        |      |    | N      | IORMAL | _POWE  | R_SPEE | D_TIME | R  |        |      |
| 0x16 | LP_CFG2   | RES  | RES NORMAL_POWER_ANGLE_THRESHOLD |     |     |     |                         |     |        |        |      | RES    | LOW_POWER_ANGLE_THRESHOLD |       |        |      |    |        |        |        |        |        |    |        |      |
| 0x17 | SENT_CFG  | ZS   | SS                               | SM  | PO  | IS  | RES                     | S   | CN_MOD | E      | D.   | ATA_MC | DE                        | SE    | NT_MOI | DE   |    |        | TICK   | TIME   |        |        | SE | NT_DRI | ιVE  |
| 0x18 | CUST_CFG1 |      | RES                              | •   | CIS | DA  | MA                      | XID | NS     | FA     | U_IN | T_ST   | PW_U                      | IP_ST |        |      |    | MI     | SSING_ | MAG_TH | HRESHO | DLD    |    |        |      |
| 0x19 | CUST_CFG2 | LOCK | LOCK RES MAND SCRC RPMD          |     |     |     |                         |     | ,      | AVERAG | E    | POL    |                           |       |        |      | ,  | ANGLE_ | OFFSET |        |        |        |    |        |      |
| 0x1E | ERM       |      |                                  |     |     | RES | •                       | MA  |        |        |      | MAN    | UV                        | LBST  | CVHST  | GOVF | AH | AL     | EU     | ES     | TR     | TRNO   | IE | MAGM   | BATD |
| 0x1F | CUST2     |      | CUST_EEP                         |     |     |     |                         |     |        |        |      |        |                           |       |        |      |    |        |        |        |        |        |    |        |      |



## Precision, Hall-Effect Angle Sensor IC with SPI and SENT Outputs

## **Diagnostics**

The A1337 was designed with ISO 26262 requirements in mind and supports a number of on-chip self diagnostics to enable the host microcontroller to assess the operational status of each die. For example, each die can be user-configured for logic built-in self-test (LBIST) evaluation to ensure the digital circuits are operational. Upon completion of an LBIST operation, the A1337 sets a pass/fail LBIST status flag in the device error (ERR) register.

Each A1337 die also supports several diagnostic features and status flags, accessible via a SPI read of the ERR register, to let the user know if any issues are present with the A1337 or associated magnetic system, as shown in Table 7.

In addition, each die on the A1337 supports an on-chip userinitiated diagnostic (CVH self-test) mode that tests the entire signal path, including the front end CVH sensing circuitry.

#### **USER-INITIATED DIAGNOSTICS**

Each die on the A1337 can be independently controlled by a microcontroller to enter its CVH self-test mode via SPI or SENT.

When a CVH self-test mode operation is requested by the microcontroller, the respective die initiates a test mode sequence whereby it sequentially applies an internal constant bias current to every contact element in the CVH ring. As each element in the CVH ring is sequentially biased, an angle measurement is calculated.

The time to complete one revolution around the CVH ring and calculate and store incremental angle measurements is  $t_{CVHST}$ .

**Table 7: Diagnostic Capabilities** 

| Diagnostic/ Protection                | Description                                                                   | Output State                                                                                                |
|---------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|
| Loss of V <sub>CC</sub>               | Determine if battery power was lost.                                          | BATD error flag is set; see the ERR (Error) Register section.                                               |
| Reverse V <sub>CC</sub> Condition     | Current limiting (VCCx pin).                                                  | Output below GND.                                                                                           |
| MISO/SENT Short to VCC                | Current limiting (MISOx pin).                                                 | MISO/SENT line: Pulled up to $V_{pullup}$ .<br>Should not be tied to VCC if $V_{CC} > 5.5 V$ .              |
| MISO/SENT Short to Ground             | Current limiting (MISOx pin).                                                 | MISO/SENT line: Pulled up to GND.                                                                           |
| Logic Built-In Self-Test (LBIST)      | 70% coverage for 10 ms BIST of all digital circuitry.                         | Error flags set in SPI message when errors are detected; see the ERR2 (Error2) Register section.            |
| Signal Path Diagnostics               | User-controlled advanced CVH and full signal path diagnostics.                | Error flags set in SPI message when errors are detected; see the ERR2 (Error2) Register section.            |
| Internal Error                        | Monitors digital logic for proper function.                                   | IERR error flag is set; see the ERR (Error) Register section.                                               |
| Missing Magnet                        | Monitors magnet field level in case of mechanical failure.                    | MAGM error flag is set; see the ERR (Error) Register section.                                               |
| EEPROM Error Detection and Correction | Detection of single- and dual-bit error, and correction of single-bit error.  | Error flags set in SPI message when errors are detected or corrected; see the ERR (Error) Register section. |
| V <sub>CC</sub> Low Flag              | Asserted when V <sub>CC</sub> < V <sub>UVLOTH</sub> .                         | Bit 2 of SPI output on MISO is set high. For more details, see the Programming Manual.                      |
| Temperature Out of Range              | Die temperature has exceeded acceptable range.                                | For more details, see the ERR (Error) Register section.                                                     |
| Redundancy                            | Dual-die version of the A1337 provides redundant sensors in the same package. |                                                                                                             |



### SERIAL INTERFACE STRUCTURE

The serial interface contains the primary serial interface (PSI) registers and the restricted extended addressing registers. The PSI fields are used by the host for routine communication with the A1337, such as retrieving current angle, turns-count, error, and status data, and managing certain configuration settings. For information on extended addressing and EEPROM access, see the A1337 Programming Manual available on the Allegro software portal.

Table 8: Primary Serial Interface Registers (Reserved Registers Not Shown)

| Address (Hex) | Name (Symbol)      | Usage                                                                                                |
|---------------|--------------------|------------------------------------------------------------------------------------------------------|
| 0x00          | Angle Output (ANG) | Read out current angle (Note: 12-bit angle output located MSB first, in bits12:1; bit 0 is always 0) |
| 0x02          | Turns Count (TRN)  | Read out current turns count (A1337 only); bits 11:0                                                 |
| 0x04          | Error (ERR1)       | Read out error flags                                                                                 |
| 0x05          | Error (ERR2)       | Read out error flags                                                                                 |
| 0x08          | Control (CTRL)     | Read or write configuration commands                                                                 |
| 0x0F          | Key Code (KEY)     | Write the key code to enable access to extended addressing registers                                 |

Table 9: Primary Serial Interface Registers Bits Map (Reserved Registers Not Shown)

| Serial  | Register |    |                                |    |   |    | Addre               | ssed Byte | (MSB) |       |       |      |      |      |  |  |
|---------|----------|----|--------------------------------|----|---|----|---------------------|-----------|-------|-------|-------|------|------|------|--|--|
| Address | Symbol   | 12 | 11                             | 10 | 9 | 8  | 7                   | 6         | 5     | 4     | 3     | 2    | 1    | 0    |  |  |
| 0x00    | ANG      |    |                                |    |   | 1A | NGLE OU             | TPUT (12: | 1)    |       |       |      |      | 0    |  |  |
| 0x02    | TRN      | -  | 10/410_00011                   |    |   |    |                     |           |       |       |       |      |      |      |  |  |
| 0x04    | ERR      | -  | EEP2 EEP1 TMP TRNO IERR MAGM E |    |   |    |                     |           |       |       |       | BATD |      |      |  |  |
| 0X05    | ERR2     | _  | _                              | _  | _ | -  | _                   | MANER     | RES3  | LBIST | CVHST | RES2 | RES1 | RES0 |  |  |
| 0x08    | CTRL     | _  | _                              | _  | _ | _  | STS TRST RPM TEN EF |           |       |       |       |      |      |      |  |  |
| 0x0F    | KEY      | -  | _                              | _  | _ | _  | KEY_CODE            |           |       |       |       |      |      |      |  |  |



## ANG (Angle Output) Register

Address: 0x00

| Address |              |     |     |     |     |     | 0x00 |     |     |     |     |     |   |
|---------|--------------|-----|-----|-----|-----|-----|------|-----|-----|-----|-----|-----|---|
| Bit     | 12           | 11  | 10  | 9   | 8   | 7   | 6    | 5   | 4   | 3   | 2   | 1   | 0 |
| Name    | ANGLE_OUTPUT |     |     |     |     |     |      |     |     |     |     |     |   |
| R/W     | R            | R   | R   | R   | R   | R   | R    | R   | R   | R   | R   | R   | R |
| Value   | 0/1          | 0/1 | 0/1 | 0/1 | 0/1 | 0/1 | 0/1  | 0/1 | 0/1 | 0/1 | 0/1 | 0/1 | 0 |
| Reset   | 0            | 0   | 0   | 0   | 0   | 0   | 0    | 0   | 0   | 0   | 0   | 0   | 0 |

Stores data on current angle reading.

### **ANGLE OUTPUT [12:1] Current Angle**

Most recent angle reading. Value is unsigned, stored in bits 12:1 (bit 0 defaults to 0). As the target turns, the angle value increases or decreases according to the rotational polarity setting in EEPROM (CUST\_CFG2 register, POL bit).

| Bit  | Value | Description            |
|------|-------|------------------------|
| 12:1 | 0/1   | Current angle reading. |

## **TRN (Turns Count) Register**

Address: 0x02

| Address |    | 0x02          |     |     |     |     |     |     |     |     |     |     |     |  |  |  |
|---------|----|---------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|--|--|--|
| Bit     | 12 | 11            | 10  | 9   | 5   | 4   | 3   | 2   | 1   | 0   |     |     |     |  |  |  |
| Name    | -  | - TURNS_COUNT |     |     |     |     |     |     |     |     |     |     |     |  |  |  |
| R/W     | -  | R             | R   | R   | R   | R   | R   | R   | R   | R   | R   | R   | R   |  |  |  |
| Value   | Х  | 0/1           | 0/1 | 0/1 | 0/1 | 0/1 | 0/1 | 0/1 | 0/1 | 0/1 | 0/1 | 0/1 | 0/1 |  |  |  |
| Reset   | 0  | 0             | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |

Stores data on cumulative target full turns count.

## TURNS\_COUNT [11:0] Cumulative Turns Count

Most recent net accumulated turns count. A turn is counted at each crossing of: the zero-angle and 180-degree points, or the zero-angle and incremental 45-degree points. As the target turns, the count value increases or decreases according to the rotational polarity setting in EEPROM (CUST\_CFG register, POL bit). Turns-count threshold can be set to either 45 degrees or 180 degrees, based on the setting of EEP 0x15, bit 18 (TC1, 1 = 45 degrees, 0 = 180 degrees).

| Bit  | Value | Angle Value (Ab   | solute Degrees)   | Descri                   | ption                     |
|------|-------|-------------------|-------------------|--------------------------|---------------------------|
| 11:0 | 0/1   | EEP 0x15,         | EEP 0x15,         | Two's complement current | turns count, for example: |
| 11.0 | 0/1   | Bit 18, (TC1) = 0 | Bit 18, (TC1) = 1 | Turns Count              | Field Bits Value          |
|      |       | 0                 | 0                 | 0                        | 0000 0000 0000            |
|      |       | 180               | 45                | +1                       | 0000 0000 0001            |
|      |       | 230400            | 57600             | +1280                    | 0101 0000 0000            |
|      |       | -180              | <b>-4</b> 5       | -1                       | 1111 1111 1111            |
|      |       | -230400           | -57600            | -1280                    | 1011 0000 0000            |



## Precision, Hall-Effect Angle Sensor IC with SPI and SENT Outputs

### **ERR (Error) Register**

Address: 0x04

| Address |    |    |    |   |   |   | 0x04 |      |     |      |      |      |      |
|---------|----|----|----|---|---|---|------|------|-----|------|------|------|------|
| Bit     | 12 | 11 | 10 | 9 | 8 | 7 | 6    | 5    | 4   | 3    | 2    | 1    | 0    |
| Name    | -  | -  | -  | - | - | - | EEP2 | EEP1 | TMP | TRNO | IERR | MAGM | BATD |
| R/W     | -  | _  | _  | _ | _ | _ | R    | R    | R   | R    | R    | R    | R    |
| Value   | Х  | X  | Х  | Х | Х | Х | 0/1  | 0/1  | 0/1 | 0/1  | 0/1  | 0/1  | 0/1  |
| Reset   | 0  | 0  | 0  | 0 | 0 | 0 | 0    | 0    | 0   | 0    | 0    | 0    | 1    |

Error register. Indicates various current error conditions. When set, can only be cleared via the CTRL register ERST field, hard reset, or power-on reset (see BATD for exception). If any of the error bits are asserted, the error flag on the serial interface becomes asserted. Masking an error bit prevents the bit from asserting the serial interface error flag, but the error bit may still become asserted in this register.

### EEP2 [6] EEPROM Error Flag 2

Uncorrectable dual-bit EEPROM error flag

| Bit | Value | Description                  |  |  |  |  |  |
|-----|-------|------------------------------|--|--|--|--|--|
| 6   | 0     | Error condition not present. |  |  |  |  |  |
|     | 1     | Error condition present.     |  |  |  |  |  |

### EEP1 [5] EEPROM Error Flag 1

Corrected single-bit EEPROM error flag.

| Bit | Value | Description                  |
|-----|-------|------------------------------|
| 5   | 0     | Error condition not present. |
|     | 1     | Error condition present.     |

#### TMP [4] Temperature Out of Range

This bit indicates an error condition when the die temperature has exceeded the acceptable range.

| Bit | Value | Description                  |
|-----|-------|------------------------------|
| 4   | 0     | Error condition not present. |
|     | 1     | Error condition present.     |

#### TRNO [3] Turns-Count Data Overflow

Indicates an overflow in the turns-count output data.

| Bit | Value | Description                  |  |  |  |  |  |
|-----|-------|------------------------------|--|--|--|--|--|
| 3   | 0     | Error condition not present. |  |  |  |  |  |
|     | 1     | Error condition present.     |  |  |  |  |  |

### IERR [2] Internal Error

This bit is set to 1 if an internal logic error condition has been detected. When this bit is set to 1, a general reset is recommended.

| Bit | Value | Description                                     |
|-----|-------|-------------------------------------------------|
| 2   | 0     | No digital logic timer error has been detected. |
|     | 1     | Digital logic timer error has been detected.    |

### MAGM [1] Target Magnet Loss

Monitors target magnet field level to detect field loss due to mechanical failure in the application. Missing magnet field threshold can be customer programmed by writing to EEPROM address 0x18, bits 10:0 (MISSING\_MAG\_THRESHOLD). Allegro programs this to a default value of 100 G, but the customer can readjust this field if desired.

| Bit | Value | Description                  |
|-----|-------|------------------------------|
| 1   | 0     | Error condition not present. |
|     | 1     | Error condition present.     |

## **BATD [0] Power Supply Loss**

Indicates if battery power (VCC supply) was lost. By default, also indicates at expected low-power events: start-up, power-on reset, and after exiting transport mode. Before commencing full-power operation, must be set to 0 by asserting the ERST bit of the CTRL register (unless field is masked in EEPROM by ERM register BATD field).

| Bit | Value | Description                  |
|-----|-------|------------------------------|
| 0   | 0     | Error condition not present. |
|     | 1     | Error condition present.     |



## Precision, Hall-Effect Angle Sensor IC with SPI and SENT Outputs

### ERR2 (Error2) Register

Address: 0x05

| Address | 0x05 |    |    |   |   |   |       |      |       |       |      |      |      |
|---------|------|----|----|---|---|---|-------|------|-------|-------|------|------|------|
| Bit     | 12   | 11 | 10 | 9 | 8 | 7 | 6     | 5    | 4     | 3     | 2    | 1    | 0    |
| Name    | -    | -  | -  | - | - | - | MANER | RES3 | LBIST | CVHST | RES2 | RES1 | RES0 |
| R/W     | _    | -  | -  | _ | - | - | R     | _    | R     | R     | -    | R    | R    |
| Value   | Х    | Х  | Х  | Х | Х | Х | 0/1   | _    | 0/1   | 0/1   | _    | 0/1  | 0/1  |
| Reset   | 0    | 0  | 0  | 0 | 0 | 0 | 0     | _    | 0     | 0     | _    | 0    | 1    |

Error register. Indicates various current error conditions. When set, can only be cleared via the CTRL register ERST field, hard reset, or power-on reset (see BATD for exception). If any of the error bits are asserted, the error flag on the serial interface becomes asserted. Masking an error bit prevents the bit from asserting the serial interface error flag, but the error bit may still become asserted in this register.

### MANER [6] Manchester/SENT Error Flag

Indicates Manchester/SENT Error.

| Bit | Value | Description                  |  |  |  |  |  |
|-----|-------|------------------------------|--|--|--|--|--|
| 6   | 0     | Error condition not present. |  |  |  |  |  |
| 6   | 1     | Error condition present.     |  |  |  |  |  |

**RES2 [2] Factory Reserved Bit** 

**RES1 [1] Factory Reserved Bit** 

**RES0 [0] Factory Reserved Bit** 

### **RES3** [5] Factory Reserved Bit

### LBIST [4] LBIST Error Flag

This bit indicates that the logic built-in self-test (LBIST) failed.

| Bit | Value | Description                  |
|-----|-------|------------------------------|
| 4   | 0     | Error condition not present. |
|     | 1     | Error condition present.     |

## **CVHST [3] Circular Vertical Hall Self-Test**

This bit indicates that the CVH built-in self-test (CVHST) failed.

| Bit | Value | Description                  |  |  |  |  |  |
|-----|-------|------------------------------|--|--|--|--|--|
| 3   | 0     | Error condition not present. |  |  |  |  |  |
|     | 1     | Error condition present.     |  |  |  |  |  |



## Precision, Hall-Effect Angle Sensor IC with SPI and SENT Outputs

### CTRL (Control) Register

Address: 0x08

| Address | 0x08 |                 |   |      |      |     |     |      |  |  |
|---------|------|-----------------|---|------|------|-----|-----|------|--|--|
| Bit     | 7    | 7 6 5 4 3 2 1 0 |   |      |      |     |     |      |  |  |
| Name    | -    | _               | - | STST | TRST | RPM | TEN | ERST |  |  |
| R/W     | _    | _               | _ | RW1C | RW1C | R/W | R/W | RW1C |  |  |
| Value   | X    | X               | X | X    | 0/1  | 0/1 | 0/1 | 0/1  |  |  |
| Reset   | 0    | 0               | 0 | 0    | 0    | 0   | 0   | 0    |  |  |

Initialization and operation configuration control command settings.

RW1C: When a 1 is written to the field, the command is immediately executed, and the value returns to zero. When reading the field, this type of field always reads back 0.

### STS [4] Self-Test Start

Commands the A1337 to begin Self-Test(s).

Which self-test is run, is determined by the U\_INIT\_ST field within EEPROM. There are two self-tests:

- Logic Built-In Self-Test (LBIST): Verifies digital gate integrity. This is a modified version of digital scan testing. Requires approximately 10 ms to run, during which time no angle readings can occur.
- CVH Self-Test: Test of the front-end transducer and signal path.
   Requires approximately 40 ms to complete, during which time angle readings are not available.

| Bit | Value | Description                                                                           |  |
|-----|-------|---------------------------------------------------------------------------------------|--|
|     | 0     | Does not trigger self-test.                                                           |  |
| 4   | 1     | Self-test is triggered based on preselected options in the U_INIT_ST field of EEPROM. |  |

### **TRST [3] Turns Count Reset**

Commands the A1337 to clear the value in the TRN register (0x02).

| Bit | Value | Description              |  |
|-----|-------|--------------------------|--|
| 2   | 0     | Turns counter reset.     |  |
| 3   | 1     | Turns counter not reset. |  |

### RPM [2] RPM Operating Mode (see Programming Manual)

This field is populated on power-up by the EEPROM field RPMD. This field can be written during operation to temporarily override the EEPROM. On the next power cycle, this field resets to the value determined by the EEPROM field RPMD. To enable internal averaging, this bit must be a 1.

| E | 3it | Value                           | Description                 |  |
|---|-----|---------------------------------|-----------------------------|--|
|   | 0   | Internal Averaging not allowed. |                             |  |
|   | 2   | 1                               | Internal Averaging allowed. |  |

### **TEN [1] Low Power Mode Select**

Determines operational mode at power-on reset. Determines whether device enters the standard low-power mode or the transport mode on the next low-power-cycle request.

| Bit | Value | Description     |  |
|-----|-------|-----------------|--|
| 1   | 0     | Low Power Mode. |  |
|     | 1     | Transport Mode. |  |

### **ERST [0] Error Flags Reset**

A feature to clear the values in the ERR register (0x04).

| Bit | Value | Description               |
|-----|-------|---------------------------|
| 0   | 0     | ERR register not cleared. |
|     | 1     | ERR register cleared.     |





Figure 14: User-Interface Diagnostic Diagram

### **APPLICATION INFORMATION**

## **Serial Interface Description**

The A1337 features SPI and SENT interfaces. The following figures show some typical application circuits for using the A1337 with these interfaces.

## **Calculating Target Zero-Degree Angle**

When shipped from the factory, the default angle value when oriented as shown in Figure 15, is approximately 21° (201° on the second die). In some cases, the end user may want to program an angle offset in the A1337 to compensate for variation in magnetic assemblies or for applications that require absolute system-level readings.

The internal algorithm for computing the output angle is: Equation 3:

$$Angle_{OUT} = Angle_{RAW} - Reference Angle$$
.

The procedure to "zero out" the A1337 is quite simple. During final application calibration and programming, position the magnet above the A1337 in the required zero-degree posi-

tion, and read the angle from the A1337 using the SPI interface (Angle<sub>OUT</sub>). From this angle, the reference angle required to program the A1337 can be computed as:

Equation 4:

 $Reference\ Angle = Angle_{OUT}$ .

## **Bypass Pins Usage**

The bypass pins are required for proper operation of the device. A  $0.1~\mu F$  capacitor should be placed in very close proximity to each of the bypass pins.

When using the SPI communication protocol, the A1337 has the ability to support host microcontroller inputs with voltage input high ( $V_{IH}$ ) thresholds of 2 V (minimum). This option only requires BYP1 to be populated with a 0.1  $\mu$ F capacitor.

By using an optional second bypass capacitor on the BYP2 pins, the A1337 can also support host microcontroller inputs with voltage input high ( $V_{IH}$ ) thresholds of 2.5 V (minimum). This option requires that both the BYP1 pin and the BYP2 pin be populated with 0.1  $\mu$ F capacitors, and that the appropriate EEPROM con-

Target alignment for default angle setting

- Target rotation axis intersects primary die
- Sets primary die 21° default point
- Sets secondary die 201° default point (Example shows element E1 as primary die and element E2 as secondary die)



Figure 15: Orientation of Magnet Relative to Primary and Secondary Die



Figure 16: Hall Element Located Off-Center within the Device Body

(For reference dimensions, refer to the Package Outline Drawing.)



figuration bit be enabled. For availability of parts with elevated SPI output levels, contact Allegro.

The bypass pins are not intended to be used to source external components. To assist with PCB layout, see the Operating Characteristics table for output voltage and current requirements.

## **Changing Sampling Modes**

The A1337 features a high -RPM sampling mode and a low-RPM sampling mode. The default power-on state of the A1337 is loaded from EEPROM. To configure the A1337 to low-RPM mode, set the operating mode to low-RPM mode by writing a logic 1 to bit 2 (RPM) of the configuration commands (CTRL) register, via the SPI interface.

## **Magnetic Target Requirements**

The A1337 is designed to operate with magnets constructed with a variety of magnetic materials, cylindrical geometries, and field strengths, as shown in Table 10. For more detailed information about magnet selection and theoretical error, contact Allegro.



Figure 17: Magnetic Field versus Air Gap For a magnet 6 mm in diameter and 2.5 mm thick

Allegro can provide similar curves for customer application magnets upon request. Larger magnets are recommended for applications that require optimized accuracy performance.

**Table 10: Target Magnet Parameters** 

| Magnetic Material        | Diameter | Thickness |  |
|--------------------------|----------|-----------|--|
|                          | (mm)     | (mm)      |  |
| Neodymium (bonded)       | 15       | 4         |  |
| Neodymium (sintered) [1] | 10       | 2.5       |  |
| Neodymium (sintered)     | 8        | 3         |  |
| Neodymium / SmCo         | 6        | 2.5       |  |
| Thickness                |          |           |  |
| 1                        | Diameter | •         |  |

<sup>[1]</sup> A sintered neodymium magnet with 10 mm (or greater) diameter and 2.5 mm thickness is the recommended magnet for redundant applications.



Figure 18: Angle Error versus Eccentricity



## **Redundant Applications and Alignment Error**

The A1337 is designed to be used in redundant, on-axis applications with a single magnet spinning over the two separate dies that are mounted side-by-side in the same package. One challenge with this configuration is correctly aligning the magnet with the device package, so it is important to be aware of the physical separation of the two dies.

The behavior of alignment error when using a  $\emptyset 10 \text{ mm} \times 2.5 \text{ mm}$  neodymium magnet located 2.7 mm above the branded face of the package is illustrated in Figure 19. The curve shows the relationship between absolute angle error present on the output of the die versus eccentricity of the die relative to the rotation axis of the magnet. The curve is the same for both dies in the package.

The curve provides guidance to determine what the optimal magnet placement should be for a given application. For example, given that the maximum spacing between the two dies is 1 mm, if the center of the magnet rotation is placed at the midpoint between the two dies, each die will have a maximum eccentricity of 0.5 mm.

For applications with reduced accuracy requirements, considering one die the primary and the other die the secondary, the magnet axis of rotation could be positioned directly above the primary die, and thus offset 1 mm from the secondary die, yielding zero alignment error on the primary die, and approximately  $\pm 1^{\circ}$  of error on the secondary die, relative to the primary die, due to geometric mismatch.

## System Timing and Error

The A1337 is a digital system and therefore takes angle samples at a fixed sampling rate. When using a sensing device with a fixed sampling rate to sample a continuously moving target, there will be error introduced that can be simply calculated with the sampling rate of the device and the speed at which the magnetic signal is changing. In the case of the A1337, the input signal is rotating at various speeds, and the sampling rate of the A1337 is fixed at ANG. The calculation would be:

Equation 5:

ANG  $(\mu s) \times angular\ velocity\ (^{\circ}/\mu s)$ .

So, the faster the magnetic object spins, the further behind in angle the output signal seems for a fixed sampling rate.



Figure 19: Demonstration of Magnet to Sensing Element Eccentricity



## CHARACTERISTIC PERFORMANCE DATA



Figure 20: Angle Error over Temperature (300 G)



Figure 21: Angle Drift Relative to 25°C (300 G)



Figure 22: Angle Error over Field Strength



Figure 23: Typical Three-Sigma Angle Noise Over Field Strength





Figure 24: Noise Distribution over Temperature  $(3 \sigma, 300 G)$ 



Figure 25: Noise Performance over Temperature  $(3 \sigma, 300 G)$ 



Figure 26:  $I_{CC}$  Distribution over Temperature ( $I_{CC}$  per die,  $V_{CC}$  = 3.7 V)



Figure 27:  $I_{CC}$  Distribution over Temperature ( $I_{CC}$  per die,  $V_{CC}$  = 16 V)



#### **EMC Reduction**

For applications with stringent EMC requirements, a 100  $\Omega$  resistance should be added to the supply for the device in order to suppress noise. A recommended circuit is shown in Figure 28.



[1] Secondary bypass capacitors only required when using elevated SPI output voltage. Contact Allegro for availability.

Figure 28: Typical Application Diagram (Dual-Die Version) with EMC Suppression Resistor, R<sub>SPLY</sub>, on Supply Line



Figure 29: Hall Element Located Off-Center within Device Body For reference dimensions, refer to the Package Outline Drawings.



## PACKAGE OUTLINE DRAWINGS

## For Reference Only – Not for Tooling Use

(Reference Allegro DWG-0000381, Rev. 1) Dimensions in millimeters

Dimensions exclusive of mold flash, gate burrs, and dambar protrusions Exact case and lead configuration at supplier discretion within limits shown



Figure 30: Package LE, 14-Pin TSSOP



Active Area Depth 0.36 mm REF

For Reference Only – Not for Tooling Use (Reference Allegro DWG-0000381, Rev. 1 and JEDEC MO-153 AD) Dimensions in millimeters Dimensions exclusive of mold flash, gate burrs, and dambar protrusions Exact case and lead configuration at supplier discretion within limits shown



A Terminal #1 mark area

Reference land pattern layout (reference IPC7351 TSOP65P640X120-25M); all pads a minimum of 0.20 mm from all adjacent pads; adjust as necessary to meet application process requirements and PCB layout tolerances; when mounting on a multilayer PCB, thermal vias can improve thermal dissipation (reference EIA/JEDEC Standard JESD51-5)

Branding scale and appearance at supplier discretion

hall elements (E1, E2), corresponding to respective die; not to scale

Active Area Depth 0.36 mm REF



Lines 1, 2: Maximum 10 characters per line

Line 3: Maximum 8 characters per line

Line 1: Part number Line 2: Logo A, 4-digit date code Line 3: Characters 5, 6, 7, 8 of Assembly Lot Number

Figure 31: Package LE, 24-Pin TSSOP

# Precision, Hall-Effect Angle Sensor IC with SPI and SENT Outputs

## **Revision History**

| Number | Date              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|--------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| _      | November 18, 2016 | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 1      | May 26, 2017      | Overall editorial update                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 2      | July 14, 2017     | Updated Figure 14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 3      | January 24, 2018  | Updated Typical Application Diagram (page 4); Low-Power Mode Average Supply Current test conditions and Bypass2 Pin Output Voltage characteristic and test conditions (page 7); PWM Carrier Frequency test conditions, Sent Output Signal maximum value, Logical BIST Coverage versus Time (page 8); Sleep State Period test conditions (page 9); Effective Resolution typical value, footnotes 8-15 (page 10); Overview, Angle Measurement sections (page 11-12); Table 2 (page 15); Manchester Code Low Voltage maximum value (page 18); Table 5 (page 21); Table 6 (page 22); CTRL Register, STS Self-Test Start (page 25); Calculating Target Zero-Degree Angle (page 27); and Figure 23 (page 32). |  |
| 4      | April 4, 2018     | Updated PWM Interface Specifications (page 8); PWM Output section (page 16); EEPROM Registers Map Table (page 21); Serial Interface Structure (pages 23-27); Figures 20 and 22 (pages 32-33).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 5      | January 25, 2019  | Minor editorial updates                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 6      | March 6, 2020     | Minor editorial updates                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 7      | January 15, 2021  | Updated Typical Applications (page 4), MOSI Hold Time value (page 7), Figure 19 (page 19), Table 6 (page 21), and Package Outline Drawing reference numbers (pages 35-36).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 8      | July 30, 2021     | Removed references to PWM output from: Headings (all pages); Text on page 1; Selection Guide (page 2); Table of Contents (page 3); Pinout diagrams and tables (page 5); Operating characteristics (removed PWM interface specification, page 8); Text on page 10 (was page 11 in Rev. 7); Text on page 12 (was page 13 in Rev. 7); PWM section (removed page 16 of Rev. 7); Text on page 27 (was page 29 in Rev. 7); Removed Figure 14 and Figure 15 (as numbered in Rev. 7), Figure 28 (was Figure 30 in Rev. 7)), Table 2, Table 6, and Table 7.                                                                                                                                                      |  |



## Precision, Hall-Effect Angle Sensor IC with SPI and SENT Outputs

### **Revision History**

| Number               | Date                                                                                                                   | Description                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|----------------------|------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 9                    | 9 August 18, 2022 Removed date in association with ISO 26262 (page 20); and Updated Product Outline Drawing (page 34). |                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 10 November 28, 2023 |                                                                                                                        | Changed archaic language (changed normal to typical or full-power, master to controller, and slave to peripheral), corrected response time figure reference (page 9), added hyperlinks to cross-referenced sections, changed many instances of title-case to lowercase font, rewrote sentences written in the future tense, changed footnote symbols to numbers, and made minor editorial corrections throughout (all pages). |  |

Copyright 2023, Allegro MicroSystems.

Allegro MicroSystems reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

Copies of this document are considered uncontrolled documents.

For the latest version of this document, visit our website:

www.allegromicro.com

