# Onsemi

**FIN1101** 

**General Description** 

# **LVDS Single Port High Speed Repeater**

This single port repeater is designed for high speed interconnects

utilizing Low Voltage Differential Signaling (LVDS) technology. It

accepts and outputs LVDS levels with a typical differential output

swing of 330 mV which provides low EMI at ultra low power

dissipation even at high frequencies. It can directly accept multiple

differential I/O including: LVPECL, HSTL, and SSTL-2 for



SOIC8 CASE 751EB



US8 CASE 846AN





- Wide Rail-To-Rail Common Mode Range
- Ultra Low Power Consumption

translating directly to LVDS.

Features

- LVDS Receiver Inputs Accept LVPECL, HSTL, and SSTL-2 Directly
- Power Off Protection
- 7 kV HBM ESD Protection (All Pins)

• Up to 1.6 Gb/s Full Differential Path

- Meets or Exceed the TA/EIA-644-A LVDS Standard
- Packaged in 8–Pin SOIC and US8
- Open Circuit Fail Safe Protection
- These Devices are Pb-Free, Halide Free and are RoHS Compliant

#### **PIN DESCRIPTIONS**

| Pin Name          | Description                  |  |  |
|-------------------|------------------------------|--|--|
| R <sub>IN+</sub>  | Non–Inverting LVDS Inputs    |  |  |
| R <sub>IN-</sub>  | Inverting LVDS Inputs        |  |  |
| D <sub>OUT+</sub> | Non–Inverting Driver Outputs |  |  |
| D <sub>OUT-</sub> | Inverting Driver Outputs     |  |  |
| EN                | Driver Enable Pin            |  |  |
| V <sub>CC</sub>   | Power Supply                 |  |  |
| GND               | Ground                       |  |  |

#### **FUNCTION TABLE**

| Inputs |                  |                  | Outputs           |                   |  |
|--------|------------------|------------------|-------------------|-------------------|--|
| EN     | R <sub>IN+</sub> | R <sub>IN-</sub> | D <sub>OUT+</sub> | D <sub>OUT-</sub> |  |
| Н      | н                | L                | н                 | L                 |  |
| Н      | L                | Н                | L                 | Н                 |  |
| Н      | Fail Sat         | fe Case          | н                 | L                 |  |
| L      | Х                | Х                | Z                 | Z                 |  |

H = HIGH Logic Level X = Don't Care

L = LOW Logic Level

Z = High Impedance

CONNECTION DIAGRAMS





#### **FUCTIONAL DIAGRAM**



#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 4 of this data sheet.

© Semiconductor Components Industries, LLC, 2002 November, 2022 - Rev. 1

Downloaded from Arrow.com.

#### **ABSOLUTE MAXIMUM RATINGS**

| Symbol           | Parameter                                | Rating           |
|------------------|------------------------------------------|------------------|
| V <sub>CC</sub>  | Supply Voltage                           | –0.5 V to +4.6 V |
| V <sub>IN</sub>  | LVDS DC Input Voltage                    | –0.5 V to +4.6 V |
| V <sub>OUT</sub> | LVDS DC Output Voltage                   | –0.5 V to +4.6 V |
| I <sub>OSD</sub> | Driver Short Circuit Current             | Continuous 10 mA |
| T <sub>STG</sub> | Storage Temperature Range                | –65°C to +150°C  |
| ТJ               | Max Junction Temperature                 | 150°C            |
| Т                | Lead Temperature (Soldering, 10 seconds) | 260°C            |
|                  | ESD (Human Body Model)                   | 7000 V           |
|                  | ESD (Machine Model)                      | 300 V            |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

## **RECOMMENDED OPERATING CONDITIONS**

| Symbol          | Parameter                               | Value                                                       |
|-----------------|-----------------------------------------|-------------------------------------------------------------|
| V <sub>CC</sub> | Supply Voltage                          | 3.0 V to 3.6 V                                              |
| T <sub>A</sub>  | Operating Temperature                   | −40°C to +85°C                                              |
| V <sub>ID</sub> | Magnitude of Input Differential Voltage | 100 mV to $V_{CC}$                                          |
| V <sub>IC</sub> | Common Mode Input Voltage               | (0 V + $ VID  / 2$ ) to (V <sub>CC</sub> - $ V_{ID}  / 2$ ) |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

# DC ELECTRICAL CHARACTERISTICS (Over supply voltage and operating temperature ranges, unless otherwise specified)

| Symbol           | Parameter                                                         | Test Conditions                                                                                    | Min                             | Typ<br>(Note 1) | Max                                           | Unit |
|------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|---------------------------------|-----------------|-----------------------------------------------|------|
| V <sub>TH</sub>  | Differential Input Threshold HIGH                                 | See Figure 1; V <sub>IC</sub> = +0.05 V, +1.2 V, or (V <sub>CC</sub> – 0.05 V)                     | _                               | -               | 100                                           | mV   |
| $V_{TL}$         | Differential Input Threshold LOW                                  | See Figure 1; V <sub>IC</sub> = +0.05 V, +1.2 V, or (V <sub>CC</sub> – 0.05 V)                     | -100                            | -               | _                                             | mV   |
| VIH              | Input High Voltage (EN)                                           |                                                                                                    | 2.0                             | -               | V <sub>CC</sub>                               | V    |
| V <sub>IL</sub>  | Input Low Voltage (EN)                                            |                                                                                                    | GND                             | -               | 0.8                                           | V    |
| V <sub>OD</sub>  | Output Differential Voltage                                       | $R_L$ = 100 $\Omega$ , Driver Enabled, See Figure 2                                                | 250                             | 330             | 450                                           | mV   |
| $\Delta V_{OD}$  | V <sub>OD</sub> Magnitude Change from<br>Differential LOW–to–HIGH | R <sub>L</sub> = 100 Ω, Driver Enabled, See Figure 2                                               | -                               | -               | 25                                            | mV   |
| V <sub>OS</sub>  | Offset Voltage                                                    | $R_L$ = 100 $\Omega$ , Driver Enabled, See Figure 2                                                | 1.125                           | 1.23            | 1.375                                         | V    |
| $\Delta V_{OS}$  | Offset Magnitude Change from<br>Differential LOW-to-HIGH          | R <sub>L</sub> = 100 Ω, Driver Enabled, See Figure 2                                               | -                               | -               | 25                                            | mV   |
| I <sub>OS</sub>  | Short Circuit Output Current                                      | D <sub>OUT+</sub> = 0 V & D <sub>OUT-</sub> = 0 V, Driver Enabled                                  | _                               | -3.4            | -6                                            | mA   |
| I <sub>OS</sub>  | Short Circuit Output Current                                      | V <sub>OD</sub> = 0 V, Driver Enabled                                                              | _                               | ±3.4            | ±6                                            | mA   |
| I <sub>IN</sub>  | Input Current (EN, D <sub>INX+</sub> , D <sub>INX-</sub> )        | $V_{IN} = 0 V$ to $V_{CC}$ , Other Input = $V_{CC}$ or $0 V$ (for Differential Inputs)             | -                               | -               | ±20                                           | μΑ   |
| I <sub>OFF</sub> | Power–Off Input or Output Current                                 | $V_{CC} = 0 \text{ V}, \text{ V}_{IN} \text{ or } \text{ V}_{OUT} = 0 \text{ V to } 3.6 \text{ V}$ | _                               | -               | ±20                                           | μΑ   |
| I <sub>CCZ</sub> | Disabled Power Supply Current                                     | Drivers Disabled                                                                                   | _                               | 3.2             | 5.5                                           | mA   |
| I <sub>CC</sub>  | Power Supply Current                                              | Drivers Enabled, Any Valid Input Condition                                                         | _                               | 9.3             | 13.5                                          | mA   |
| I <sub>OZ</sub>  | Disabled Output Leakage Current                                   | Driver Disabled, $D_{OUT+} = 0 V$ to 3.6 V or $D_{OUT-} = 0 V$ to 3.6 V                            | -                               | -               | ±20                                           | μΑ   |
| V <sub>IC</sub>  | Common Mode Voltage Range                                         | $ V_{ID}  = 100 \text{ mV to } V_{CC}$                                                             | 0 V +<br> V <sub>ID</sub>   / 2 | -               | V <sub>CC</sub> –<br>( V <sub>ID</sub>   / 2) | V    |
| C <sub>IN</sub>  | Input Capacitance                                                 | EN Input                                                                                           | _                               | 2.2             | _                                             | pF   |
|                  |                                                                   | Data Input                                                                                         | _                               | 2.0             | _                                             | pF   |
| C <sub>OUT</sub> | Output Capacitance                                                |                                                                                                    | _                               | 2.6             | _                                             | pF   |

1. All typical values are at  $T_A$  = 25°C and with  $V_{CC}$  = 3.3 V.

# **FIN1101**

| Symbol              | Parameter                                       | Test Conditions                                                                                              | Min  | Typ<br>(Note 2) | Max  | Unit |
|---------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------|-----------------|------|------|
| t <sub>PLHD</sub>   | Differential Propagation Delay LOW-to-HIGH      | $R_{L} = 100 \Omega, C_{L} = 5 pF,$                                                                          | 0.75 | 1.1             | 1.75 | ns   |
| t <sub>PHLD</sub>   | Differential Propagation Delay HIGH-to-LOW      | $V_{ID} = 200 \text{ mV to } 450 \text{ mV},$<br>$V_{IC} =  V_{ID}  / 2 \text{ to } (V_{CC} - (V_{ID} / 2),$ | 0.75 | 1.1             | 1.75 | ns   |
| t <sub>TLHD</sub>   | Differential Output Rise Time (20% to 80%)      | Duty Cycle = 50%, See Figure 3 and<br>Figure 4                                                               | 0.29 | 0.40            | 0.58 | ns   |
| t <sub>THLD</sub>   | Differential Output Fall Time (80% to 20%)      |                                                                                                              | 0.29 | 0.40            | 0.58 | ns   |
| t <sub>SK(P)</sub>  | Pulse Skew  t <sub>PLH</sub> – t <sub>PHL</sub> |                                                                                                              | -    | 0.01            | 0.2  | ns   |
| t <sub>SK(PP)</sub> | Part-to-Part Skew (Note 3)                      |                                                                                                              | -    | -               | 0.5  | ns   |
| f <sub>MAX</sub>    | Maximum Frequency (Note 4) (Note 5)             |                                                                                                              | 400  | 800             | -    | MHz  |
| t <sub>PZHD</sub>   | Differential Output Enable Time from Z to HIGH  | $R_L = 100 \Omega$ , $C_L = 5 pF$ , See Figure 2                                                             | -    | 2.1             | 5    | ns   |
| t <sub>PZLD</sub>   | Differential Output Enable Time from Z to LOW   | and Figure 3                                                                                                 | -    | 2.3             | 5    | ns   |
| t <sub>PHZD</sub>   | Differential Output Disable Time from HIGH to Z |                                                                                                              | -    | 1.5             | 5    | ns   |
| t <sub>PLZD</sub>   | Differential Output Disable Time from LOW to Z  |                                                                                                              | -    | 1.8             | 5    | ns   |
| t <sub>DJ</sub>     | LVDS Data Jitter, Deterministic                 | $V_{ID} = 300 \text{ mV}, \text{ PRBS} = 2^{23} - 1, V_{IC} = 1.2 \text{ V} \text{ at } 800 \text{ Mbps}$    | _    | 85              | 135  | ps   |
| t <sub>RJ</sub>     | LVDS Clock Jitter, Random<br>(RMS)              | V <sub>ID</sub> = 300 mV<br>V <sub>IC</sub> = 1.2 V at 400 MHz                                               | -    | 2.1             | 3.5  | ps   |

#### AC ELECTRICAL CHARACTERISTICS (Over supply voltage and operating temperature ranges, unless otherwise specified)

2. All typical values are at T<sub>A</sub> = 25°C and with V<sub>CC</sub> = 3.3 V, V<sub>ID</sub> = 300 mV, V<sub>IC</sub> = 1.2 V unless otherwise specified.

3. t<sub>SK(PP)</sub> is the magnitude of the difference in differential propagation delay times between identical channels of two devices switching in the same direction (either LOW-to-HIGH or HIGH-to-LOW) when both devices operate with the same supply voltage, same temperature, and have identical test circuits.

4. Passing criteria for maximum frequency is the output  $V_{OD}$  > 200 mV and the duty cycle is 45% to 55% with all channels switching. 5. Output loading is transmission line environment only;  $C_L$  is < 1 pF of stray test fixture capacitance.





Figure 1. Differential Receiver Voltage Definitions and Propagation I and Transition Time Test Circuit

Figure 2. Differential Driver DC Test Circuit



Note A: All LVDS input pulses have frequency = 10 MHz,  $t_R$  or  $t_F \le 0.5$  ns Note B: C<sub>1</sub> includes all probe and test fixture capacitances



## **FIN1101**



Figure 4. AC Waveforms



Note A: All LVTTL input pulses have frequency = 10 MHz,  $t_R$  or  $t_F \le 2$  ns Note B:  $C_L$  includes all probe and test fixture capacitances

#### Figure 5. Differential Driver Enable and Disable Test Circuit



Figure 6. Enable and Disable AC Waveforms

#### **ORDERING INFORMATION**

| Order Number | Package Number | Package Description                                                                         | Shipping <sup>†</sup> |
|--------------|----------------|---------------------------------------------------------------------------------------------|-----------------------|
| FIN1101MX    | M08A           | 8–Lead Small Outline Integrated Circuit (SOIC), JEDEC<br>MS–012, 0.150" Narrow<br>(Pb–Free) | 2500 / Tape & Reel    |
| FIN1101K8X   | MAB08A         | 8-Lead US8, JEDEC MO-187, Variation CA 3.1 mm Wide<br>(Pb-Free)                             | 3000 / Tape & Reel    |

+For Information On Tape And Reel Specifications, Including Part Orientation And Tape Sizes, Please Refer To Our Tape And Reel Packaging Specifications Brochure, Brd8011/D.





© Semiconductor Components Industries, LLC, 2019



US8 CASE 846AN ISSUE O

DATE 31 DEC 2016



**SIDE VIEW** 





# **RECOMMENDED LAND PATTERN**

# NOTES:

- A. CONFORMS TO JEDEC REGISTRATION MO-187
- **B. DIMENSIONS ARE IN MILLIMETERS.**
- C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS.
- D. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M, 1994.



| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 98AON13778G Electronic versions are uncontrolled except when accessed directly from the Document Reposite<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| DESCRIPTION:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | US8 PAGE 1 O                                                                                                                                                                                 |  |  |  |  |
| ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclams any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights or the |                                                                                                                                                                                              |  |  |  |  |

© Semiconductor Components Industries, LLC, 2019

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and calcular performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### TECHNICAL SUPPORT

onsemi Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

#### North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative