MAX25432 # **General Description** The MAX25432 combines an automotive-grade buckboost controller capable of full-range 3.3V to 21V programmable power supply (PPS) at up to 6.35A, USB Power Delivery (USB PD) analog front-end (AFE), legacy USB charging support, and USB Type-C® protection switches for automotive USB host or downstream-facing (DFP) applications. The USB Type-C protection switches provide automotive system-level ESD protection and 24V short-circuit protection for D+, D-, CC1, CC2, and V<sub>CONN</sub>. The device can optionally support legacy charging modes for older passenger phones including BC1.2, Apple® Charge, Apple CarPlay®, Apple MFi, and USB On-The-Go (OTG). The MAX25432B integrates a USB PD AFE, which supports the USB-IF Type-C Port Controller Interface (TCPCI) specification and can interface with any I<sup>2</sup>C controller in the application. The MAX25432A provides configuration channel (CC) signal pass-through protection for an external USB PD controller. P-suffix and G-suffix devices include intelligent detection and protection to avoid high short-circuit currents flowing from the car battery through the cable shield to ground during fault events, thus preventing car module damage. The MAX25432 is available in a small, 6mm x 6mm, 40-pin TQFN-EP package and requires very few external components. The MAX25432 evaluation (EV) kit and collateral provide a convenient platform to the design engineer for rapid evaluation with reduced test and firmware development time. # **Applications** - USB Hubs, Breakout Boxes, and Multimedia Hubs - Dedicated Charging Modules - Rear-Seat Entertainment Modules - Head Unit, Radio, Navigation ### **Benefits and Features** - Integrated I<sup>2</sup>C Buck-Boost Controller with PPS - 4.5V to 36V Input Operating Range - · 3.3V to 21V Constant Voltage, 10mV LSB - 1A to 6.35A Current Limit, 25mA LSB - 220kHz, 300kHz, and 400kHz Switching Frequency - $V_{BUS}$ Cable Compensation up to $516m\Omega$ - External Frequency Synchronization and Spread Spectrum for Reduced EMI - USB PD 3.1 Type-C Port Controller - USB-IF Compliant TID 9154 - Up to 800mV Ground Offset - · Pairs with ADI TCPM for Turn-Key Solution - MAX25432BATLP Enables: - ADI TCPM Alternate Mode and Dual-Role Port - · Improved CC Detection - Advanced Monitoring Algorithms (V, T) - Dynamic Loop Control - Highest Performance, Safest, and Lowest Cost Passenger Cable-Shield Short-to-Battery Protection - Minimizes Short-Circuit Currents with a Small, Single-FET Solution - Integrated Current-Sense Amplifiers, ADC and DAC - Integrated 3.3V to 5.0V, 1.5W, Smart, Reliable V<sub>CONN</sub> Switches and Protection, 50mA to 500mA OCP - Integrated 24V DC Protection on Protected HVD+, HVD-, HVCC1, HVCC2 Outputs - Integrated Legacy USB 2.0 Charging Including BC1.2, Apple CarPlay, OTG, and Apple MFi Rev 3x - Integrated ±15kV Air-Gap/±8kV Contact-Discharge ISO 10605 and IEC 61000-4-2 ESD Protection - -40°C to +125°C Operating Temperature Range - 40-Pin, 6mm x 6mm, TQFN Package with EP - AEC-Q100 and AEC-Q006 Qualified Ordering Information appears at end of data sheet. Apple and CarPlay are registered trademarks of Apple, Inc. iPhone and iPad are registered trademarks of Apple Inc. OnePlus is a registered trademark of OnePlus Technology (Shenzhen) Co., Ltd. Oppo is a registered trademark of GuangDong OPPO Mobile Telecommunications Corp., Ltd. Samsung is a registered trademark of Samsung Electronics Co., Ltd. USB Type-C is a registered trademark of USB Implementers Forum, Inc. 19-101142; Rev 2; 2/24 # **Simplified Block Diagram** # **Absolute Maximum Ratings** | IN to PGND | 0.3V to +40V | |-------------------------------------------------------------------|---------------------------------| | HVEN, CSP1, CSN1 to PGND | 0.3V to V <sub>IN</sub> +0.3V | | LX1 to PGND ( <u>Note 1</u> ) | 0.3V to V <sub>IN</sub> +0.3V | | OUT, CSP2, CSN2 to PGND | 0.3V to +30V | | LX2 to PGND ( <u>Note 1</u> ) | 0.3V to V <sub>IN</sub> +0.3V | | CSP_ to CSN | 0.3V to +0.3V | | BST1 to LX1, BST2 to LX2 | 0.3V to +6V | | BST1, DH1 to PGND | 0.3V to +46V | | BST2, DH2 to PGND | 0.3V to +36V | | DH_ to LX | -0.3V to $V_{BST}$ +0.3V | | DL_, V <sub>COMP</sub> , I <sub>COMP</sub> to PGND | 0.3V to V <sub>BIAS</sub> +0.3V | | BIAS, $V_{DD\_USB}$ , $V_{DD\_IO}$ , $V_{DD\_BMC}$ , to $\lambda$ | AGND0.3V to +6V | | | | | PGND to AGND | 0.3V to +0.3V | |---------------------------------------|--------------------------------| | HVCC1, HVCC2, HVDP, HVDM to AGND. | 0.3V to +24V | | SHLD_SNS to AGND | 0.3V to +24V | | CC1, CC2, V <sub>CONN</sub> to AGND | 0.3V to +6V | | DP, DM to AGND0.3V to | to V <sub>VDD_USB</sub> +0.3V | | ADDR, ALERT, GDRV, SYNC, to AGND | 0.3V to +6V | | SCL, SDA to AGND0.3 | V to V <sub>VDD_IO</sub> +0.3V | | Continuous Power Dissipation (Note 2) | 2963mW | | Operating Temperature Range | 40°C to +125°C | | Junction Temperature | +150°C | | Storage Temperature Range | 40°C to +150°C | | Soldering Temperature (reflow) | +260°C | | | | Note 1: Self-protected from transient voltages exceeding these limits in circuit under normal operation. Note 2: Multilayer board; T<sub>A</sub> = +70°C, derate 37mW/°C above +70°C. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # **Package Information** ## **TQFN** | Package Code | T4066+5C | | | | |----------------------------------------|----------------|--|--|--| | Outline Number | <u>21-0141</u> | | | | | Land Pattern Number | <u>90-0055</u> | | | | | Thermal Resistance, Four-Layer Board: | | | | | | Junction to Ambient (θ <sub>JA</sub> ) | 27°C/W | | | | | Junction to Case (θ <sub>JC</sub> ) | 1°C/W | | | | For the latest package outline information and land patterns (footprints), go to the <u>Package Index</u> on the Analog Devices website. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to Thermal Characterization of IC Packages. #### **Electrical Characteristics** $(V_{IN} = 14V, V_{HVEN} = V_{IN}, V_{VCONN} = 5V, V_{VDDIO} = 3.3V, T_A = -40^{\circ}C$ to +125°C, unless otherwise noted. Typical values are at $T_A = +25^{\circ}C$ . (Note 3) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------| | POWER SUPPLY | | | | | | | | Input Voltage Range on IN | V <sub>IN</sub> | | 4.5 | | 36 | V | | IN Supply Current – Off<br>State | I <sub>IN_OFF</sub> | V <sub>IN</sub> = 18V, HVEN = 0V, V <sub>VCONN</sub> = 0V,<br>Off state | | 16 | | μΑ | | IN Supply Current –<br>Standby State | I <sub>IN_STDBY</sub> | Powered; enabled; V <sub>BUS</sub> off | | 2.4 | | mA | | IN Undervoltage<br>Lockout Rising<br>Threshold | V <sub>IN_UVLO_R</sub> | V <sub>IN</sub> rising. Default setpoint. Programmable from 4.5V to 8.5V in 0.4V steps with IN_UV_THRESH[3:0] register. | | 4.5 | | V | $(V_{IN}$ = 14V, $V_{HVEN}$ = $V_{IN}$ , $V_{VCONN}$ = 5V, $V_{VDDIO}$ = 3.3V, $T_A$ = -40°C to +125°C, unless otherwise noted. Typical values are at $T_A$ = +25°C. (<u>Note 3</u>)) | T <sub>A</sub> = +25°C. ( <u>Note 3</u> )) <b>PARAMETER</b> | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------------------|-------------------------------|-----------------------------------------------------------------------------|-------------------|----------|-------------------|-------| | IN Undervoltage<br>Lockout Falling<br>Threshold | V <sub>IN_UVLO_F</sub> | V <sub>IN</sub> falling. Default setpoint. | | 4.3 | | V | | IN Undervoltage<br>Lockout Accuracy –<br>Rising and Falling | VIN_UVLO_AC<br>C | Setpoint programmable in 0.4V steps with IN_UV_THRESH[3:0] register | Setpoint<br>- 0.3 | Setpoint | Setpoint<br>+ 0.3 | V | | IN Undervoltage<br>Blanking Time | t <sub>DEB_IN_UVLO</sub> | | | 150 | | μs | | INTERNAL REGULATOR | ı | T | | | | | | BIAS Output Voltage | V <sub>BIAS</sub> | V <sub>IN</sub> > 6V, I <sub>BIAS</sub> = 0 to 80mA | 4.7 | 5.0 | 5.4 | V | | BIAS Dropout Voltage | V <sub>BIAS_DROP</sub> | V <sub>IN</sub> = 4.5V, I <sub>BIAS</sub> = 20mA | | 0.125 | 0.25 | V | | BIAS Undervoltage<br>Lockout | V <sub>UV_BIAS</sub> | V <sub>BIAS</sub> falling | 2.7 | 3.0 | 3.3 | V | | BIAS Undervoltage<br>Lockout Hysteresis | V <sub>UV_BIAS_HY</sub><br>ST | | | 0.25 | | V | | BIAS Short-Circuit<br>Current Limit | I <sub>BIAS_SC</sub> | V <sub>BIAS</sub> shorted to AGND | 100 | 200 | | mA | | V <sub>DD_USB</sub> OutputVoltage | V <sub>DD_USB</sub> | | 3.0 | 3.3 | 3.6 | V | | V <sub>DD_USB</sub> Overvoltage | V <sub>DD_USB_OV</sub> | Rising | 3.8 | 4.0 | 4.3 | V | | V <sub>DD_BMC</sub> Output<br>Voltage | V <sub>DD_BMC</sub> | MAX25432B only, SHLD_SNS = 0V | 1.05 | 1.125 | 1.2 | V | | THERMAL SHUTDOWN | 1 | | | | | | | Thermal Shutdown<br>Temperature | T <sub>SHDN</sub> | ( <u>Note 4</u> ), T <sub>J</sub> rising | | 165 | | °C | | Thermal Shutdown<br>Hysteresis | T <sub>SHDN_HYST</sub> | ( <u>Note 4</u> ) | | 10 | | °C | | BUCK-BOOST CONTRO | LLER | | | | | | | Programmable V <sub>BUS</sub><br>Voltage Range | V <sub>OUT</sub> | | 3.3 | | 21.0 | V | | V <sub>BUS</sub> Voltage Step Size | V <sub>STEP</sub> | VBUS_HIRES = 0b (10-bit resolution mode) | | 20.51 | | | | VBUS Voltage Step Size | VSTEP | VBUS_HIRES = 1b (11-bit resolution mode) | | 10.255 | | mV | | Versa Voltago Accuracy | Vour | 3.3V ≤ V <sub>OUT</sub> < vSafe5V, CV mode, no load, VBUS_HIRES = 0b and 1b | -3.03 | | +3.03 | 0/ | | V <sub>BUS</sub> Voltage Accuracy | Vout_acc | vSafe5V ≤ V <sub>OUT</sub> ≤ 21V, CV mode, no load, VBUS HIRES = 0b and 1b | -2.0 | | +2.0 | % | | V <sub>BUS</sub> Slew Rise and | | VBUS_HIRES = 0b | | 0.2 | | | | Fall Times During<br>Transitions | tslew | VBUS_HIRES = 1b | | 0.1 | | mV/μs | | Soft-Start Ramp Time | t <sub>START</sub> | | 4.0 | 6.5 | 9.0 | ms | | Minimum On-Time | ton_min | Buck mode, 400kHz switching | | 80 | | ns | | Minimum Off-Time | t <sub>OFF_MIN</sub> | Boost mode, 400kHz switching | | 120 | | ns | | Dead Time | DT | Rising and falling edges of DH_ to DL_<br>and DL_ to DH_ | | 17 | | ns | | DH Pullup Resistance | R <sub>DH_PU</sub> | V <sub>BIAS</sub> = 5V, I <sub>DH</sub> = -100mA | | 2 | 4 | Ω | | DH Pulldown<br>Resistance | R <sub>DH_PDWN</sub> | V <sub>BIAS</sub> = 5V, I <sub>DH</sub> = +100mA | | 1 | 2 | Ω | $(V_{IN}$ = 14V, $V_{HVEN}$ = $V_{IN}$ , $V_{VCONN}$ = 5V, $V_{VDDIO}$ = 3.3V, $T_A$ = -40°C to +125°C, unless otherwise noted. Typical values are at $T_A$ = +25°C. (<u>Note 3</u>)) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------| | DL Pullup Resistance | R <sub>DL_PU</sub> | V <sub>BIAS</sub> = 5V, I <sub>DL</sub> = -100mA | | 2 | 4 | Ω | | DL Pulldown Resistance | R <sub>DL_PDWN</sub> | V <sub>BIAS</sub> = 5V, I <sub>DL</sub> = +100mA | | 1 | 2 | Ω | | DL1, DL2 Leakage<br>Current | I <sub>DL_LKG</sub> | $V_{DL1} = V_{DL2} = 0$ to 5V, $T_A = +25^{\circ}C$ | | | 1 | μA | | DH1 Leakage Current | I <sub>DH1_LKG</sub> | $V_{DH1} = V_{LX1} = 0V, T_A = +25^{\circ}C$ | | | 1 | μΑ | | DH2 Leakage Current | I <sub>DH2_LKG</sub> | $V_{DH2} = V_{LX2} = 0V, T_A = +25^{\circ}C$ | | | 1 | μΑ | | BUCK-BOOST OSCILLA | TOR | | | | | | | | | FSW[1:0] = 00b | 200 | 220 | 240 | | | Buck-Boost Oscillator | f <sub>SW</sub> | FSW[1:0] = 01b | 270 | 300 | 330 | kHz | | Switching Frequency | .300 | FSW[1:0] = 10b | 350 | 400 | 450 | KI IZ | | | | FSW[1:0] = 11b | 2000 | 2200 | 2400 | | | SYNC Input Frequency<br>Lock Range | fsynci_range | External frequency lock range with respect to internal f <sub>SW</sub> setting when SYNC_DIR = 1b (SYNC Input mode). SYNC input duty cycle range is 30% to 70%. | 80 | | 120 | % | | Spread-Spectrum | | SS_SEL[1:0] = 01b | | ±3 | | | | Frequency Modulation Range (with respect to | SPS | SS_SEL[1:0] = 10b | | ±6 | | % | | f <sub>SW</sub> ) | | SS_SEL[1:0] = 11b | | ±9 | | | | Slope Compensation<br>Peak Ramp Voltage | V <sub>SLOPE_PK</sub> | Peak ramp voltage per switching period. Default setpoint shown. Programmable from 100mV to 800mV in steps of 100mV with SLP[2:0] register. | | 400 | | mV | | BUCK-BOOST CURREN | T SENSE | | | | | | | Input Current-Limit Threshold | V <sub>OC1</sub> | V <sub>CSP1</sub> - V <sub>CSN1</sub> rising | | 50 | 60 | mV | | Output Runaway Limit<br>Threshold | V <sub>OC2</sub> | V <sub>CSP2</sub> - V <sub>OUT</sub> rising, V <sub>OUT</sub> > 0V | | 75 | 90 | mV | | CS Negative Limit Threshold | V <sub>OC3</sub> | V <sub>CSP2</sub> - V <sub>OUT</sub> rising, V <sub>OUT</sub> > 4.5V | -26 | -20 | -14 | mV | | Output Overcurrent | I <sub>LIM_OUT_1A</sub> | $R_{CS3} = 5m\Omega$ | 0.9 | 1.0 | 1.1 | - | | Limit Accuracy | ILIM_OUT_3A | $R_{CS3} = 5m\Omega$ | 2.85 | 3.00 | 3.15 | Α | | - | ILIM_OUT_5A | $R_{CS3} = 5m\Omega$ | 4.75 | 5.00 | 5.25 | | | Output Overcurrent<br>Programmable Step<br>Size | I <sub>OUT_LSB</sub> | $R_{CS3} = 5m\Omega$ | | 25 | | mA | | Output Overcurrent<br>Protection | I <sub>OUT_OCP</sub> | $R_{CS3} = 5m\Omega$ | | 6.4 | | Α | | CABLE COMPENSATION | N | | | | | | | Cable Comp Loop Gain<br>– V <sub>ADJ</sub> | $V_{ADJ}$ | 3mV < V <sub>OUT</sub> - V <sub>CSN2</sub> < 30mV, GAIN[5:0]<br>= 111111b | 99 | 103 | 107 | V/V | | R-Cable<br>Adjustment/LSB | R <sub>COMP_LSB</sub> | | | 8.2 | | mΩ | | HVEN AND SYNC I/O PII | ı | [ | | | | 1 | | SYNC Input Logic-High | VIH <sub>SYNC</sub> | V <sub>SYNC</sub> rising | 2.0 | | | V | | SYNC Input Logic-Low | VIL <sub>SYNC</sub> | V <sub>SYNC</sub> falling | | | 0.5 | V | $(V_{IN} = 14V, V_{HVEN} = V_{IN}, V_{VCONN} = 5V, V_{VDDIO} = 3.3V, T_A = -40^{\circ}C$ to +125°C, unless otherwise noted. Typical values are at $T_A = +25^{\circ}C$ . (Note 3) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------------------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------|----------|--------------------|-------| | HVEN Rising Threshold | V <sub>HVEN_R</sub> | V <sub>HVEN</sub> rising threshold; guaranteed logic-<br>high level when V <sub>HVEN</sub> ≥ 1.8V | 1.20 | 1.45 | 1.80 | V | | HVEN Falling Threshold | V <sub>HVEN_F</sub> | V <sub>HVEN</sub> falling threshold; guaranteed logic-low level when V <sub>HVEN</sub> ≤ 1.0V | 1.00 | 1.26 | 1.60 | V | | HVEN Input Leakage | I <sub>HVEN_LKG</sub> | V <sub>HVEN</sub> = 5.5V, T <sub>A</sub> = +25°C | | | +1 | μΑ | | SYNC Pulldown<br>Resistance | R <sub>SYNC-PD</sub> | | | 1 | | МΩ | | V <sub>CONN</sub> SWITCH | | | | | | | | V <sub>CONN</sub> Valid Voltage<br>Range | V <sub>VCONN</sub> | | 3.0 | | 5.5 | V | | V <sub>CONN</sub> Switch On-<br>Resistance | R <sub>ON_VCONN</sub> | $V_{VCONN}$ = 5.0V and $V_{VCONN}$ = 3.3V, $I_{HVCC}$ = 0.25A | | 400 | 800 | mΩ | | V <sub>CONN</sub> Programmable<br>Overcurrent Threshold<br>(Low) | IVCONN_OCP_<br>L | Measured on CC1 and CC2;<br>V <sub>VCONN</sub> = 5.0V or 3.3V | 50 | | 500 | mA | | V <sub>CONN</sub> OCP Low<br>Programmable Step<br>Size | IVCONN_OCP_<br>L_LSB | | | 50 | | mA | | V <sub>CONN</sub> Overcurrent<br>Threshold (High) | IVCONN_OCP_<br>H | Measured on CC1 and CC2;<br>V <sub>VCONN</sub> = 3.3V and V <sub>VCONN</sub> = 5.0V | | 750 | | mA | | V <sub>CONN</sub> Start-up Time at 90% | tvconn_on | Time from V <sub>CONN</sub> switch enable to CC settled at 90% of final value with V <sub>VCONN</sub> = 5.0V | | 300 | | μs | | V <sub>CONN</sub> Leakage<br>Current | IVCONN_LKG | V <sub>CONN</sub> switch disabled; V <sub>VCONN</sub> = 5.0V | | | 5 | μΑ | | V <sub>CONN</sub> Fast UV<br>Comparator Trip<br>Threshold | V <sub>V</sub> CONN_FAS<br>T_UV | V <sub>CONN</sub> enabled, measured at V <sub>CONN</sub> pin, V <sub>VCONN</sub> falling | Setpoint<br>- 0.25 | Setpoint | Setpoint<br>+ 0.25 | ٧ | | USB TYPE-C/CURRENT | LEVEL CHARAC | CTERISTICS | | | | | | CC DFP Default Current<br>Source | I <sub>DFP_DEF_CC</sub> | | 64 | 80 | 96 | μΑ | | CC DFP 1.5A Current<br>Source | I <sub>DFP1.5</sub> _CC | | 166 | 180 | 194 | μΑ | | CC DFP 3.0A Current Source | I <sub>DFP3.0_CC</sub> | | 304 | 330 | 356 | μA | | CC PASS-THROUGH AN | IALOG SWITCHI | ES | | | | | | Analog Signal Range | | | 0 | | 5.5 | V | | CC Switch On-<br>Resistance | R <sub>ON_CC</sub> | Resistance from CC1 to HVCC1 or CC2 to HVCC2 | | 4 | | Ω | | HVCC OV Protection<br>Trip Threshold | V <sub>OV_HVCC</sub> | | 5.65 | 5.80 | 5.95 | V | | HVCC OV Blanking<br>Timeout Period | t <sub>FP_HVCC</sub> | From OV condition to switch opened | | 1.0 | | μs | | CC Switch ON Leakage | I <sub>CC_ON_LKG</sub> | CC switch ON, CC pullup voltage 5.5V; leakage to GND | | | 10 | μΑ | | HVCC Pin OFF<br>Leakage | IHVCC_OFF_L<br>KG | HVCC switch OFF; V HVCC_ = 20V;<br>HVCC_ pins leakage to GND | | | 25 | μΑ | | HVCC Open<br>Termination Impedance | Z <sub>OPEN</sub> | Impedance to GND | 500 | | | kΩ | | HVCC Discharge<br>Resistance | R <sub>DCH_HVCC</sub> | | | 3.0 | 6.2 | kΩ | $(V_{IN} = 14V, V_{HVEN} = V_{IN}, V_{VCONN} = 5V, V_{VDDIO} = 3.3V, T_A = -40^{\circ}C$ to +125°C, unless otherwise noted. Typical values are at $T_A = +25^{\circ}C$ . (Note 3) | T <sub>A</sub> = +25°C. ( <u>Note 3</u> )) <b>PARAMETER</b> | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------|--------|---------|-------------------------|-------| | USB PD BMC (MAX2543 | | CONDITIONS | IVIIII | - ' ' ' | WAX | ONITO | | BMC Tx Rise Time | t <sub>RISE</sub> | 10% to 90% with no load on CC wires | 300 | 430 | | ns | | BMC Tx Fall Time | t <sub>FALL</sub> | 90% to 10% with no load on CC wires | 300 | 430 | | ns | | BMC Tx Swing | V <sub>SWING</sub> | Applies to no load and with max load defined by cable/receiver model | 1.05 | 1.125 | 1.2 | V | | BMC Driver Output<br>Impedance | <sup>Z</sup> DRIVER | Source output impedance | 33 | 48 | 75 | Ω | | BMC Receiver Noise Filter | <sup>t</sup> RXFILTER | Time constant of noise filter in Rx path | 100 | | | ns | | Receiver Input Impedance | ZBMCRX | | | 2 | | МΩ | | Receiver Detect Rising<br>Threshold | V <sub>BMCRxDet_Rt</sub> | | 0.645 | 0.685 | 0.725 | V | | Receiver Detect Falling<br>Threshold | V <sub>BMCRxDet_Ft</sub><br>h | | 0.565 | 0.605 | 0.645 | V | | DP, DM ANALOG USB S | WITCHES | | | | | | | Analog Signal Range | V <sub>D_RANGE</sub> | | 0 | | V <sub>DD_US</sub><br>B | ٧ | | Protection Trip Threshold | V <sub>OV_D_L</sub> | V <sub>HVDP</sub> /V <sub>HVDM</sub> rising; only for<br>AUTO_CDP_DCP_MODE[1:0] = 01b<br>(Auto-CDP mode) | 3.65 | 3.85 | 4.05 | V | | Triiodilaia | V <sub>OV_D_H</sub> | V <sub>HVDP</sub> /V <sub>HVDM</sub> rising; all other modes | 4.0 | 4.15 | 4.30 | | | Protection Response<br>Time | t <sub>FP_D</sub> | $V_{HVEN}$ = 4.0V, $V_{HVDP}$ = $V_{HVDM}$ = 3.3V to 4.3V step, $R_L$ = 15kΩ on DP and DM, delay to $V_{DP}$ = $V_{DM}$ < 3V | | 2 | | μs | | Data Switch Differential Bandwidth | BW <sub>D_DIFF</sub> | USB TEST_PACKET at 240MHz<br>fundamental; -3dB BW | | 1000 | | MHz | | On-Resistance Switch A | R <sub>ON_SA</sub> | $I_L = 10$ mA, $V_{D_{\_}} = 0$ V to $V_{DD_{\_}USB}$ , $V_{DD_{\_}USB} = 3.3$ V | | 4 | 8 | Ω | | On-Resistance Match<br>between Channels<br>Switch A | ΔR <sub>ON_SA</sub> | I <sub>L</sub> = 10mA, V <sub>D</sub> _ = 1.5V or 3.0V | | | 0.25 | Ω | | On-Resistance Flatness<br>Switch A | R <sub>FLAT(ON)</sub> A | I <sub>L</sub> = 10mA, V <sub>D</sub> _ = 0V or 0.4V | | | 0.25 | Ω | | On-Resistance of HVDP/HVDM Short | R <sub>SHORT</sub> | V <sub>DP</sub> = 1V, I <sub>DM</sub> = 500μA | | 90 | 180 | Ω | | HVDP/HVDM On-<br>Leakage Current | IHVD_ON | V <sub>HVDP</sub> = V <sub>HVDM</sub> = 3.6V or 0V | -7 | | +7 | μΑ | | HVDP/HVDM Off-<br>Leakage Current | I <sub>HVD_OFF</sub> | $V_{HVDP}$ = 18V or $V_{HVDM}$ = 18V,<br>$V_{DP}$ = $V_{DM}$ = 0V | | | 100 | μΑ | | DP/DM Off-Leakage<br>Current | I <sub>D_OFF</sub> | $V_{HVDP} = V_{HVDM} = 18V, V_{DP} = V_{DM} = 0V$ | -1 | | +1 | μΑ | | USB 2.0 HOST CHARGE | R DETECTION, | HVDP/HVDM | | | | | | Input Logic-High | V <sub>IH_CD</sub> | | 2.0 | | | V | | Input Logic-Low | V <sub>IL_CD</sub> | | | | 8.0 | V | | Data Sink Current | I <sub>DAT_</sub> SINK | V <sub>DAT_SINK</sub> = 0.25V to 0.4V | 50 | 85 | 150 | μΑ | | Data Detect Voltage<br>High | V <sub>DAT_REFH</sub> | | 0.4 | | | V | $(V_{IN}$ = 14V, $V_{HVEN}$ = $V_{IN}$ , $V_{VCONN}$ = 5V, $V_{VDDIO}$ = 3.3V, $T_A$ = -40°C to +125°C, unless otherwise noted. Typical values are at $T_A$ = +25°C. (<u>Note 3</u>)) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------------------------|------------------------------|-------------------------------------------------------------------------------------------------------|------------------------------|--------|------------------------------|-------| | Data Detect Voltage<br>Low | V <sub>DAT_REFL</sub> | | | | 0.25 | V | | Data Detect Voltage<br>Hysteresis | V <sub>DAT_HYST</sub> | | | 60 | | mV | | Data Source Voltage | V <sub>DAT_SRC</sub> | I <sub>SRC</sub> = 200μA | 0.5 | | 0.7 | V | | V <sub>BUS</sub> ADC | | | | | | | | ADC Resolution | Res_ADC | | | 10 | | bits | | ADC V <sub>BUS</sub> LSB | V <sub>OUT_LSB_AD</sub> | VBUS_VOLTAGE[9:0] register | | 25 | | mV | | ADC I <sub>BUS</sub> LSB | IOUT_LSB_ADC | VBUS_CURRENT[7:0] register | | 50 | | mA | | ADC Acquisition Time (V <sub>BUS</sub> and I <sub>BUS</sub> ) | tacq_adc | Total time for both acquisitions | | 2 | | ms | | V <sub>BUS</sub> OUTPUT MONITO | RS | | | | | | | V <sub>BUS</sub> OV | V <sub>BUS_OV_PR</sub><br>OG | Programmable in 1.25% steps from<br>+8.75% to +17.5% by changing<br>the VBUS_OV_THRESH[2:0] register | | +12.5% | | % | | V <sub>BUS</sub> UV | V <sub>BUS_UV_PR</sub><br>OG | Programmable in 1.25% steps from -<br>8.75% to -17.5% by changing the<br>VBUS_UV_THRESH[2:0] register | | -12.5% | | % | | V <sub>BUS</sub> Removal Detect<br>Threshold | vSafe0V | Falling | 0.6 | 0.75 | 0.8 | V | | V <sub>BUS</sub> Removal Detect<br>Hysteresis | vSafe0V | Rising hysteresis | | 0.05 | | V | | SHIELD FET CONTROL | | | | | | | | GDRV Unloaded Output Voltage High | V <sub>GDRV,H</sub> | | 4.5 | | 5.5 | V | | GDRV Output Voltage<br>High | V <sub>GDRV,LOAD</sub> | I <sub>GDRV</sub> = 10μA (sink) | 4 | | | V | | GDRV Output Voltage<br>Low | $V_{GDRV,L}$ | I <sub>SINK</sub> = 1mA (pullup) | | | 0.8 | V | | I <sup>2</sup> C DIGITAL INPUTS (SI | DA, SCL) AND V | DD_IO SUPPLY INPUT | | | | | | Input Leakage Current (SCL, SDA) | li2C_LKG | V <sub>PIN</sub> = 5.5V, 0V | -5 | | 5 | μΑ | | Logic-High (SCL, SDA) | V <sub>IH</sub> | | 0.7 x<br>V <sub>VDD_IO</sub> | | | V | | Logic-Low (SCL, SDA) | V <sub>IL</sub> | | | | 0.3 x<br>V <sub>VDD_IO</sub> | V | | Hysteresis (SCL, SDA) | V <sub>I2C_HYST</sub> | | | 300 | | mV | | V <sub>DD_IO</sub> Input Voltage<br>Range | V <sub>VDD_IO</sub> | | 1.8 | | 5.0 | V | | ADDR RESISTOR CONV | /ERTER | | | | | | | ADDR Current Leakage | I <sub>ADDR_LKG</sub> | V <sub>ADDR</sub> = 0 to 5V | | | ±5 | μA | | Minimum Guaranteed<br>Decoding Window<br>Range | R <sub>ADDR_TOL</sub> | | -5 | | 5 | % | | DIGITAL OUTPUTS (ALI | ERT, SDA) | | | | | | | Output-High Leakage<br>Current | l <sub>OH_LKG</sub> | Pull up 0V and 5.5V | -10 | | 10 | μA | $(V_{IN} = 14V, V_{HVEN} = V_{IN}, V_{VCONN} = 5V, V_{VDDIO} = 3.3V, T_A = -40^{\circ}C$ to +125°C, unless otherwise noted. Typical values are at $T_A = +25^{\circ}C$ . (Note 3) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------|---------------------|-------------------------------------|------|-----|------|-------| | Output Low Level | V <sub>OL</sub> | Sinking 1mA | | | 0.4 | V | | I <sup>2</sup> C DYNAMIC CHARACT | ERISTICS | | | | | | | Clock Frequency | f <sub>SCL</sub> | | | | 1000 | kHz | | Hold Time (Repeated)<br>START Condition | t <sub>HD;STA</sub> | | 0.26 | | | μs | | CLK Low Period | $t_{LOW}$ | | 0.5 | | | μs | | CLK High Period | t <sub>HIGH</sub> | | 0.26 | | | μs | | Setup Time Repeated START Condition | t <sub>SU;STA</sub> | | 0.26 | | | μs | | DATA Hold Time | t <sub>HD:DAT</sub> | | 0 | | | ns | | DATA Valid Time | t <sub>SU;DAT</sub> | | | | 0.45 | μs | | DATA Setup Time | tsu;dat | | 50 | | | ns | | Setup Time for STOP<br>Condition | t <sub>SU;STO</sub> | | 0.26 | | | μs | | Bus-Free Time Between STOP and START | t <sub>BUF</sub> | | 0.5 | | | μs | | Noise Suppression on SCL and SDA | NS <sub>I2C</sub> | | | 50 | | ns | | <b>ESD PROTECTION (ALL</b> | PINS) | | | | | | | ESD Protection Level | $V_{ESD}$ | Human Body Model (HBM) | | ±2 | | kV | | ESD PROTECTION (HVD | P, HVDM, HVC | C1, HVCC2, SHLD_SNS) | | | | | | | | ISO 10605 Air Gap (330pF, 2kΩ) | | ±15 | | | | COD Destantion Lavel | V | ISO 10605 Contact (330pF, 2kΩ) | | ±8 | | 137 | | ESD Protection Level | V <sub>ESD</sub> | IEC 61000-4-2 Air Gap (150pF, 330Ω) | | ±15 | | kV | | | | IEC 61000-4-2 Contact (150pF, 330Ω) | | ±8 | | | **Note 3:** Specifications with minimum and maximum limits are 100% production tested at T<sub>A</sub> = +25°C and are guaranteed over the operating temperature range by design and characterization. Actual typical values may vary and are not guaranteed. Note 4: Guaranteed by design and bench characterization. Limits are not production tested. # **Typical Operating Characteristics** $(V_{IN} = 14V; V_{HVEN} = V_{IN}; V_{VCONN} = 5V; V_{VDD\_IO} = 3.3V; T_A = +25^{\circ}C, unless otherwise noted.)$ $(V_{IN} = 14V; V_{HVEN} = V_{IN}; V_{VCONN} = 5V; V_{VDD} |_{IO} = 3.3V; T_A = +25^{\circ}C, unless otherwise noted.)$ Analog Devices | 11 www.analog.com LOAD CURRENT (mA) 0.3 0.2 0.1 200mV/div 200mA/div EV KIT 100µs/div ■+125°C 0.3 0.2 0.1 55 LOAD CURRENT (mA) ■+125°C $V_{VCON}$ VHVCC $(V_{IN} = 14V; V_{HVEN} = V_{IN}; V_{VCONN} = 5V; V_{VDD} |_{IO} = 3.3V; T_A = +25^{\circ}C, unless otherwise noted.)$ $(V_{IN} = 14V; V_{HVEN} = V_{IN}; V_{VCONN} = 5V; V_{VDD\_IO} = 3.3V; T_A = +25^{\circ}C, unless otherwise noted.)$ # **Pin Configurations** # **Pin Descriptions** | PIN | NAME | FUNCTION | |-----|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | BST1 | Bootstrap Capacitor Pin for High-Side Driver of LX1 Node. Connect a 0.1µF capacitor between BST1 and LX1. | | 2 | DL1 | Buck Low-Side Gate Drive Output. Connect to the gate of Q <sub>b1</sub> external N-channel MOSFET. | | 3 | PGND | Buck-Boost Power Ground. Connect directly to GND. Connect to GND copper underneath IC. | | 4 | CSN1 | Negative Terminal of the Input High-Side Current-Sense Amplifier. Connect CSN1 as close to R <sub>CS1</sub> as possible using a Kelvin sense routing. | | 5 | CSP1 | Positive Terminal of the Input High-Side Current-Sense Amplifier. Connect CSP1 as close to R <sub>CS1</sub> as possible using a Kelvin sense routing. | | 6 | HVEN | High-Voltage Enable Input. Driving HVEN high powers up the IC. This pin can be connected directly to battery voltage or car accessory power. This pin can also be driven by a 3.3V or 5V general-purpose output from a microcontroller. | | 7 | SHLD_SN<br>S | Shield Sense Pin. SSTB devices: in order to protect against shield short-to-battery events, connect SHLD_SNS to the drain of the external shield N-channel FET, which is connected to the SHIELD and GND pins of the USB Type-C receptacle. All MAX25432B devices have optional USB PD physical layer (PHY) ground offset compensation input. Connect to downstream Type-C captive cable ground sense line. For all other devices, or if not used, connect to the IC GND. | | 8 | GDRV | Shield FET Gate Drive Output. Active on all MAX25432 devices. Refer to GDRV Truth Table. Connect to the gate of an external N-channel FET to let the MAX25432 control the ground connection on the downstream Type-C connector. If not used, connect a 1MΩ resistor from GDRV to the IC GND. | | 9 | V <sub>DD_IO</sub> | External Input Supply for I <sup>2</sup> C Interface. Bypass with 10nF ceramic capacitor to AGND. | | 10 | SYNC | Optional Switching Frequency Input/Output for Synchronization with Other Switching Regulators. Leave as an input and tie to the IC GND if not used. | | 11 | SCL | I <sup>2</sup> C Clock Pin. Connect to V <sub>DD_IO</sub> through a pullup resistor. | | 12 | SDA | I <sup>2</sup> C Data Pin. Connect to V <sub>DD_IO</sub> through a pullup resistor. | | 13 | V <sub>DD_BMC</sub> | MAX25432A: Connect $V_{DD\_BMC}$ to AGND. MAX25432B: Internal 1.125V Regulated Supply Output. Powers the biphase mark coding (BMC) Tx driver output. Bypass with a 1 $\mu$ F ceramic capacitor to AGND. Do not connect external loads to $V_{DD\_BMC}$ . | | 14 | CC1 | MAX25432A: Protected CC1. Connect to upstream CC1 configuration channel of the external USB PD controller. MAX25432B: No Connect. | | 15 | CC2 | MAX25432A: Protected CC2. Connect to upstream CC2 configuration channel of the external USB PD controller. MAX25432B: No Connect. | | 16 | V <sub>CONN</sub> | $V_{CONN}$ Input Supply. Connect to BIAS or an external 5V or 3.3V supply. Bypass with a 10 $\mu$ F ceramic capacitor to GND when connected to a 3.3V supply. Bypass with a 1 $\mu$ F ceramic capacitor to GND when connected to BIAS or a 5V supply. | | 17 | V <sub>DD_USB</sub> | Internal 3.3V Regulated Supply Output. Bypass $V_{DD\_USB}$ to GND with a 1 $\mu$ F ceramic capacitor. Do not connect external loads to $V_{DD\_USB}$ . | | 18 | DP | Protected D+ USB 2.0 Data Path. For charging downstream port (CDP) applications, connect to the low-voltage USB transceiver or HUB IC D+ connection. For dedicated charging port (DCP) applications, tie to the DM pin. | | 19 | DM | Protected D- USB 2.0 Data Path. For CDP applications, connect to the low-voltage USB transceiver or HUB IC D- connection. For DCP applications, tie to the DP pin. | | 20 | ALERT | Open-Drain Interrupt Output. Indicates alerts to the $I^2C$ controller. Connect a $100k\Omega$ pullup from $\overline{ALERT}$ to $V_{DD\_IO}$ . | | 21 | HVDM | High-Voltage-Tolerant D- Connection to Downstream USB Type-C Connector or Captive Cable. | | 22 | HVDP | High-Voltage-Tolerant D+ Connection to Downstream USB Type-C Connector or Captive Cable. | | | 1 | | |--------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23, 26 | AGND | Analog Ground Pin (IC GND). Connect directly to GND; tie to GND pour underneath the IC. | | 24 | HVCC2 | High-Voltage-Tolerant CC2 Connection to Downstream USB Type-C Connector or Captive Cable. | | 25 | HVCC1 | High-Voltage-Tolerant CC1 Connection to Downstream USB Type-C Connector or Captive Cable. | | 27 | V <sub>COMP</sub> | Voltage Loop Error Amplifier Output. Connect the external compensation network of the voltage feedback loop between V <sub>COMP</sub> and AGND. | | 28 | IN | Supply Input for Main IC Power and Internal BIAS Linear Regulator. Bypass IN to GND locally with 1µF and 100nF ceramic capacitors (one of each). | | 29 | BIAS | Regulated Output of the Internal 5.0V LDO. BIAS powers the internal circuitry. Bypass with a 4.7μF ceramic capacitor from BIAS to AGND. | | 30 | I <sub>COMP</sub> | Error Amplifier Output for the PPS Current Loop. Connect the external compensation network of the PPS current loop between I <sub>COMP</sub> and AGND. | | 31 | CSN2 | Negative Terminal of the PPS Current-Sense Amplifier. CSN2 connects to the negative side of the R <sub>CS3</sub> | | 31 | 00142 | sense resistor. Referenced to OUT. | | 32 | OUT | Output Sense Pin. Negative terminal of the high-side output current-sense amplifier (output CSA), input to the internal feedback resistor network and positive terminal of the PPS CSA. Connect OUT as close to R <sub>CS3</sub> as possible using a Kelvin sense routing. OUT is also connected to the negative side of the sense resistor R <sub>CS2</sub> . | | 33 | CSP2 | Positive Terminal of the High-Side Output Current-Sense Amplifier. Connect CSP2 as close to R <sub>CS2</sub> as possible using a Kelvin sense routing. Referenced to OUT. | | 34 | ADDR | I <sup>2</sup> C Target Address Selection. Connect a resistor to ground to select the last two address bits. See the<br>I2C Target Addressing (ADDR Pin) section for selecting the ADDR resistor. | | 35 | DL2 | Boost Low-Side Gate Drive Output. Connect to the gate of the Q <sub>b2</sub> external N-channel FET. | | 36 | BST2 | Bootstrap Capacitor Pin for High-Side Driver of the LX2 Node. Connect a 0.1µF capacitor from BST2 to LX2. | | 37 | DH2 | Boost High-Side Gate Drive Output. Connect to the gate of the Qt2 external N-channel FET. | | 38 | LX2 | Boost-Side Switching Output Node. LX2 is Hi-Z when the buck-boost is disabled. | | 39 | LX1 | Buck-Side Switching Output Node. LX1 is Hi-Z when the buck-boost is disabled. | | 40 | DH1 | Buck High-Side Gate Drive Output. Connect to the gate of the Q <sub>t1</sub> external N-channel FET. | | _ | EP | Exposed Pad. EP must be connected to the ground plane of the PCB for power dissipation. Not electrically connected internally. | # **Functional Diagrams** # **Functional Block Diagram** # **Power-Up Sequence** # **Detailed Description** The MAX25432 is a single-chip USB PD charging and protection solution with PPS for multimedia hub, rear-seat entertainment module, and head-unit applications. Combined with either a microcontroller or a USB PD controller it is a two-chip solution for dedicated charging module applications. The MAX25432 provides all the functionality for USB PD car battery to V<sub>BUS</sub> regulation, configuration channel communication, and USB 2.0 Hi-Speed protection. It can optionally provide BC1.2 host charge emulation. The device integrates all of the protection needed in an automotive USB PD application. The MAX25432 offers the design engineer two options for firmware development. The MAX25432B can operate with a system-on-chip (SoC), USB hub IC, or microcontroller, whereas the MAX25432A is designed to operate with a USB PD controller. The MAX25432 evaluation (EV) kit offers a platform where the design engineer can begin early firmware development. Recent advancements in the automotive infotainment market demand high-efficiency and low footprint power delivery solutions. The push for lower BOM cost has driven USB power applications to integrate more features and responsibilities into a single IC. The proliferation of USB PD-based battery-powered portable devices has resulted in an increase in the number of USB ports in an automobile to charge the passenger's devices. These multiport charging modules can unnecessarily increase per-port cost when a dedicated MCU with firmware is used for each port. The MAX25432B's architecture minimizes per-port cost by enabling a single microcontroller running a USB Type-C policy manager (TCPM) firmware to control multiple MAX25432B devices which integrate a USB Type-C port controller (TCPC). The TCPM and TCPC communicate with each other using I<sup>2</sup>C. The MAX25432B is an advanced automotive integrated USB PD solution that combines the TCPC along with other USB features such as Type-C, PD with PPS, BC1.2, Apple, and Samsung® charging port emulator. All MAX25432 devices implement Analog Devices' proprietary current-mode buck-boost H-bridge controller that can achieve a target USB output voltage with high-efficiency while operating over a wide range of input voltage. The MAX25432 buck-boost controller has robust protection mechanisms such as overvoltage (OV), undervoltage (UV), overcurrent, short-to-ground (STG), short-to-battery, overtemperature, and automotive ESD protections. The MAX25432 implements internal gate drivers to drive external power FETs to accommodate high-power USB requirements. The MAX25432 has an intelligent voltage-adjustment circuit that can adjust the output voltage of the buck-boost converter such that the voltage on the USB receptacle is within specifications regardless of the output current. All MAX25432 devices have integrated data and CC switches that protect the upstream USB transceiver and/or PD controller from high-voltage events on the cable or the receptacle. All devices also have an integrated $V_{CONN}$ switch to supply power on one of the unused CC pins in different configurations. The high-voltage DP/DM pins (HVDP/HVDM) and CC pins (HVCC1/HVCC2) are monitored and protected for OV conditions such as ESD or short-to-battery/ $V_{BUS}$ events. Based on the configuration requested by the TCPM, the MAX25432B has the capability to source different currents on the HVCC pins for a Type-C interface. The MAX25432B also supports biphase mark coding (BMC) communication using integrated USB PD AFE circuits with remote ground offset sensing for long captive cables. #### **Features** - Integrated buck-boost DC-DC controller with drivers for four external MOSFETs in an H-bridge configuration - 4.5V to 36V (40V load-dump) input voltage allows operation in "warm-crank" and start/stop conditions - USB PD with PPS - 10mV V<sub>BUS</sub> voltage step size from 3.3V to 21V - $25\text{mA}\ \text{V}_{\text{BUS}}$ current-limit step size from 1.0A to 6.35A - Four switching frequency options for scalable efficiency, adjustable EMI interference avoidance and power optimization including 220kHz, 300kHz, 400kHz, and 2.2MHz - · Forced-PWM at light or no-load conditions for reduced EMI through USB cable - Spread-spectrum option for EMI reduction - · SYNC input and SYNC output for frequency parking and multiport applications - · Reduced inrush current with soft-start - · Thermal shutdown - Integrated USB PD V<sub>BUS</sub> features - USB PD PPS compliant - Programmable V<sub>BUS</sub> overcurrent protection limits - Apple MFi R3x compatible - Programmable V<sub>BUS</sub> undervoltage protection limits - Programmable V<sub>BUS</sub> overvoltage protection limits - · Digital voltage scaling (DVS) for smooth, predictable voltage transitions - Integrated USB V<sub>BUS</sub> discharge - Integrated output voltage adjustment for cable voltage drop on captive-cable applications - Programmable voltage gain up to 3m/up to 516mΩ cable resistance - 1MHz I<sup>2</sup>C target interface with ALERT pin - · TCPCI-compliant register set - · MAX25432-specific registers for alerts, advanced diagnostics, and management - · Maskable alerts for application-specific behavior - · Selectable I2C address for multiport applications - · Integrated watchdog timer for guaranteed safe operation - MAX25432A devices provide integrated two-input to two-output USB Type-C CC1 and CC2 4Ω (typ) switches for external USB PD controller - MAX25432B devices provide a single-port TCPC-compliant USB PD PHY for an external TCPM - Designed to comply with USB PD, Type-C, and TCPC specifications as a source and DFP - USB Type-C Specification, Revision 1.3 - USB Power Delivery Specification, Revision 2.0, Revision 3.0 Version 1.2, and Revision 3.1 - USB Type-C Port Controller Interface Specification, Revision 2.0 Version 1.1 - Implements Type-C CC interface and USB PD PHY functions to a TCPM that handles PD policy management - Type-C cable plug orientation detection - Type-C detection supporting default, 1.5A or 3.0A current capabilities - MAX25432BATLP: Improved CC detection ensures devices with very high CC line capacitance attach correctly - SAR ADC for V<sub>BUS</sub> (10-bit) and I<sub>BUS</sub> (7-bit) monitoring - Programmable V<sub>BUS</sub> voltage alarm thresholds - Integrated 1.5W, 400mΩ (typ) V<sub>CONN</sub> switch with overcurrent protection removes need for dedicated V<sub>CONN</sub> DC-DC and allows use of the common-voltage rail in the application - 3.0V to 5.5V input voltage support - Programmable I<sub>I IM</sub> in 50mA steps - · Diagnostic current prevents enabling into an STG condition - Fast V<sub>CONN</sub> input undervoltage protection - Intelligent soft-start and auto-retry for noncompliant V<sub>CONN</sub> loads - Integrated V<sub>CONN</sub> discharge on HVCC1 and HVCC2 pins - I<sup>2</sup>C control saves two GPIOs on the USB PD controller - Integrated module input fuse protection - Programmable V<sub>IN</sub> undervoltage protection threshold - · Fast detection of a fuse blow condition - Quick alert reporting to I<sup>2</sup>C controller for resolution and possible USB PD renegotiation - Integrated protection for passenger cable shield-short-to-battery faults prevents cable, passenger device, and car module damage - · Fast and intelligent detection of cable shield overcurrent - · Fast turn-off of external protection switch - · Safe dissipation of inrush energy - · Fault reporting and auto retry for fault removal - Integrated automotive protection on V<sub>BUS</sub> output - Fixed 6.4A V<sub>BUS</sub> circuit-breaker limit (V<sub>BUS</sub> OCP) - · Automatic short-to-GND fault detection and diagnostic - Optionally supports USB BC1.2 CDP, DCP, and high-speed pass-through modes (SDP) - · USB D+/D- protection and host charger emulator - Integrated HVDP/HVDM Apple and Samsung termination resistors - Compatible with USB OTG specification and Apple CarPlay - Supports Chinese Telecommunication Industry Standard YD/T 1591-2009 - Integrated 1GHz, 3dB BW data switches supporting USB 2.0 480Mbps/12Mbps/1.5Mbps communication - Provides clean routing of Type-C Dp1, Dn1, Dp2, Dn2 connections to USB 2.0 downstream connector - Auto-DCP mode compatible with Oppo® and OnePlus® devices - Integrated robust high-voltage protection for the USB PD or TCPM controller from events at the receptacle or captive cable - 24V (max) overvoltage protection on HVCC1/HVCC2 - 24V (max) USB 2.0 overvoltage protection on HVDP/HVDM - · Automatic fault detection and retry - Fault indication through active-low, open-drain ALERT output (maskable) - Short-to-battery and short-to-V<sub>BUS</sub> protection - Automotive-grade ESD protection on USB HVDP, HVDM, HVCC1, HVCC2, and SHLD\_SNS pins - ±15kV Air-Gap/±8kV Contact Discharge IEC 61000-4-2 - ±15kV Air-Gap/±8kV Contact Discharge ISO 10605 #### MAX25432A and MAX25432B Differences # Table 1. Differences between MAX25432A and MAX25432B Devices | FUNCTION | MAX25432A | MAX25432B | | |----------------------------------------------------------|-----------|---------------|--| | Startup | No dif | No difference | | | Buck-Boost and V <sub>BUS</sub> Power | No dif | No difference | | | CC Protection Switches | No dif | No difference | | | USB Data Switches and Host Charge Emulation | No dif | No difference | | | Cable Shield Short-to-Battery Protection (G-Suffix only) | No dif | No difference | | | Normally Open Ground | No dif | No difference | | | VCONN | No dif | No difference | | | 12C | No dif | No difference | | | Watchdog | No dif | No difference | | | Fault Reporting, Action, and Recovery | No dif | No difference | | | V <sub>BUS</sub> , I <sub>BUS</sub> ADC | No dif | No difference | | | V <sub>BUS</sub> Alarms | No dif | No difference | | | Type-C Interface (Rp, V <sub>Rd</sub> /V <sub>Ra</sub> ) | No | Yes | | | USB Power Delivery PHY (BMC Driver) | No | Yes | | | V <sub>DD_BMC</sub> Internal Supply | Off | On (1.125V) | | #### **Document Conventions** Whenever "MAX25432" is mentioned in this document, the corresponding description, figure, or diagram applies to all MAX25432 devices. Whenever "MAX25432A" is mentioned in this document, the corresponding description, figure, or diagram only applies to MAX25432A devices. Whenever "MAX25432B" is mentioned in this document, the corresponding description, figure, or diagram only applies to MAX25432B devices. Whenever "G-suffix" is mentioned in this document, the corresponding description, figure, or diagram only applies to MAX25432 devices with the G-suffix. Example: MAX25432BATLG/V+ or MAX25432AATLG/V+ are G-suffix devices. Whenever "M-suffix" is mentioned in this document, the corresponding description, figure, or diagram only applies to MAX25432 devices with the M-suffix. Example: MAX25432BATLM/V+ is a M-suffix device. ## References <u>Table 2</u> shows the reference specifications, their locations, and the common names they are referred to in this document. ### Table 2. References | REFERENCE SPECIFICATION | TITLE | LOCATION | |-------------------------------|----------------------------------------------------------------------------------------------------------------|--------------------| | The USB PD Specification | Universal Serial Bus Power Delivery Specification Revision 3.0,<br>Version 1.2<br>June 21, 2018 | http://www.usb.org | | The USB Type-C™ Specification | Universal Serial Bus Type-C Cable and Connector<br>Specification Release 1.3<br>July 14, 2017 | http://www.usb.org | | The TCPCI Specification | Universal Serial Bus Type-C Port Controller Interface<br>Specification Revision 2.0, Version 1.1<br>March 2020 | http://www.usb.org | | The USB 2.0 Specification | Universal Serial Bus Specification Revision 2.0<br>April 27, 2000 | http://www.usb.org | | The USB 3.x Specification | Universal Serial Bus 3.2 Specification Revision 1.0<br>September 22, 2017 | http://www.usb.org | | The USB BC1.2 Specification | Battery Charging Specification Revision 1.2 December 7, 2010 | http://www.usb.org | # **Power-Up and Enabling** When a valid voltage is applied to IN and HVEN is high, the MAX25432 goes through its power-up sequence as described in the *Power-Up Sequence* functional diagram. The MAX25432 power-up sequence is done when $\overline{\text{ALERT}}$ asserts low after HVEN goes high with V<sub>IN</sub> > UVLO. The V<sub>DD\_IO</sub> input must be within a valid voltage to perform I<sup>2</sup>C communication with the MAX25432 and provide a pullup voltage to the $\overline{\text{ALERT}}$ pin. #### **IN Supply Input** IN is the input supply for the MAX25432 and the external H-bridge buck-boost converter. The MAX25432 can operate with a V<sub>IN</sub> voltage in the range of 4.5V to 36V and is load-dump tolerant up to 40V. A 1µF ceramic capacitor with appropriate voltage rating should be connected for decoupling from IN to GND. An additional 100nF closer to the IN pin is recommended for improved high-frequency decoupling for internal circuitry. To prevent large input current from tripping an upstream automotive fuse during high output power at low input voltage, the MAX25432 integrates a programmable input undervoltage lockout. When the input voltage is below the undervoltage lockout threshold, the buck-boost controller is turned off, which prevents high current being drawn at the input. The undervoltage lockout is set by the IN\_UV\_THRESH[3:0] register. This voltage can be programmed in the range of 4.5V to 8.5V in steps of 0.4V. The default setting for the undervoltage lockout threshold is 4.5V and can be changed on the fly after power-up through I<sup>2</sup>C. The UVLO threshold includes a blanking time of 150µs (typ), which prevents the device from turning off during input voltage transients. ### **High-Voltage Enable Input (HVEN)** HVEN is used as the main enable to the device and initiates the MAX25432 start-up and configuration. If HVEN is at a logic-low level, the device enters the Off mode with low quiescent current level on IN. HVEN is compatible with inputs from 3.3V logic up to automotive battery voltages. ### **BIAS Linear Regulator Output** The device includes an internal 5V linear regulator (BIAS) that provides power to the internal circuit blocks. The IC powers up once the voltage on BIAS crosses the undervoltage-lockout (UVLO) rising threshold and HVEN = H. The IC shuts down when BIAS falls below the UVLO falling threshold or HVEN = L. Connect a 4.7µF ceramic capacitor from BIAS to GND for proper operation of the linear regulator. See the *PCB Layout Guidelines* for more information. External loads, such as an MCU or PD controller, can be connected to BIAS as a power supply as long as: - The total BIAS current, including internal circuitry, is below 80mA. Make sure to account for the internal buck-boost drivers current consumption when the H-bridge is switching. The usable current for external loads varies depending on operating conditions. - The power dissipated by the internal BIAS LDO does not cause the MAX25432 to exceed the maximum continuous power dissipation or junction temperature as specified in the <u>Absolute Maximum Ratings</u> section. With the proper current budgeting, BIAS can also be used to provide $V_{CONN}$ power. To do so, tie BIAS to the $V_{CONN}$ pin and program the $V_{CONN}$ OCP low threshold to the 50mA setting. Cables and accessories needing 100mW $V_{CONN}$ can be powered with this method. A 1µF ceramic capacitor close to the $V_{CONN}$ pin with a low impedance to ground is required to minimize voltage dips on BIAS. ## **External BIAS Supply** In certain applications, the 5V BIAS internal regulator can be turned off and an external voltage can be applied to the BIAS pin to provide power to the internal circuit blocks. To power the BIAS pin with an external voltage source, set the EXT\_BIAS\_SEL bit on register BIAS\_CONTROL to 1. The default setting for this bit is 0 in which case the internal LDO is on. Connect an external voltage on BIAS after startup and before setting the EXT\_BIAS\_SEL bit to 1. The external voltage should be in the range of 4.7V to 5.4V for proper operation of the MAX25432. ### **Power-On Sequencing with External BIAS** When using an external 5V rail to power BIAS, the EXT\_BIAS\_SEL bit must be set after turning on the 5V rail. External back-to-back FETs can be used to switch the 5V rail on/off so as to prevent any supply conflict. ### **V<sub>DD USB</sub> Linear Regulator Output** The MAX25432 integrates a 3.3V low-dropout linear regulator. The $V_{DD\_USB}$ output is used as a clamping voltage during high-voltage events such as short-to-battery or ESD strikes on HVDP/HVDM pins. The $V_{DD\_USB}$ output is also used to power the internal 10-bit ADC on MAX25432 devices. This regulator uses the 5V BIAS regulator as its input. Connect a 1µF ceramic capacitor from $V_{DD\_USB}$ to GND for proper operation of the linear regulator. See the <u>PCB Layout Guidelines</u> for more information. The MAX25432 includes an output undervoltage comparator that sets the VDD\_USB\_UV status bit when the regulator output goes below $V_{DD}_{USB}_{UV} = 2.7V$ (typ). An output overvoltage comparator is also included, which sets the VDD\_USB\_OV status bit when the regulator output goes above $V_{DD}_{USB}_{OV} = 4.0V$ (typ). The V<sub>DD USB</sub> 3.3V LDO cannot be used to power external loads. # V<sub>DD</sub> <sub>BMC</sub> Linear Regulator Output (MAX25432B only) The MAX25432B integrates a 1.125V (typ) regulated voltage reference required for BMC communication. Connect a 1µF ceramic capacitor from V<sub>DD\_BMC</sub> to GND for proper operation of the linear regulator. See the <u>PCB Layout Guidelines</u> for more information. Connect the pin directly to GND on MAX25432A devices. ## **V<sub>DD</sub>** IO Input The $V_{DD\_IO}$ pin must be connected to the external 1.8V, 3.3V, or 5.0V $V_{DD}$ rail used for I<sup>2</sup>C communication by the I<sup>2</sup>C controller (MCU, HUB, or PD controller). $V_{DD\_IO}$ is used as the pullup voltage for the SCL, SDA, and $\overline{ALERT}$ pins. $I^2C$ communication can begin as soon as the power-up sequence is done (i.e., $\overline{ALERT}$ asserts low after HVEN goes high with $V_{IN} > U_{VLO}$ ) and the $V_{DD}$ IO input is within a valid voltage. In an application where neither 1.8V, 3.3V, nor 5.0V external supplies are available, the $V_{DD\_IO}$ pin can be tied to $V_{DD\_USB}$ or BIAS directly. It is recommended to place a 10nF ceramic capacitor from the $V_{DD\_IO}$ pin to GND to provide local decoupling. The $V_{DD}$ IO input voltage can withstand a maximum voltage of 6V. # **V<sub>CONN</sub>** Supply Input The device requires an external supply on the $V_{CONN}$ input to provide the required power for the $V_{CONN}$ switch. The input voltage range for the $V_{CONN}$ input is 3.0V to 5.5V but, in an application, the input voltage is typically 3.3V or 5.0V. See the $V_{CONN}$ section for more information. #### **Buck-Boost Controller** The MAX25432 integrates a buck-boost controller and drivers that provide power from the car battery to $V_{BUS}$ . The buck-boost controller operates for input voltage ranges from 4.5V to 36V and is 40V load-dump tolerant. The buck-boost controller can regulate output voltages from 3.3V up to 21.0V and can limit output current from 1.0A up to 6.35A. Figure 1. Buck-Boost Block Diagram The integrated buck-boost controller operates in either a buck or boost, depending on the input and output voltages. The buck-boost transitions seamlessly between these modes to maintain a constant output voltage. This seamless four-switch buck-boost transition method ensures that V<sub>BUS</sub> does not droop during V<sub>IN</sub> transients and helps achieve excellent efficiency, load regulation, and line regulation. The architecture consists of a peak current-mode control loop that senses the inductor current using an external current-sense resistor on the input side (R<sub>CS1</sub>). The slope compensation value can be adjusted in steps of 100mV by the SLP[2:0] register from 100mV to 800mV so as to prevent subharmonic oscillations. The switching frequency is also set by writing to the FSW[1:0] register. Four switching frequency options (220kHz, 300kHz, 400kHz, and 2.2MHz) are available in the device. To alleviate EMI problems the IC integrates a programmable spread spectrum on the switching frequency oscillator. The SS\_SEL[1:0] register is used to set the desired amount of spread spectrum, which can be programmed to be ±3%, ±6%, and ±9% of the set switching frequency. The output voltage is fed back to the controller using an internal resistor divider on the OUT pin. The buck-boost control-loop is compensated externally using an RC network on the V<sub>COMP</sub> pin. An output current-sense resistor (R<sub>CS2</sub>) between CSP2 and OUT provides protection from runaway currents (V<sub>OC2</sub>), and excessive negative currents (V<sub>OC3</sub>). A third current-sense resistor (R<sub>CS3</sub>) is required between OUT and CSN2 for V<sub>BUS</sub> I<sub>LIM</sub> DC regulation used in PPS Current-Limit (CL) mode. R<sub>CS3</sub> is also used for USB cable/voltage drop compensation in order to maintain a constant V<sub>BUS</sub> voltage at the user port across output current variations. The MAX25432BATLP when paired with ADI TCPM enables dynamic loop control for improved dips/drops during input current restrictions. ## Enabling/Disabling V<sub>BUS</sub> Before enabling V<sub>BUS</sub>, ensure that the I<sup>2</sup>C controller performs the following initial configuration after power-up: - 1. The $V_{BUS}$ current limit has been set accordingly. See the $\underline{\textit{VBUS Current-Limit (CL) Regulation}}$ section. - 2. The cable-compensation gain has been selected to offset any PCB trace/connector and/or cable drop. See the <u>Cable Compensation</u> section. - 3. The slope-compensation peak ramp voltage is correctly set per the system requirements. See the <u>Slope Compensation</u> section. - 4. The switching frequency and desired spread-spectrum settings are correctly set per the system requirements. See the <u>Switching Frequency and Spread Spectrum</u> section. - 5. The SYNC pin direction is selected. By default, the SYNC pin acts as an input. See the <u>Synchronization Input/Output</u> (SYNC) section. - 6. The V<sub>BUS</sub> undervoltage and overvoltage thresholds and masks are correctly configured for the application. By default, the 12.5% UV/OV thresholds are selected. See the VBUS THRESH register description. - 7. No fault has been reported by the MAX25432 through the SHIELDING bit or dedicated V<sub>BUS</sub> Fault flags. See the <u>Fault</u> Table (Analog Devices Auto-Shield). - 8. V<sub>BUS</sub> needs to be at vSafe0V before being enabled. Make sure the VSAFE0V bit in the EXTENDED STATUS[7:0] register reads logic '1'. - If a V<sub>BUS</sub> prebias condition exists, the I<sup>2</sup>C controller needs to attempt a force discharge first using MAX25432 integrated force discharge functionality. The MAX25432 issues an I<sup>2</sup>C error if V<sub>BUS</sub> is not at vSafe0V prior to being enabled. See the <u>VBUS Discharge</u> and <u>Fault Table (Analog Devices Auto-Shield)</u> sections. To comply with the USB-IF TCPCI specification, the MAX25432 only sources $V_{BUS}$ when the proper command is received from the I<sup>2</sup>C controller. In order to enable $V_{BUS}$ : Write 0x77 (Source V<sub>BUS</sub> Default Voltage) to the COMMAND[7:0] register. The MAX25432 then soft-starts to vSafe5V (5.15V, typ). To set $V_{BUS}$ to non-default voltages (voltages other than vSafe5V), perform the following steps. Note that once $V_{BUS}$ is being sourced, only then can the $I^2C$ controller request for non-5V outputs. - 2. Select the desired non-default output voltage by writing to the NONDEFAULT TARGET registers. - 3. Write 0x88 (Source V<sub>BUS</sub> Non Default) to the COMMAND[7:0] register. The MAX25432 then transitions to the non-default voltage with a USB PD-compliant slew rate. To change to a different non-default output voltage target, repeat steps 2 and 3. To go back to vSafe5V, perform step 1. Note that the output current limit can be changed while sourcing $V_{BUS}$ . To disable $V_{BUS}$ , write 0x66 (Disable Source $V_{BUS}$ ) to the COMMAND[7:0] register. The MAX25432 will then turn off the buck-boost. To discharge $V_{BUS}$ to vSafe0V, see the <u>VBUS Discharge</u> section. For more information on specific actions to be performed with the MAX25432 to comply with USB Type-C and USB power delivery, contact Analog Devices. ### **Soft-Start** The buck-boost output is enabled by the I<sup>2</sup>C controller by writing to the COMMAND register. When enabled, the controller soft-starts by gradually ramping up the output voltage from vSafe0V to vSafe5V (5.15V, typ). This soft-start feature reduces inrush current during startup. Soft-start is guaranteed into compliant USB loads. Only after the voltage reaches vSafe5V can the buck-boost output voltage be adjusted to other voltage options by the I<sup>2</sup>C controller. The typical soft-start time is 6.5ms. ## **Switching Frequency and Spread Spectrum** The MAX25432 provides a programmable switching frequency and spread spectrum through $I^2C$ . The internal oscillator frequency is set by the FSW[1:0] register. The switching frequency can be programmed to 220kHz, 300kHz, 400kHz, or 2.2MHz. Spread spectrum can be enabled and adjusted by writing to the SS\_SEL[1:0] register. Spread spectrum can be programmed to $\pm 3\%$ , $\pm 6\%$ , and $\pm 9\%$ centered on f<sub>SW</sub>. The default oscillator frequency at power-up is 400kHz with no spread spectrum. Table 3 shows the typical variation of the switching frequency for each spread-spectrum setting. Table 3. Spread-Spectrum Settings vs. Switching Frequency | f <sub>SW</sub> (kHz) | SPREAD-SPECTRUM MODULATION FREQUENCY (kHz) | | | |-----------------------|--------------------------------------------|-------------|-------------| | | ±3% SETTING | ±6% SETTING | ±9% SETTING | | 220 | ±6.6 | ±13.2 | ±19.8 | | 300 | ±9 | ±18 | ±27 | | 400 | ±12 | ±24 | ±36 | | 2200 | ±66 | ±132 | ±198 | ## Synchronization Input/Output (SYNC) The MAX25432 integrates a clock synchronization input/output to be used in two-port applications or with other power supplies in the module. The benefits of the synchronization between two switching power supplies are as follows: - Reduced input capacitance requirement due to 180° out-of-phase current demands, which leaves time for the input capacitors to recharge between each cycle. - Reduced EMI due to less input current ripple. This translates to a smaller inductor required for the module input EMI filter Both the reduced input capacitance requirement and reduced input current ripple help reduce system cost significantly. The SYNC pin direction can be configured through I<sup>2</sup>C as either an input or an output through the SYNC\_DIR register. SYNC\_DIR is a one-bit register which is set by default to logic '1'. In this case, the SYNC pin on the MAX25432 is expecting an external input signal to synchronize its oscillator to the input on the SYNC pin. If there is no input on this pin, the buck-boost operates with the internal oscillator. Connect SYNC to GND and configure it as an input if not used. The SYNC\_DIR bit can be set to logic '0' by the $I^2C$ controller. In this case, the SYNC pin acts as an output and, when sourcing V<sub>BUS</sub>, generates a fixed 50% duty cycle square waveform at the controller's switching frequency that is phase shifted by 180°, as shown in <u>Figure 2</u>. Note that only buck operation is shown. The SYNC feature also supports boost and buck/boost operation. The internal spread spectrum is disabled if SYNC is configured as an input and synchronized to an external clock. When configured as an output, the SYNC signal includes the spread-spectrum modulation for the sync-in device to synchronize to. When configured as an input, the external clock signal must be within fSYNC\_RANGE of the programmed switching frequency fSW and have a duty cycle between 30% to 70% for the MAX25432 to synchronize properly. If not, the sync-in device reverts to its internal clock synchronization autonomously without changing the SYNC\_DIR bit. Figure 2. SYNC Operation Diagram ## **Input Current Limit** The MAX25432 features a peak input current limit. The device limits the input current by reducing the output voltage if the sensed voltage drop across the input current-sense resistor ( $V_{CSP1}$ - $V_{CSN1}$ ) is above the fixed $V_{OC1}$ threshold (50mV, typ). The current threshold can be selected with the input current-sense resistor value $R_{CS1}$ . See the <u>Current-Sense</u> <u>Resistors Selection</u> section. An input overcurrent event sets the latched, read-only IN\_OC status bit to logic '1' after a debounce of 16ms. The MAX25432 reports the event to the VNDR\_ALRT bit in the ALERT\_H register if the IN\_OC\_MASK is unmasked. Additionally, if MSK\_VNDR\_ALRT bit is unmasked, the ALERT pin is asserted low. ## V<sub>BUS</sub> Current-Limit (CL) Regulation The MAX25432 features a programmable DC current-regulation loop on V<sub>BUS</sub> to support PPS CL operation. The buckboost is allowed to enter the CL mode only when the CL\_EN bit is set to 1, as seen in <u>Figure 3</u>. Figure 3. CL EN Diagram When $CL\_EN = 1$ and the $V_{BUS}$ DC output current monitored on $R_{CS3}$ is less than the programmed current-limit threshold set in the $V_{BUS}$ ILIM\_SET[7:0] register, the buck-boost stays in Constant-Voltage (CV) mode and $V_{BUS}$ is regulated to the programmed voltage target (default or non-default $V_{BUS}$ ). When the V<sub>BUS</sub> DC output current is above the current-limit threshold, the ICOMP voltage increases and drives the internal feedback node higher to reduce V<sub>BUS</sub> and maintain constant current. As the PD device increases its load, V<sub>BUS</sub> reduces further and the MAX25432 maintains accurate regulation until the PD device reduces its load or the sensed OUT voltage reaches the V<sub>BUS</sub> STG threshold (2.85V, typ), which will turn off the buck-boost. See the <u>Fault Table (Analog Devices Auto-Shield)</u> for more information on the V<sub>BUS</sub> STG fault. The buck-boost regulation mode is indicated by the OMF\_TRANS and the CL\_CV bits in the VENDOR\_STATUS and AUTO SHIELD STATUS 1 registers, respectively. See the register descriptions in the for more details. When CL\_EN = 0, the MAX25432 is prevented from entering CL mode. The MAX25432 does not regulate the output current in this mode and maintains CV regulation for the debounce duration. If the current exceeds the programmed threshold in the VBUS\_ILIM\_SET[7:0] register for more than 16ms (typ), the MAX25432 turns off the buck-boost controller to protect itself and the sink. This setting is recommended when sourcing vSafe5V or fixed PDOs, and also to meet the MFi Overcurrent specification (introduced in the R30 revision in 2018). Additionally, a fixed overcurrent protection (V<sub>BUS</sub> OCP), independent of CL\_EN setting, is always active when sourcing V<sub>BUS</sub>. The fault is triggered when V<sub>BUS</sub> current exceeds 6.4A DC (typ) which immediately causes the buck-boost controller to turn off. See the *Fault Table (Analog Devices Auto-Shield)* for more information on action, reporting, and recovery upon a V<sub>BUS</sub> current-limit or OCP condition. ## V<sub>BUS</sub> Short-to-GND (STG) Comparator The buck-boost output is protected against an STG condition. An STG event is detected when OUT goes below 2.85V (typ) for CL\_EN = 1 or below 2.0V (typ) for CL\_EN = 0 while V<sub>BUS</sub> is being sourced. In this case, the buck-boost controller is turned off immediately. See Fault Action A in the *Fault Table (Analog Devices Auto-Shield)*. ### Integrated VOUT Pulldown While the buck-boost is disabled, an active pulldown of $16k\Omega$ (typ) is switched on to keep V<sub>BUS</sub> at vSafe0V. #### **Cable Compensation** USB charging current of devices could be as high as 5A while connectors and cables contribute to voltage drops. Stringent USB port supply voltage specifications increase the need for compensation, and excessive voltage drop causes device disconnects. The voltage drop compensation is implemented by measuring the current and feeding back the current information to the internal feedback block of the converter. In this implementation, the load regulation of the power supply is effectively changed to compensate a voltage drop on a power line. Figure 4. Cable Compensation Benefit The MAX25432 compensates voltage drops for up to $516m\Omega$ from parasitic resistance present from the OUT pin to the user cable, including but not limited to the USB captive cable, PCB trace, and inline connectors. The cable compensation is designed for use in the constant voltage region at up to 5A. Cable compensation stays active upon entry into current-limit region. The gain of the cable-compensation circuit can be adjusted through I<sup>2</sup>C by changing the values in GAIN[5:0] in the cable-compensation control register CABLE\_COMP\_CONTROL. The R<sub>CS3</sub> external current-sense resistor is required when using the cable-compensation feature. See the <u>USB Cable Compensation</u> section for guidelines. #### **Thermal Shutdown** Thermal shutdown protection limits the temperature the device is allowed to reach before forced shutdown. If the die temperature exceeds +165°C, the device shuts down and needs to cool down. Once the device has cooled down by 15°C, the device is automatically enabled again (as long as HVEN is still high and V<sub>IN</sub> is above UVLO). The thermal overload protects the device in the event of overheating. For continuous operation, do not exceed the absolute maximum junction temperature of +150°C. For more information regarding actions and recovery steps taken upon a thermal shutdown fault, see the *Fault Table (Analog Devices Auto-Shield)* and the *Fault Types* table. # **USB Type-C and Power Delivery** Figure 5. USB Type-C Functional Block Diagram A detailed breakdown of the block diagram and operation is provided in the following sections. # Configuration Channel (CC1 and CC2) To maintain the USB host/device relationship, Type-C requires a configuration channel (CC). It is through the CC pins that current capabilities are advertised and detected, as well as how the host detects the cable orientation, which is required for USB3 and active cables. In the USB Type-C solution, two pins on the connector, CC1 and CC2, are used to establish and manage the source-to-sink connection. Functionally, the CC is used to serve the following purposes. - Detect attachment of USB ports (e.g., a source to a sink) - · Resolve cable orientation and twist connections to establish USB data bus routing - Establish data roles between two attached ports - Discover and configure VBUS: USB Type-C current modes or USB PD - Configure VCONN - Discover and configure optional Alternate and Accessory modes The CC pins utilize combinations of pullups and pulldowns to detect Type-C device attachment, advertise the current capabilities of the source, and detect the type and orientation of the cable and the device. There are three possible pullups (Rp) which represent the three source current capabilities: default, 1.5A, and 3A. Additionally, there are two possible device pulldown resistors (Ra and Rd) to provide device and cable information to the host. This configuration allows for simultaneous advertisement and detection. The Type-C specification also allows for dynamic Rp changes without any resets. # **CC Pass-Through Switches** The Type-C block includes the CC-to-HVCC pass-through switches that provide a protected communication path between the USB PD controller and handheld device. #### VCONN While there are two HVCC pins that must be monitored on the host receptacle, there is only one CC wire running through the Type-C cable. This is how orientation can be determined. This leaves the second HVCC pin available for other uses. The Type-C specification allows the unused HVCC pin to operate as V<sub>CONN</sub>, a low-power source intended to power active cables which may include authentication ICs or super-speed muxes. The MAX25432 includes complete support for $V_{CONN}$ power control and protection. When a power source within the acceptable operating voltage is connected to the $V_{CONN}$ pin, the MAX25432 can connect the voltage source to the appropriate HVCC pin. Back-to-back $V_{CONN}$ FETs provide overvoltage and overcurrent protection to the $V_{CONN}$ source in addition to controlling the application of $V_{CONN}$ per the Type-C specification. The advantage of the MAX25432 is the ability to provide V<sub>CONN</sub> power from a low-power system supply to a wide-range of E-marked cables (i.e., using the same supply used to power the USB PD controller or MCU), essentially reducing the current budget needed for supplying V<sub>CONN</sub> and hence reducing the cost and solution size. However, certain $V_{CONN}$ loads draw currents that exceed the Type-C specification of 1W (max), shortly after $V_{CONN}$ is sourced. This causes unwanted inrush currents and droops on the system supply, ultimately causing a module reset. To overcome this limitation while being able to provide in the range of 100mW to 1W $V_{CONN}$ power, the MAX25432 implements a dual-threshold overcurrent protection (OCP) with specific debounce timers and a fast UV comparator on the $V_{CONN}$ pin. The first overcurrent threshold (OCP low) is programmable from 50mA to 500mA (typ) with a debounce of 400µs, which allows exceeding the 1W limit momentarily and during startup of the $V_{CONN}$ load circuitry. The second OCP threshold (OCP high) threshold is fixed and set to 750mA (typ) and has a debounce of 5µs, which protects the system supply from noncompliant $V_{CONN}$ loads and/or short circuits. STG diagnostic circuitry is also implemented in order to detect if a STG condition is present before closing the $V_{CONN}$ switch and avoid collapsing the upstream supply. #### Enabling V<sub>CONN</sub> - Program the V<sub>CONN</sub> OCP low setting by writing to the VCONN\_OCPL\_SEL[3:0] register. To power 100mW, 5A E-marked cables, the 50mA setting is recommended. Adjust the OCPL threshold based on desired V<sub>CONN</sub> power supported. - Program the V<sub>CONN</sub> UV setting by writing to the VCONN\_IN\_UV\_THRESH bit. UV settings of 4.65V and 3.05V are recommended for 5V supply and 3.3V, respectively. The default value at power-up is 3.05V. - Make sure the V<sub>CONN</sub> supply is enabled and above the V<sub>CONN</sub> UV-programmed threshold. Read the VCONN\_IN\_UV status bit to verify. - · Unmask Fault and Status bits as desired. - Select the HVCC channel where V<sub>CONN</sub> is needed by setting the cable polarity bit PLUG\_ORNT in the TCPC CONTROL register. - Set the EN VCONN bit to logic '1' to enable VCONN. - If V<sub>CONN</sub> has successfully started up, the MAX25432 sets the POWER\_STATUS.VCONN\_PRESENT bit to indicate V<sub>CONN</sub> is being sourced. On the MAX25432B, the corresponding HVCC comparator (found in HVCC\_STATUS register) will go from "Ra" to "Open". - Monitor the OCP and UV fault flags. - To disable V<sub>CONN</sub>, set EN VCONN to logic '0'. # **VCONN Startup** Once the $V_{CONN}$ input is within its operating range and after $V_{CONN}$ is enabled on a HVCC channel, the diagnostic current is enabled on the corresponding channel and the STG comparator is active and monitoring HVCC. If HVCC is above the STG threshold (0.5V, typ), the $V_{CONN}$ switch is soft-started and the diagnostic current turned off after 500 $\mu$ s. The MAX25432 indicates that $V_{CONN}$ has soft-started successfully by setting POWER\_STATUS.VCONN\_PRESENT to logic '1'. After V<sub>CONN</sub> is enabled on a HVCC channel, the IC monitors for additional faults related to V<sub>CONN</sub> operation. ### **VCONN Short-to-Ground Detection (STG Detection)** Every time $V_{CONN}$ starts or restarts, the MAX25432 checks for an STG condition. An actual hot STG condition usually trips the $V_{CONN}$ UV fault or $V_{CONN}$ OCP high first. If an STG condition is maintained, the $V_{CONN}$ switch does not soft-start. When a $V_{CONN}$ STG condition is detected, a 30mA diagnostic current (typ) is enabled for 8ms (typ). If HVCC rises above the STG threshold during the 8ms, the $V_{CONN}$ switch is soft-started normally. If the HVCC voltage does not go above the STG threshold by the end of the 8ms, the MAX25432 disables the diagnostic current source, then waits for 16ms before re-enabling it again and repeating the cycle until either the STG condition is removed or $V_{CONN}$ is disabled through I<sup>2</sup>C. The STG retry time is fixed at 16ms and cannot be changed. # V<sub>CONN</sub> Reverse Overvoltage (Reverse OV) On the first V<sub>CONN</sub> reverse-OV fault, the V<sub>CONN</sub> switch is immediately turned off, the diagnostic current is enabled on the corresponding channel and the STG comparator is active and monitoring HVCC. The MAX25432 reports the fault by setting the VCONN\_REV\_OV status bit on the first fault and as long as the fault condition is present. Once the fault clears, the V<sub>CONN</sub> switch attempts to restart autonomously after the time set in the RETRY TMR register, as long as the VCONN EN bit is still set to logic '1'. #### **V<sub>CONN</sub> Autoretry** Due to the fact that the $V_{CONN}$ supply is a shared supply, asynchronous system loads can happen while sourcing $V_{CONN}$ . For this reason, a $V_{CONN}$ autoretry feature is implemented to minimize the software interaction when sourcing $V_{CONN}$ with a shared supply. If a $V_{CONN}$ load tries to draw an excessive amount of current for more than the debounce time, the $V_{CONN}$ switch automatically opens to avoid drooping the upstream power supply, then will retry automatically. After three consecutive faults, the $\overline{ALERT}$ pin asserts indicating the I<sup>2</sup>C controller to take action if needed. The autoretry feature is only active for the V<sub>CONN</sub> OCP and V<sub>CONN</sub> UV faults. # **V<sub>CONN</sub>** Overcurrent Protection (OCP Low/High) On the first V<sub>CONN</sub> OCP fault and after the debounce time, the V<sub>CONN</sub> switch is immediately turned off, the diagnostic current is enabled on the corresponding channel and the STG comparator is active and monitoring HVCC. If another OCP fault is detected, the fault process repeats again. After three consecutive faults, the VCONN\_OCP\_FAULT bit is latched and the retry timer starts (default 16ms). Once the timer expires, the SHIELDING bit is set and the process repeats again with the fault counter restarting. Note that only the I<sup>2</sup>C controller can clear the VCONN\_OCP\_FAULT bit. Upon the VCONN\_OCP\_FAULT bit being set, the I<sup>2</sup>C controller can take action to clear the bit, then disable V<sub>CONN</sub>. The I<sup>2</sup>C controller can proceed without powering the non-compliant E-marked cable until a new cable is detected. To disable the OCP fault detection, set the VCONN\_OCP\_DET\_EN bit to 1 in the FAULT\_CONTROL register. ## V<sub>CONN</sub> Undervoltage (UV) On the first UV fault, the V<sub>CONN</sub> switch is immediately turned off, the diagnostic current is enabled on the corresponding channel and the STG comparator is active and monitoring HVCC. If the fault is no longer present, the V<sub>CONN</sub> switch soft-starts normally as described in V<sub>CONN</sub> Startup in the <u>USB Type-C and Power Delivery</u> section. However, if another UV fault is detected, the fault autoretry is engaged and the fault process repeats again. After three consecutive faults, the VCONN\_IN\_UV status bit is set and the retry timer will start (default 16ms). Once the timer expires, the process repeats again with the autoretry fault counter restarting at 0. The MAX25432 reports the fault by setting the VCONN\_IN\_UV status bit on the third fault and as long as the fault condition is present. To disable the $V_{CONN}$ UV fault reporting, set the $V_{CONN}$ DET\_EN bit to 1 in the FAULT\_CONTROL register. Note the $V_{CONN}$ UV fault actions and recovery will still be active in this case; only the reporting will be disabled. # **V<sub>CONN</sub>** Automatic Discharge To comply with the Type-C specification, the corresponding HVCC pin is discharged for 1ms every time $V_{CONN}$ is disabled. The internal discharge circuit consists of a $2.65 \mathrm{k}\Omega$ resistance and a low-side FET. ## **Legacy Devices** The Type-C specification ensures interoperability with Type-A/Type-B devices by defining requirements for legacy adapters. As a DFP, relevant adapters connect from the Type-C receptacle to either a Type-B plug or to a Type-A receptacle, which can then be used with any legacy Type-A cable. A compliant legacy adapter of this type must include an Rd termination inside the adapter. In this case, the MAX25432 detects a Type-C attachment whenever the adapter is connected, regardless of whether a portable device is connected. The portable device sees the DFP as a BC1.2 port (when configured as such). See the <a href="https://example.com/heteralphases-new-mailto:https://example.com/heteralphases-new-mailto:https://example.com/heteralphases-new-mailto:https://example.com/heteralphases-new-mailto:https://example.com/heteralphases-new-mailto:https://example.com/heteralphases-new-mailto:https://example.com/heteralphases-new-mailto:https://example.com/heteralphases-new-mailto:https://example.com/heteralphases-new-mailto:https://example.com/heteralphases-new-mailto:https://example.com/heteralphases-new-mailto:https://example.com/heteralphases-new-mailto:https://example.com/heteralphases-new-mailto:https://example.com/heteralphases-new-mailto:https://example.com/heteralphases-new-mailto:https://example.com/heteralphases-new-mailto:https://example.com/heteralphases-new-mailto:https://example.com/heteralphases-new-mailto:https://example.com/heteralphases-new-mailto:https://example.com/heteralphases-new-mailto:https://example.com/heteralphases-new-mailto:https://example.com/heteralphases-new-mailto:https://example.com/heteralphases-new-mailto:https://example.com/heteralphases-new-mailto:https://example.com/heteralphases-new-mailto:https://example.com/heteralphases-new-mailto:https://example.com/heteralphases-new-mailto:https://example.com/heteralphases-new-mailto:https://example.com/heteralphases-new-mailto:https://example.com/heteralphases-new-mailto:https://example.com/heteralphases-new-mailto:https://example.com/heteralphases ## **Port Controller and Power Delivery** ## Type-C Port Controller Interface (TCPCI) (MAX25432B only) The MAX25432B devices implement a TCPCI as defined in the USB Type-C Port Controller Interface Rev. 2.0 Ver. 1.1. TCPCI is the interface between a USB Type-C port manager (TCPM) and a USB Type-C port controller (TCPC). The goal of the TCPCI is to provide a defined interface between a TCPC and a TCPM to standardize and simplify USB Type-C port manager implementations. The TCPC is a functional block which encapsulates V<sub>BUS</sub> and V<sub>CONN</sub> power controls, USB Type-C CC logic, the USB PD BMC physical layer and protocol layer other than the message creation. Contact Analog Devices for more information on how to program the TCPM to work with the MAX25432B. ## BMC Transmitter (MAX25432B only) The MAX25432B supports USB PD message transmission and reception (Tx/Rx) through the bi-phase mark coding (BMC) interface on the HVCC channels. The BMC communication is used by the source and sink to exchange USB PD messages. The BMC communication is single ended and occurs between two port partners (a source and a sink) after a Type-C attachment has been successfully made. The CC line that is going through the USB cable is used by the two port partners to communicate using BMC. The BMC transmitter driver overdrives the DC bias voltage on the HVCC pin that is set for device attachment while transmitting. The BMC transmitter driver returns to a Hi-Z state when not transmitting. **Note:** The MAX25432B meets the BMC eye diagram specifications as defined in the USB Power Delivery Specification. The MAX25432B's BMC driver is referenced to the SHLD\_SNS pin and therefore BMC communication is not affected by the IR drop caused by the external shield short-to-battery FET, if used. A Type-C captive cable with dedicated ground sense allows compensation for ground offset during charging as pictured in <u>Figure 6</u>. For more information on the BMC Protocol and Signaling, refer to the USB Power Delivery Specification Revision 3.0, Version 1.2. Figure 6. USB PD PHY Ground Offset Compensation ## Sink Tx Ok (MAX25432B only) When a PD contract is established, the sink shall ignore Rp current advertisement as USB PD takes precedence over Type-C. After a PD contract, the TCPM can change the Rp advertisement of the TCPC to signal Sink Tx Ok. Rp advertisement is therefore used as a low-level signaling feature. This feature was added in USB PD Revision 3.0. # **VBUS Voltage and Current ADC** <u>Figure 7</u> shows the block diagram of the $V_{BUS}$ voltage and current ADC. The MAX25432 integrates signal conditioning, multiplexing, conversion, and result registers. The conversion results are used to trigger interrupts using the $V_{BUS}$ voltage alarms registers or can be read by the TCPM for periodic monitoring. Figure 7. VBUS ADC Block Diagram All MAX25432 devices integrate a $V_{BUS}$ voltage and current continuous-sampling SAR ADC with a resolution of 10 bits for voltage and 7 bits for current. The ADC sampling is disabled at POR. To enable sampling, write logic '0' to bit D6 (VBUS\_VOLT\_MON\_EN) of the POWER\_CONTROL register 0x1C. To stop ADC sampling, write logic '1' to bit D6 of the POWER\_CONTROL register 0x1C. The POWER\_CONTROL register is shown in Figure 8. Figure 8. POWER\_CONTROL Register for ADC Control The voltage conversion result after each sample is stored in registers VBUS\_VOLTAGE\_L and VBUS\_VOLTAGE\_H and can be accessed through an I<sup>2</sup>C Read transaction. The MAX25432 maintains synchronization of the 10-bit result between the VBUS\_VOLTAGE\_L and VBUS\_VOLTAGE\_H registers by latching the VBUS\_VOLTAGE\_H value at the time of the VBUS\_VOLTAGE\_L is read. Therefore, an I<sup>2</sup>C Read Word transaction starting at VBUS\_VOLTAGE\_L address is recommended. See the I2C Interface section for more information on the Read Word transaction. The current conversion result after each sample is stored in the VBUS\_CURRENT register and can be accessed through an I<sup>2</sup>C Read Byte transaction. The VBUS\_VOLTAGE\_L, VBUS\_VOLTAGE\_H, and VBUS\_CURRENT registers are shown in Figure 9. Figure 9. Voltage and Current Registers for ADC Result A 10-bit value for the voltage conversion result is obtained by combining bits D[1:0] of the VBUS\_VOLTAGE\_H register with bits D[7:0] of the VBUS\_VOLTAGE\_L register. V\_ADC\_Result = (UInt16)((VBUS\_VOLTAGE\_H & 0x03) x 256) + VBUS\_VOLTAGE\_L) To convert the ADC Result to the measured V<sub>BUS</sub> voltage, multiply it by 25mV. To convert the VBUS\_CURRENT[7:0] result to the measured V<sub>BUS</sub> current, multiply its decimal value by 50mA. Note that the VBUS\_CURRENT[7] bit always equals 0b (7-bit effective on a 8-bit register). Note that since voltage and current are measured one after the other, new conversion results in VBUS\_VOLTAGE[9:0] and VBUS\_CURRENT[7:0] registers are 1ms apart (typ). The ALERT pin will not assert when a new conversion result is ready. The I<sup>2</sup>C controller must use polling to read the most recent conversion results. See the register descriptions in the for more information on the ADC. ## V<sub>BUS</sub> Alarms (MAX25432B only) The 10-bit ADC conversion results are compared with the alarms thresholds set by the TCPM. Those alarms can be used to alert the TCPM during USB PD $V_{BUS}$ voltage transitions or in CL mode. To enable $V_{BUS}$ alarms, write a logic '0' to VOLT ALRMS EN bit in the POWER CONTROL register. The $V_{BUS}$ ADC must be enabled for the alarms to operate. The MAX25432B V<sub>BUS</sub> alarms are compliant with the USB PD specification. Contact Analog Devices for more information on how to program the V<sub>BUS</sub> alarms. #### vSafe0V Comparator To comply with the Type-C specification, the MAX25432 implements a vSafe0V comparator to indicate when $V_{BUS}$ (sensed on the OUT pin) is below the vSafe0V threshold. Unlike the $V_{BUS}$ discharge stop threshold, the vSafe0V threshold is fixed to 0.75V falling with a 50mV hysteresis (typ). The I<sup>2</sup>C controller can check the status of the vSafe0V comparator by reading the VSAFE0V bit in the EXTENDED\_STATUS[7:0] register located in the TCPCI-compliant register section. A logic '1' of this bit signifies V<sub>BUS</sub> is at or below vSafe0V threshold. A logic '0' signifies V<sub>BUS</sub> is above the vSafe0V threshold. This status bit is read-only and non-latched. Whenever the VSAFE0V bit changes and the MSK\_VSAFE0V is set to '1' (unmasked), the EXTENDED\_STATUS alert bit is set. The vSafe0V status is valid only when the $V_{BUS}$ Detection Enabled bit (VBUS\_DET\_EN) located in the POWER\_STATUS[7:0] register becomes a '1'. The VBUS\_DET\_EN bit is read-only and indicates the MAX25432 is monitoring for $V_{BUS}$ present and vSafe0V thresholds. #### **VBUS Present Comparator** In order to enable the V<sub>BUS</sub> present comparator, the TCPM must send the EnableVbusDetect command (0x33) to the COMMAND register. Whenever the VBUS\_DET\_EN read-only bit becomes logic '1', the V<sub>BUS</sub> present comparator is active and monitoring the OUT pin. If the voltage sensed on OUT goes above 4V (typ), the MAX25432 sets the VBUS\_PRESENT bit in the POWER\_STATUS register to alert the TCPM that V<sub>BUS</sub> is present on the Type-C connector. To disable the comparator, the TCPM must send the DisableVbusDetect command (0x22). Note that the EnableVbusDetect and DisableVbusDetect commands also enable and disable the vSafe0V comparator, respectively. #### V<sub>BUS</sub> Overvoltage/Undervoltage (OV/UV) Comparator Programmable V<sub>BUS</sub> OV and UV comparators are implemented in the MAX25432. To program the $V_{BUS}$ OV and UV thresholds, write to $V_{BUS}_{OV}_{THRESH[2:0]}$ and $V_{BUS}_{UV}_{THRESH[2:0]}$ , respectively, located in the $V_{BUS}_{THRESH[7:0]}$ register. By default, the thresholds are set to +12.5% and -12.5% of the current $V_{BUS}$ target. Upon an overvoltage event on V<sub>BUS</sub>, the MAX25432 will turn off V<sub>BUS</sub> and discharge it to vSafe0V immediately (Fault Action A). See the *Fault Detection and Diagnostics* section for more information on this fault. The MAX25432 will report an overvoltage event through the VBUS\_OVP\_FAULT in FAULT\_STATUS register if the VBUS\_OVP\_DET\_EN in the FAULT\_CONTROL register is set to logic '1'. If the MSK\_VBUS\_OVP bit in FAULT\_STATUS\_MASK register is unmasked, the FAULT\_STAT bit in the ALERT\_H register will be set and latched to logic '1'. The ALERT pin will be asserted low if the MSK\_FAULT\_STAT bit is unmasked. Write a '1' to FAULT\_STAT and VBUS\_OVP\_FAULT to clear the fault. The MAX25432 will report an undervoltage event through the VBUS\_UV status bit in the AUTO\_SHIELD\_STATUS register. If the VBUS\_UV\_MASK bit in the AUTO\_SHIELD\_STATUS\_MASK register is unmasked, the VNDR\_ALRT bit will be set and latched to logic '1'. The ALERT pin will be asserted low if the MSK\_FAULT\_STAT bit is unmasked. Write a '1' to VNDR\_ALRT to clear the fault. See the <u>Mask Registers and Nested Alerts</u> section for a complete overview of the fault reporting tree through mask registers. #### **V<sub>BUS</sub>** Discharge When VBUS is disabled, the residual charge stored in the buck-boost output capacitance must be removed to comply with the Type-C specification. The MAX25432 has an internal discharge path that when activated, discharges V<sub>BUS</sub> to a set threshold. *Figure 10* shows the discharge internal circuitry used for both force and auto-discharge features, which are compliant with the USB PD and TCPCI specifications. Figure 10. VBUS Discharge Block Diagram #### **VBUS Force Discharge** Whenever the FORC\_DISCH\_EN bit D2 in the POWER\_CONTROL register is set from logic '0' to '1', the $125\Omega$ discharge RDIS is switched on and the discharge monitoring starts. The MAX25432 automatically disables the force discharge circuit (without clearing FORC\_DISCH\_EN bit) once the voltage on $V_{OUT}$ has reached the value indicated by the 10-bit VBUS\_STOP\_DISCH\_THRESHOLD register. It is recommended to use the minimum stop threshold of 0.5V to pass compliance. If V<sub>OUT</sub> does not reach the programmed Stop threshold (default 0.8V) within 650ms, the discharge stops to avoid possible overheating and flags the FORCE\_DISCH\_FAIL bit, which, if unmasked, sets the FAULT\_STAT bit in the ALERT\_H register. If FAULT\_STAT is unmasked, ALERT is asserted. A typical use case of the V<sub>BUS</sub> force discharge is after a device disconnect when using a PD controller with the MAX25432A or a hard reset when using either the MAX25432A or MAX25432B. See the for more information on the V<sub>BUS</sub> force discharge function. #### **VBUS Auto-Discharge** The $V_{BUS}$ auto-discharge function (MAX25432B devices only) is enabled by setting the AUTO\_DISCH\_DISC\_EN bit D4 to 1 after a device attachment. When the MAX25432 detects a device disconnect, sourcing $V_{BUS}$ is disabled, then the 125 $\Omega$ discharge resistor $R_{DIS}$ is switched on automatically and discharge monitoring starts. The MAX25432 automatically disables the auto-discharge circuit (without clearing AUTO\_DISCH\_EN bit) once the voltage on $V_{OUT}$ has reached the value indicated by the 10-bit VBUS\_STOP\_DISCH\_THRESHOLD register. It is recommended to use the minimum stop threshold of 0.5V to pass compliance. If $V_{OUT}$ does not reach the programmed stop threshold within 650ms, the discharge stops to avoid possible overheating and flags the AUTO\_DISCH\_FAIL bit, which, if unmasked, sets the FAULT\_STAT bit in the ALERT\_H register. If FAULT\_STAT is unmasked, ALERT is asserted. See the for more information on the V<sub>BUS</sub> auto-discharge function. Figure 11 shows the POWER\_CONTROL register which contains the VBUS auto and force discharge enable bits. | ADDR | REGISTE R NAME | POR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|----------------|------|----|-----------------------------------------|------------------------------|-------------------------------------------------|----|------------------------------|-----------------------------|-----------------| | 0x1C | POWER_CONTROL | 0x60 | | VBUS<br>VOLTAGE<br>MONITORING<br>ENABLE | DISABLE<br>VOLTAGE<br>ALARMS | AUTO<br>DISCHARGE<br>ON<br>DISCONNECT<br>ENABLE | | FORCE<br>DISCHARGE<br>ENABLE | VCONN<br>POWER<br>SUPPORTED | VCONN<br>ENABLE | | | | | | | | | | | | | Figure 11. POWER\_CONTROL Register for VBUS Discharge <u>Figure 12</u> shows a typical V<sub>BUS</sub> discharge waveform. The blue curve shows a V<sub>BUS</sub> discharge reaching the programmed stop threshold before the 650ms timeout and is therefore successful and no error flag is set. The red curve shows a discharge that did not reach the stop threshold on time and therefore is flagged as fail on either the FORCE\_DISCH\_FAIL or AUTO DISCH\_FAIL depending on the type of discharge used. Figure 12. VBUS Discharge Timing Diagram **Note:** tsafeov maximum value is defined in the USB PD specification. # **Discharge Time** Due to the high-side FET circuit topology, V<sub>OUT</sub> is discharged at a constant current rate first, down to 3.3V, then at a rate of R<sub>DIS</sub>.C<sub>TOT</sub>. The discharge time t<sub>DIS</sub> can be estimated using the following equation: $$t_{\rm DIS} = \ C_{\rm TOT} \cdot \left[ \frac{V_{\rm START} - 3.3V}{I_{\rm DIS}} - R_{\rm DIS} \cdot \ln \left( \frac{V_{\rm STOP}}{3.3V} \right) \right]$$ where: CTOT = Total output capacitance, in F VSTART, VSTOP = Start and stop voltages, in V $R_{DIS}$ = Internal discharge resistance, in $\Omega$ . $R_{DIS}$ = 125 $\Omega$ (typ) I<sub>DIS</sub> = Constant current discharge rate when V<sub>BUS</sub> > 3.3V, in A. I<sub>DIS</sub> = 28mA ±20% # **Example** <u>Table 4</u> shows typical discharge times for different output voltages. **Table 4. Discharge Times for Different Output Voltages** | V <sub>BUS</sub> | TYPICAL DISCHARGE TIME TO 0.5V* | |------------------|---------------------------------| | vSafe5V | 64ms | | 9V | 94ms | | 15V | 141ms | | 21V | 187ms | \*With $C_{TOT} = 200\mu F$ (bulk) + $30\mu F$ (ceramic) = $215\mu F$ effective capacitance. # **Host Charge Emulation** Figure 13. Host Charge Emulation Block Diagram **Note:** USB-IF does not allow non-USB charging protocols on a USB Type-C connector. Analog Devices provides these features as optional for the user. ## **Charge Mode Selection** The MAX25432 integrates the latest USB-IF Battery Charging Specification Revision 1.2 (BC1.2) CDP and DCP circuitry. The Auto-DCP modes provide either 1.0A and 2.4A resistor bias options for Apple-compliant devices. Legacy Samsung Galaxy 1.2V divider and China YD/T1591-2009 compatibility is also provided by the Auto-DCP modes. Refer to the following Analog Devices articles for more information on BC1.2: - USB Battery Charging and Adapter Emulators - Overview of USB Battery Charging Revision 1.2 and the Important Role of Charger Detectors # **Table 5. Charge Mode Truth Table** | HVEN | AUTO_CDP_DCP_MODE[1:0] | SA SWITCH | SB SWITCH | CHARGE MODE | |------|------------------------|-----------|-----------|-----------------------------| | Low | X | OFF | OFF | Off | | High | 00 (Default) | ON | OFF | Hi-Speed Pass-Through (SDP) | | 01 | ON if CDP = 0 | ON if CDP = 1 | Auto-CDP | |----|---------------|---------------|---------------------| | 10 | OFF | ON | Auto-DCP/Apple 2.4A | | 11 | OFF | ON | Auto-DCP/Apple 1.0A | **Note:** The host charge emulation block, which includes the Auto-CDP and Auto-DCP state machines, is independent of the Type-C interface, V<sub>BUS</sub> or V<sub>CONN</sub> status, and vice versa. Certain faults will turn off, then reset the host charge emulation block. See the *Fault Table (Analog Devices Auto-Shield)* for more information. #### **Auto-CDP Mode** Figure 14. Auto-CDP State Diagram This mode allows simultaneous charging through V<sub>BUS</sub> (up to 1.5A per BC1.2\*) and data transfer through the USB data path. In the Auto-CDP mode, the HVDP/HVDM pins are initially used to support primary and secondary detection implemented by the PD prior to switching over to their data roles during the USB session. Note that LS/FS and USB Hi-Speed 2.0 communication is only supported in the USB session state (starting in step 7, ending in step 9). Within the Auto-CDP mode, the MAX25432 will automatically transition between CDP signaling and the USB session state without software interaction. The principles of operation are described as follows: - The USB data switches (SA switches) are initially open (step 0 in <u>Figure 14</u>), and the detection circuitry is connected to HVDP/HVDM (SB switches). This is the resting state in the Auto-CDP mode and is called CDP Signaling state. In the CDP Signaling state, 19kΩ (typ) pulldowns are applied on HVDP/HVDM and IDAT\_SINK is active on HVDP. - Upon being plugged in, the portable device may perform data contact detection (DCD) to check whether the data pins have made contact. Some portable devices skip this step and instead implement a delay. - Once DCD is done, the portable device will apply 0.6V (typ) on HVDP and look for the same voltage on HVDM (step 1). If it sees the same voltage, it knows the host is either a CDP or a DCP. - Once the MAX25432 sees the 0.6V voltage on HVDP, it will apply 0.6V on HVDM by turning on V<sub>DAT\_SRC</sub> (step 2). This step is called primary detection and is used to differentiate between a charging port and a standard downstream port (SDP). Per the BC1.2 specification, a charging port may support USB data (CDP) or be used only for charging (DCP). - In secondary detection, the MAX25432 turns off the 0.6V source on HVDM (step 3), the portable device turns off the 0.6V source on HVDP (step 4) and applies 0.6V on HVDM (step 5). Since no voltage will appear on HVDP, the portable device knows it is attached to a CDP (step 6). This is the last step of the BC1.2 detection and is used to differentiate between a CDP and a DCP. - Once the CDP detection is done, the MAX25432 will look for the enumeration signal on either HVDP or HVDM (1.6V, typ). Once this signal is detected, the MAX25432 will close the data switches (step 7) to allow the host and device to establish USB Hi-Speed communication (step 8). This state is called USB Session mode and is exited when no data traffic has happened on the bus for 500ms or more (step 9). \* Note that a higher Type-C or USB PD current advertisement takes precedence over BC1.2. #### USB On-The-Go, Dual-Role Applications and Field Programmability The MAX25432 is fully compatible with USB OTG and dual-role applications. A negotiated role swap (HNP or Apple CarPlay) requires no software interaction with the IC. When there is no negotiation before the SoC enters peripheral mode, the MAX25432 must be in Hi-Speed pass-through (SDP mode) before and during the role swap. The MAX25432 devices default to SDP mode on startup. This configuration allows a role swap immediately upon startup without microcontroller interaction. This also allows the application firmware to be programmable though the USB data lines once the vehicle is in the field. Note that the I<sup>2</sup>C controller can change the Data Switch mode anytime by writing to the AUTO\_CDP\_DCP\_MODE[1:0] register. #### **Protection** In an automotive Type-C PD application, several threats to the module can be encountered. In case of a short-to- $V_{BUS}$ event on CC connector pins, the $V_{CONN}$ switch must protect the upstream supply against overvoltage. The CC switches must clamp and dissipate the energy in order to protect the upstream CC controller from pin damage. In case of a short to GND, the shared 3.3V or 5.0V rail supplying V<sub>CONN</sub> shall not brownout or be damaged. For applications with a USB 2.0 host, the host's DP/DM pins typically have an absolute maximum rating of $V_{DD}$ + 0.3V = 3.6V and therefore will not survive any short-to-battery, short-to- $V_{BUS}$ , or automotive ESD event. Short-to-battery (18V) can happen during module assembly, repair, or in the field (e.g., the end-user dropping the end of cable in the cigarette lighter). Short-to-V<sub>BUS</sub> (21V PD, up to 24V) is very common for USB Type-C ports and can happen upon device removal due to mechanical twisting, debris, or insertion of a non-PD compliant source into the port. The MAX25432 protects the module against all of these threats. Figure 15. USB Power Delivery Protection Block Diagram #### **USB 2.0 Data Switches** The DP and DM pins are the protected side of the USB data switches and connect directly to the low-voltage upstream USB PHY or captive cable. No external circuitry is used on either data pin. The HVDP and HVDM pins should be routed to the downstream Type-C connector or captive cable. No external circuitry is required on either pin. The HVDP and HVDM pins are tolerant to automotive high ESD and up to 24V transients. #### **CC Pass-Through Switch** The CC1 and CC2 pins are the protected side of the CC switches and either connect directly to the upstream USB PD controller for MAX25432A devices or internally to the TCPC block for MAX25432B devices. No external circuitry is needed on either CC pin. The HVCC1 and HVCC2 pins connect directly to the downstream USB Type-C port connector or captive cable. No external circuitry is needed on either HVCC pin. HVCC1 and HVCC2 are tolerant to automotive high ESD and up to 24V transients. ### **Shield Short-to-Battery Protection** A USB shield/GND short-to-battery event can occur when a customer's portable device cable is connected to the downstream receptacle and the far end of this cable falls into the 12V cigarette lighter receptacle and contacts the 12V center terminal. This condition results in a damaging amount of current flow, with insufficient response time by the cigarette lighter fuse. The MAX25432 variants with shield short-to-battery (SSTB) protection are designed to sense this fault condition with the SHLD\_SNS pin and control an external NFET with the GDRV pin. The normally open (NO) ground logic will ensure no damaging current flows on Type-C to Type-C user cables by keeping the downstream connector ground open when no device is attached. Figure 16. Shield Short-to-Battery Functional Diagram Figure 17. Shield/GND Short-to-Battery Timing Diagram <u>Figure 17</u> illustrates the response for the shield short-to-battery protection feature. When a Type-C attachment is present and the cable shield makes contact with V<sub>BAT</sub>, a large surge current flows through the FET's R<sub>DS(ON)</sub> to ground. This surge current develops a voltage across it and is sensed through the MAX25432 SHLD\_SNS pin. When the sense voltage exceeds a certain voltage threshold or slope, the fault-detection comparator is triggered. After a debounce period, the GDRV pin output goes low, causing the FET to switch off and reports the fault condition to the SHLD\_EVENT bit. Once the fault condition is removed, the GDRV pin goes high to turn the FET on. The SHLD\_EVENT flag can be cleared by the I<sup>2</sup>C controller. #### **Principles of Operation** ### **Normally Open Ground (All Devices)** The MAX25432 devices continuously monitor for a Type-C device attach and controls GDRV based on attach/detach events and timer circuitry. When a Type-C connection is not present, the MAX25432 devices protect against shield short-to-battery events by leaving GDRV low. In this state, the USB shield and all other USB Type-C grounds are floating; however, a weak pulldown from SHLD\_SNS is always active. This pulldown enables an Rd attach to be detected, while not providing a low-resistance path to ground. When a valid Type-C attach is present, GDRV remains high for as long as the connection is present. A valid type-C attach may be to a native USB Type-C device, a Type-C to legacy adapter/cable, or an Apple Lightning cable. If unused, GDRV should be tied with a $1M\Omega$ resistor to ground. #### Fault Detection (G-Suffix only) The MAX25432 G-suffix will protect against damaging surge currents on any user cable by using two unique detection methods on the SHLD\_SNS pin: - Threshold Detection: Surge current exceeds a fixed threshold for several microseconds. - Slope Detection: Surge current exceeds a fixed upper slew-rate limit. Either of these protection mechanisms can trigger the shield short-to-battery fault handling described in the <u>Fault Table</u> (<u>Analog Devices Auto-Shield</u>). Threshold and slope detections are automatically disabled when any of the following conditions are true: - An attached USB device draws more than 400mA (typ). This condition resets when the current falls below 200mA (typ). - An attached USB device has initiated a BC1.2 handshake (in Auto-CDP or Auto-DCP mode). - A valid PD message was sent when V<sub>BUS</sub> is being sourced. This condition resets when V<sub>BUS</sub> is turned off or upon POR. When a shield short-to-battery event is detected, GDRV is driven low until 1ms after the fault condition has cleared. #### **GDRV Truth Table** <u>Table 6</u> shows the state of the GDRV pin with respect to the level detected on HVCC1 and HVCC2. This table applies to all MAX25432B devices. For the MAX25432A, it is assumed a PD controller is present upstream. Table 6. GDRV Truth Table | V <sub>IN</sub> > UVLO | HVEN | SOURCING<br>V <sub>BUS</sub> OR V <sub>CONN</sub> | HVCC1 | HVCC2 | GDRV<br>P-SUFFIX | GDRV<br>ALL OTHER DEVICES | | |------------------------|-------|---------------------------------------------------|-------|-------|----------------------|---------------------------|--| | No | χ1 | X | Х | X | | | | | | Low | <del> </del> | | Low | | | | | | | | Open | Open | | Low | | | | | | Open | Ra | I II ada | | | | | | | Ra | Open | High | | | | | | | Open | Rd | | | | | Yes | High | No | Rd | Open | | | | | | nigii | | Rd | Ra | | | | | | | | Ra | Rd | High <sup>2, 3</sup> | High <sup>2, 3</sup> | | | | | | Ra | Ra | | | | | | | | Rd | Rd | | | | | | | Yes | Х | Х | | | | Note 1: "X" = Don't Care. - Note 2: If no shield short-to-battery fault has been detected on SSTB devices. - Note 3: Minimum GDRV on-time is 32ms (typ). #### **Fault Detection and Diagnostics** The MAX25432 features advanced fault reporting and management mechanisms to protect the system from various events that are not within normal operating conditions. The MAX25432 is designed to eliminate false fault reporting by using internal deglitch and fault blanking timers. This ensures the SHIELDING bit is not incorrectly asserted during normal operation, such as starting into heavy capacitive loads. To report the fault to the ALERT pin, set the corresponding mask bit. <u>Table 7</u> describes the different faults, reporting mechanisms, debounce values, action, and recovery type. Each action and recovery type is defined in <u>Table 8</u>. **Table 7. Fault Table (Analog Devices Auto-Shield)** | NAME | EVENT | REPORTING | DEBOUNCE<br>PRIOR TO<br>ACTION | FAULT<br>ACTION | FAULT<br>RECOVERY | | |-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|--------------------------------|-----------------|-------------------|--| | Thermal<br>Shutdown | IC temperature exceeds the Thermal<br>Shutdown Temperature | TSHDN<br>SHIELDING<br>VNDR_ALRT <sup>®</sup> | 100µs | Α | А | | | HVCC OV | HVCC1 or HVCC2 exceeds the V <sub>OV_HVCC</sub> threshold | HVCC_OV<br>SHIELDING<br>VNDR_ALRT <sup>®</sup> | Immediate | Α | А | | | HVD OV | HVDP or HVDM exceeds<br>the V <sub>OV_D</sub> threshold | DATA_OV<br>SHIELDING<br>VNDR_ALRT <sup>®</sup> | Immediate | Α | А | | | V <sub>DD_USB</sub> OV | $V_{DD\_USB}$ exceeds the $V_{DD\_USB\_OV}$ threshold | VDD_USB_OV<br>SHIELDING<br>VNDR_ALRT <sup>a</sup> | Immediate | Α | А | | | V <sub>DD_USB</sub> UV | $V_{DD\_USB}$ falls below the $V_{DD\_USB\_UV}$ threshold | VDD_USB_UV<br>SHIELDING<br>VNDR_ALRT <sup>®</sup> | Immediate | C | С | | | | CL_EN = 0: V <sub>BUS</sub> current exceeds the threshold set in the VBUS_ILIM_SET registers | CV_ILIM<br>SHIELDING<br>VNDR_ALRT <sup>a</sup> | 16ms | А | А | | | V <sub>BUS</sub> I <sub>LIM</sub> | CL_EN = 1: V <sub>BUS</sub> current exceeds the threshold set in the VBUS_ILIM_SET registers. Enters current-limit (CL) regulation. Not a fault. | CL_CV<br>OMF_TRANS <sup>c</sup><br>VNDR_ALRT <sup>a</sup> | N/A | None | N/A | | | V <sub>BUS</sub> OCP | $CL_EN = 0$ : $V_{BUS}$ current exceeds the $I_{OUT\_OCP}$ threshold(e). | VBUS OCP FAULT | 50µs | | | | | VBUS OCI | $CL_EN = 1: V_{BUS}$ current exceeds the $I_{OUT\_OCP}$ threshold(e). | FAULT_STAT <sup>b</sup> | 250µs | А | A | | | V <sub>BUS</sub> OV | CL_EN = 0: V <sub>OUT</sub> exceeds the threshold set in the VBUS_OV_THRESH[2:0] register(f), except when V <sub>BUS</sub> is off, soft-starting or during V <sub>BUS</sub> transitions | VBUS_OVP_FAULT<br>FAULT STAT <sup>b</sup> | Immediate | A | A | | | | CL_EN = 1: V <sub>OUT</sub> exceeds the<br>threshold set in<br>the VBUS_OV_THRESH[2:0] register(f),<br>except when V <sub>BUS</sub> is off or soft-starting | FAULI_STAT | 250µs | | | | | | | <u> </u> | | 1 | | |---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----------------------------------------------------------------------|-----| | V <sub>BUS</sub> UV | $ \begin{array}{c} \text{CL\_CV} = 0\text{: V}_{OUT} \text{ falls below the} \\ \text{threshold set in} \\ \text{the VBUS\_UV\_THRESH[2:0] register,} \\ \text{except when V}_{BUS} \text{ is off, soft-starting (or} \\ \text{during V}_{BUS} \text{ transitions if CL\_EN} = 0\text{)}. \end{array} $ | VBUS_UV<br>SHIELDING<br>VNDR_ALRT <sup>a</sup> | 16ms | С | С | | 300 | CL_CV = 1: V <sub>OUT</sub> falls below the threshold set in the VBUS_UV_THRESH[2:0] register, except when V <sub>BUS</sub> is off or soft-starting. | None N/A | | None | N/A | | V <sub>BUS</sub> STG | CL_EN = 0: V <sub>OUT</sub> falls below 2.0V (typ) | VBUS_SHT_GND<br>SHIELDING | Immediate | A | А | | VB02 010 | CL_EN = 1: V <sub>OUT</sub> falls below 2.85V (typ) | VNDR_ALRT | iiiiiieulate | A | A | | V <sub>BUS</sub> Pre-Bias<br>OV | COMMAND. Source Vbus Default<br>Voltage is received, but V <sub>OUT</sub> is above<br>the vSafe0V threshold. | I2C_ERR<br>FAULT_STAT⁵ | 10µs | С | С | | V <sub>CONN</sub> OCP<br>Low | VCONN current exceeds the I <sub>VCONN_OCP_L</sub> threshold <sup>g</sup> | VCONN_OCPL <sup>d</sup> SHIELDING <sup>d</sup> VNDR_ALRT <sup>d,a</sup> VCONN_OCP_FAULT <sup>d</sup> FAULT_STAT <sup>d,b</sup> | 400µs | В | В | | V <sub>CONN</sub> OCP<br>High | $V_{CONN}$ current exceeds the $I_{VCONN\_OCP\_H}$ threshold <sup>g</sup> | VCONN_OCP_FAULT <sup>d</sup><br>FAULT_STAT <sup>d,b</sup> | 5µs | В | В | | | VCONN_EN = 0: V <sub>CONN</sub> pin falls below the V <sub>CONN_FAST_UV</sub> threshold | VCONN_IN_UV <sup>9</sup><br>VNDR_ALRT <sup>e,g</sup> | | | | | V <sub>CONN</sub> UV | VCONN_EN = 1: V <sub>CONN</sub> pin falls below the V <sub>VCONN_FAST_UV</sub> threshold | VCONN_IN_UV <sup>9</sup> VCONN_OCPL <sup>9</sup> SHIELDING9 VNDR_ALRT <sup>a,9</sup> VCONN_OCP_FAULT <sup>9</sup> FAULT_STAT <sup>b,9</sup> | Immediate | В | В | | V <sub>CONN</sub> Reverse<br>OV | HVCC to V <sub>CONN</sub> pin voltage exceeds the reverse overvoltage threshold (100mV, typ) | VCONN_REV_OV<br>SHIELDING<br>VNDR_ALRT <sup>®</sup> | Immediate | D | В | | V <sub>CONN</sub> STG | HVCC is below the STG (0.5V (typ) for more than 8ms) prior V <sub>CONN</sub> switch soft-start | VCONN_PRESENT stays<br>at 0 | 30µs | Disable V <sub>CONN</sub> and take Action D except Retry Time is 16ms | В | | IN UV | V <sub>IN</sub> (main IC supply) falls below the threshold set in the IN_UV_THRESH[3:0] register | IN_UV<br>SHIELDING<br>VNDR_ALRT° | 100µs | А | Α | | Shield Short-to-<br>Battery | A shield short-to-battery event has been detected. (G-suffix devices only). See the Shield Short-to-Battery Protection section. | SHLD_EVENT<br>SHIELDING<br>VNDR_ALRT <sup>a</sup> | Threshold:<br>5µs<br>Slope: 2µs | A and<br>turn off<br>SHIELD<br>FET | А | | Input<br>Overcurrent | The differential voltage across the input current sense resistor exceeds the VOC1 threshold (16.6A (typ) for $R_{CS1} = 3m\Omega$ ) | IN_OC<br>SHIELDING<br>VNDR_ALRT <sup>f</sup> | 16ms | С | С | | | CL_EN = 0 & V <sub>BUS</sub> is below 50% of the target regulation voltage. | VBUS RNA | 50µs | | | | |--------------------------|-----------------------------------------------------------------------------|-------------------------------------|-----------|---|---|--| | V <sub>BUS</sub> Runaway | The voltage across R <sub>CS2</sub> is above the VOC2 threshold | SHIELDING<br>VNDR_ALRT <sup>a</sup> | Immediate | А | А | | Note a: If SHIELDING\_MASK = '1' Note b: If the corresponding FAULT\_STATUS\_MASK[7:0] is set Note c: If OMF\_TRANS\_MASK = '1' Note d: On the third consecutive fault Note e: If VBUS\_OCP\_DET\_EN = '0' Note f: If VBUS\_OVP\_DET\_EN = '0' Note g: If VCONN\_OCP\_DET\_EN = '0' # Table 8. Fault Types | FAULT<br>TYPE | ACTION1 | RECOVERY | |----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | А | <ul> <li>Assert ALERT<sup>2</sup></li> <li>Disable DC-DC, discharge to vSafe0V</li> <li>Open data switches</li> <li>Open CC pass-through switches</li> <li>Discharge HVCC1 and HVCC2 pins</li> <li>Open V<sub>CONN</sub> switch for RETRY_TMR setting</li> <li>Reset BC1.2 state machine</li> </ul> | <ul> <li>DC-DC can be reenabled by the I<sup>2</sup>C controller through the COMMAND register</li> <li>Close data switches</li> <li>Close CC pass-through switches</li> <li>Close V<sub>CONN</sub> switch based on TCPC POWER_CONTROL[0] and TCPC_CONTROL[0] settings</li> </ul> | | В | First and second fault: Open V <sub>CONN</sub> switch Start V <sub>CONN</sub> STG detect sequence Start V <sub>CONN</sub> retry sequence Third fault: Same as first two faults except: Open V <sub>CONN</sub> switch for the time set in RETRY_TMR bit field Assert ALERT <sup>2</sup> (Note 3) | Close V <sub>CONN</sub> switch depending on TCPC POWER_CONTROL[0] and TCPC_CONTROL[0] settings | | С | Assert ALERT <sup>2</sup> | None | | D Note 4: Faul | Open V <sub>CONN</sub> switch for the time set in RETRY_TMR bit field Assert ALERT <sup>2</sup> (Note 3) | Close V <sub>CONN</sub> switch depending on TCPC POWER_CONTROL[0] and TCPC_CONTROL[0] settings | Note 1: Faults do not reset the TCPC state machine nor disable Rp current sources. Note 2: If MSK\_VNDR\_ALRT = 1 Note 3: The MAX25432 always maintains CC switches closed during those faults. #### **Additional Information** - A fault is detected when a fault condition in the EVENT column is true. A fault condition is removed when that condition returns to false. - For example, the Thermal Shutdown fault is no longer true when the MAX25432 temperature is reduced to below the temperature shutdown threshold. - For V<sub>BUS</sub> Short-to-Ground (STG) fault: The IC detects this fault when V<sub>BUS</sub> is being sourced and V<sub>BUS</sub> falls below the V<sub>BUS</sub> STG voltage threshold, as described in the <u>Fault Table (Analog Devices Auto-Shield)</u>. - The MAX25432 takes action A upon detecting this fault, which turns off V<sub>BUS</sub> immediately and therefore, clears the fault. - However, the MAX25432 cannot know if the STG condition is still there or not, since V<sub>BUS</sub> is not being sourced anymore due to Fault Action A. - V<sub>BUS</sub> can be reenabled by I<sup>2</sup>C after the RETRY TIMER has expired. - The MAX25432 will never automatically enable sourcing of V<sub>BUS</sub>. It is the I<sup>2</sup>C controller that always need to send an I<sup>2</sup>C command to enable V<sub>BUS</sub>. - The MAX25432 will never retry (i.e., perform the recovery steps) if a fault is still being detected. For instance, if a fault is applied continuously, the MAX25432 will not start the RETRY\_TIMER and therefore will not retry. - All the V<sub>BUS</sub> faults are being monitored only when V<sub>BUS</sub> is being sourced. The same is true for V<sub>CONN</sub> faults, except for V<sub>CONN</sub> UV. - The faults that are always being monitored, regardless of V<sub>BUS</sub> or V<sub>CONN</sub> being sourced are the following: Thermal Shutdown, HVCC OV, HVD OV, V<sub>DD USB</sub> OV, V<sub>CONN</sub> UV, IN UV. # I<sup>2</sup>C, Control, and Diagnostics ### I<sup>2</sup>C Diagnostics and Events Handling Contact Analog Devices for more information on how to program I<sup>2</sup>C diagnostics and events handling. # **Mask Registers and Nested Alerts** The registers in this section provide the masks that may be set for the ALERT registers. A masked register still indicates in the ALERT register, but does not set the ALERT pin low. POWER\_STATUS\_MASK, FAULT\_STATUS\_MASK, EXTENDED\_STATUS\_MASK and ALERT\_EXTENDED\_MASK registers are nested alerts. - A POWER\_STATUS change has to be unmasked in both the POWER\_STATUS\_MASK and the ALERT MASK L.MSK PWR STAT to assert the ALERT pin. - A FAULT\_STATUS change has to be unmasked in both the FAULT\_STATUS\_MASK and the ALERT\_MASK\_H.MSK\_FAULT\_STAT to assert the ALERT pin. - An EXTENDED\_STATUS change has to be unmasked in both the EXTENDED\_STATUS\_MASK and the ALERT MASK H.MSK EXTND STAT to assert the ALERT pin. - An ALERT\_EXTENDED change has to be unmasked in both the ALERT\_EXTENDED\_MASK and the ALERT\_MASK\_H.MSK\_ALRT\_EXTND to assert the ALERT pin. In the application, the TCPM will first clear all bits in FAULT\_STATUS register and then clear FAULT\_STAT bit in ALERT\_H to clear the ALERT, provided all fault conditions are cleared. <u>Figure 18</u> and <u>Figure 19</u> describe the alerts, and the corresponding masks and links between them. A Level 1 alert requires to have one mask bit unmasked to assert the <u>ALERT</u> pin. A Level 2 alert requires to have two mask bits unmasked to assert the <u>ALERT</u> pin. Figure 18. Nested Alerts Diagram - ALERT\_H Figure 19. Nested Alerts Diagram - ALERT\_L #### I<sup>2</sup>C Interface The MAX25432 is an I<sup>2</sup>C target device and requires an I<sup>2</sup>C controller to communicate with its internal registers. It can accept SCL clock rates up to 1MHz, and its 7-bit device address can be set to 0x50, 0x51, 0x52, or 0x53 through the ADDR input pin. The I<sup>2</sup>C controller: a PD controller, SoC or microcontroller, generates SCL and always initiates data transfer on the bus. The MAX25432's SCL line operates as an input only. A pullup resistor greater than 500 $\Omega$ is required on SCL if the I<sup>2</sup>C controller has an open-drain SCL output. The MAX25432's SDA line operates as both an input and an open-drain output. A pullup resistor greater than $500\Omega$ is required on the SDA line. These resistors should be placed close to the MAX25432 SCL and SDA pins to minimize the effects of $I^2C$ bus capacitance. Analog Devices recommends using a value of $4.7k\Omega$ for both resistors in most cases. Series resistors in line with SCL and SDA are optional. The SCL and SDA inputs suppress noise spikes to assure proper device operation even on a noisy bus. The MAX25432 I<sup>2</sup>C target logic is powered by the voltage applied to $V_{DD\_IO}$ (1.8V to 5.0V), allowing the MAX25432's logic levels to be matched with those of the I<sup>2</sup>C controller. Note that I<sup>2</sup>C communications is possible even if the buckboost is not switching (i.e., when $V_{BUS}$ is off). Figure 20. Typical I<sup>2</sup>C Application Diagram #### Interrupt Output (ALERT Pin) ALERT is an active-low, open-drain output that asserts to notify the $I^2C$ controller of an interrupt. A pullup to $V_{DD\_IO}$ is required for proper operation. Note that certain bits require their corresponding mask bit to be set for the ALERT pin to be asserted, as the mask bits act as AND gates. ### I<sup>2</sup>C Target Addressing (ADDR Pin) Once the device is enabled, the I<sup>2</sup>C target address is set and latched based on the ADDR pin. The address is defined as the 7 most significant bits (MSBs) followed by the R/W bit. Set the R/W bit to 1 to configure the devices to Read mode. Set the R/W bit to 0 to configure the device to Write mode. The address is the first byte of information sent to the devices after the START condition. | Table 9. | | <b>Target</b> | <b>Addresses</b> | |----------|--|---------------|------------------| |----------|--|---------------|------------------| | ADDR PIN | A6 | A5 | A4 | А3 | A2 | A1 | A0 | 7-BIT ADDRESS | WRITE | READ | |---------------|----|----|----|----|----|----|----|---------------|-------|------| | GND | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0x50 | 0xA0 | 0xA1 | | 8870Ω to GND | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0x51 | 0xA2 | 0xA3 | | 15800Ω to GND | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0x52 | 0xA4 | 0xA5 | | BIAS | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0x53 | 0xA6 | 0xA7 | ### I<sup>2</sup>C Protocol Data is transferred MSB first with each data bit present on SDA sampled on every SCL clock pulse while the SDA line is stable. A byte of data on SDA contains 8 bits, MSB first, that can represent but is not limited to a register address or data written to the device. Additionally, SDA should never change while the SCL is high. There are two exceptions to this rule: the START condition and the STOP condition. #### **START Condition** Every I<sup>2</sup>C transaction between an I<sup>2</sup>C controller and target device begins with the controller sending a START condition. The I<sup>2</sup>C controller generates a START condition by first detecting when the I<sup>2</sup>C bus is idle, and then asserting the SDA signal low while allowing SCL to remain pulled high. #### **STOP Condition** An I<sup>2</sup>C STOP condition is created whenever an I<sup>2</sup>C controller produces a rising edge on SDA while SCL remains high. This terminates any transaction with a target device and frees up the I<sup>2</sup>C bus. SDA and SCL idle high when the I<sup>2</sup>C bus is not busy. The bus remains active if a REPEATED START (RS) condition is generated instead of a STOP condition. Figure 21. START and STOP Conditions #### **REPEATED START Condition** An I<sup>2</sup>C REPEATED START condition is created when an I<sup>2</sup>C controller produces a second START during a transaction with a target device. REPEATED STARTs are needed to signal the target device that the controller desires a change in data direction during a transaction. The REPEATED START is sent after the acknowledge bit (ACK). Figure 22. REPEATED START Condition #### Acknowledge Bit (ACK) ACK is a clocked 9th bit that the device uses to handshake receipt each byte of data. The device pulls down SDA during the controller-generated 9th clock pulse. The SDA line must remain stable and low during the high period of the acknowledge clock pulse. Monitoring ACK allows for detection of unsuccessful data transfers. An unsuccessful data transfer occurs if a receiving device is busy or if a system fault has occurred. In the event of an unsuccessful data transfer, the I<sup>2</sup>C controller can reattempt communication. #### **Clock Stretching** In general, the clock signal generation for the I<sup>2</sup>C bus is the responsibility of the controller device. The I<sup>2</sup>C specification allows slow target devices to alter the clock signal by holding down the clock line. The process in which a target device holds down the clock line is typically called clock stretching. The MAX25432 does not use any form of clock stretching to hold down the clock line. #### **General Call Address** The MAX25432 does not implement the I<sup>2</sup>C specification "general call address." If the MAX25432 sees the general call address (0b0000 0000), it will not issue an acknowledge. #### **I<sup>2</sup>C Transactions** The MAX25432 supports several types of I<sup>2</sup>C transactions, described as follows. #### Write Byte The Write Byte transaction begins with the I<sup>2</sup>C controller sending a START condition. This is followed by a 7-bit address and R/W bit = 0, indicating a controller write operation. If this address matches the MAX25432 device address, it will ACK by holding the SDA line low for one SCL clock. The controller then sends the register address, which serves as a pointer to the MAX25432 register where data will be written. The MAX25432 again ACKs the byte sent. Then the controller sends the data byte and waits for the MAX25432 to ACK the data byte. Finally, the I<sup>2</sup>C controller terminates the transaction by sending a STOP condition. When it is desired to write data to two or more noncontiguous MAX25432 registers, sequential Write transactions should be used. The MAX25432 will acknowledge its address and data bytes sent by the controller. A STOP condition by the controller terminates each write. Figure 23. Write Byte #### **Write Word** The Write Word transaction is similar to the Write Byte transaction except that data is written to two sequential MAX25432 registers in one operation. The transaction begins exactly as a Write Byte transaction; namely a START condition, the target address followed by a write bit, then the register address. However, two data bytes are then sent — a low-address data byte (DATA n), followed by a high-address data byte (DATA n+1). The MAX25432 ACKs each byte received, and automatically increments the register address pointer between the low and high data bytes. Finally, the I<sup>2</sup>C controller sends a STOP condition to complete the transaction. Note that the low and high data bytes follow the same bit order as the previous bytes (target and register addresses) which is MSB first (D7 to D0). Once the data is received, the I<sup>2</sup>C controller will need to flip the bit order and concatenate to obtain a 16-bit word with LSB first. Figure 24. Write Word #### Write Block The MAX25432 also supports I<sup>2</sup>C block data writes for up to 255 contiguous registers. The MAX25432B's transmit buffer requires this type of I<sup>2</sup>C transaction for proper operation. Figure 25. Write Block The Write Block transaction begins by sending a START condition, followed by the MAX25432's 7-bit device address plus the R/W bit = 0. The MAX25432 will ACK its address, then the I<sup>2</sup>C controller sends the register address for the beginning of the contiguous block where data will be written. The MAX25432 again ACKs the received data. The I<sup>2</sup>C controller can now write up to 255 bytes of data to the MAX25432 by continuing to clock the SCL signal. The MAX25432 will store data from SDA, one byte for each eight SCL clocks, and will ACK the data sent on the 9th SCL clock. The MAX25432 automatically increments the register address pointer between successive bytes. When the desired number of bytes from the MAX25432 has been sent, the controller sends a STOP condition to terminate the transaction. #### **Read Byte** The Read Byte transaction begins with the I<sup>2</sup>C controller sending a START condition. This is followed by a 7-bit address and R/W bit = 0, indicating a controller write operation. If this address matches the MAX25432 device address, the device will acknowledge (ACK) by holding the SDA line low for one SCL clock. The controller then sends the byte address, which serves as a pointer to the MAX25432 device register where data will be read. The MAX25432 again ACKs the byte sent. Then, the controller sends a REPEATED START condition, alerting the MAX25432 device that the next byte will again be an address. The controller device clocks in the MAX25432 address, this time appended with a logic '1'. This signals the MAX25432 that the controller wants to read the data from the register address previously sent. The MAX25432 again ACKs the byte sent. On the rising of the next SCL clock, the target device begins sending the desired data byte to the controller. The controller will then signal the MAX25432 that the previous byte was the final byte needed by not acknowledging (NACK), followed by a STOP condition, indicating the end of the Read Byte transaction. When the I<sup>2</sup>C controller desires to read data from two or more MAX25432 registers that are not contiguously located, sequential Read Byte transactions must be used. For instance, two bytes of data can be read from the MAX25432, one at register address 0x1E and the other at register address 0x20, however the I<sup>2</sup>C bus is released (STOP condition) between read operations. The MAX25432 will ACK its address and data bytes sent by the controller. It expects the controller to NACK the last data byte prior to sending a STOP condition. Figure 26. Read Byte #### **Read Word** The Read Word transaction follows the same sequence as the Read Byte except that two data bytes are received from the MAX25432, a low-address data byte (DATA n) followed by a high-address data byte (DATA n+1). This is accomplished by ACKing the first data byte received from the target device, and then NACKing the second data byte, followed by sending a STOP condition. Note that the MAX25432 automatically increments the register pointer to the next address. Reading ALERT\_L and ALERT\_H registers in a single operation is an example of using the Read Word transaction. Figure 27. Read Word #### Read Block The Read Block transaction is a powerful function, enabling the I<sup>2</sup>C controller to read from 1 to 255 bytes of data from contiguous MAX25432 registers in one operation. Note that I<sup>2</sup>C Read operations from the MAX25432B's TCPC Receive Buffer require this type of I<sup>2</sup>C transaction for proper operation. Figure 28. Read Block The Read Block transaction begins as any I<sup>2</sup>C Read operation, first the controller sends a START condition, followed by the MAX25432's 7-bit device address plus the R/W bit = 0. The MAX25432 will ACK its address, then the controller sends the register address for the beginning of the contiguous block where data is to be read from. The MAX25432 again ACKs the received data. Next, the controller sends a REPEATED START condition, informing the MAX25432 that the next byte sent will be an address. The I<sup>2</sup>C controller then sends the MAX25432's 7-bit device address plus the R/W bit = 1, configuring the MAX25432 I<sup>2</sup>C for target read operation. The MAX25432 again acknowledges its address and prepares to deliver data from its registers. The controller can now read up to 255 bytes of data from the MAX25432 by continuing to clock the SCL signal. The MAX25432 will output data on SDA, one byte for each 8 SCL clocks, and expect that the controller ACK the data sent on the 9th SCL clock. The MAX25432 will automatically increment the register address pointer between successive bytes. When the desired number of bytes from the MAX25432 has been sent, the controller must send a NACK followed by a STOP condition to terminate the transaction. #### Register Access Type Registers on MAX25432 have different access types, as shown in the Register Map. The list of access types is the following: - Read Only: Non-latched. Register reports a live value. - Write Only: Always reads back 0. The I<sup>2</sup>C controller can only write to these registers. - Write 1 to Clear, Read: Latched. The I<sup>2</sup>C controller can read the latched value, and clear it by writing a 1. - Write, Read: Modifiable by I<sup>2</sup>C controller only. - Write, Read, Dual: Modifiable by I2C controller or MAX25432. Write, Read, Ext: Modifiable by I<sup>2</sup>C controller or MAX25432 upon Hard Reset, or being acted upon in the case of the COMMAND register. #### Watchdog Timer The MAX25432 implements a programmable watchdog timer to give the design engineer the ability to monitor the $I^2C$ interface for lack of communication from the $I^2C$ controller. The watchdog provides a fail-safe mechanism in case the TCPM software stack or PD controller firmware hangs in a state where, for instance, a voltage is sourced on $V_{\text{BUS}}$ when the sink is no longer attached. The watchdog timer functionality is enabled by setting TCPC\_CONTROL.EN\_WD\_TMR to logic '1'. The watchdog timer starts when the ALERT pin is asserted. The watchdog timer is cleared on any I<sup>2</sup>C access by the I<sup>2</sup>C controller (either Read or Write). If the ALERT pin is still asserted after this I<sup>2</sup>C access, the watchdog timer reinitializes and start monitoring again until the ALERT pin is deasserted. If the I $^2$ C controller is unable to clear the watchdog timer within the programmed time set in WATCHDOG\_SETUP.WD\_TIMEOUT[1:0], it causes the watchdog timer to expire. When the watchdog timer expires, the MAX25432 immediately disconnects the CC terminations by setting ROLE\_CONTROL[3:0] to 1111b, discharge V<sub>BUS</sub> to vSafe0V, and then set FAULT\_STATUS.I2C\_ERR bit. The MAX25432 will remove the V<sub>BUS</sub> discharge circuit when V<sub>BUS</sub> is below vSafe0V and it will not reapply the discharge circuit if V<sub>BUS</sub> rises above vSafe0V. Stop discharge in this case is an edge-triggered event. Any further changes on V<sub>BUS</sub> need to be initiated by the I<sup>2</sup>C controller when its communication link with the MAX25432 is restored. #### Transmitting and Receiving a Hard Reset (MAX25432B only) To transmit a Hard Reset, write 0x05 to the TRANSMIT[7:0] register. Upon receiving a Hard Reset from the port partner, the MAX25432B will set the RX\_HARD\_RST flag in the ALERT\_L[7:0] register. Upon sending or receiving a Hard Reset, the MAX25432B resets the following registers to their default values: - RECEIVE DETECT[7:0] - ALERT\_MASK\_L\_SEL[7:0] - ALERT\_MASK\_H\_SEL[7:0] - POWER STATUS MASK[7:0] - EXTENDED STATUS MASK[7:0] - ALERT\_EXTENDED\_MASK[7:0] ### **Built-In Self-Test (BIST)** The MAX25432B supports BIST Carrier Mode 2 and BIST Test Data Mode per USB PD Revision 3.0 Version 1.2. - Transmitting BIST Carrier mode 2 - Upon receiving a BIST data object (BDO) with the BIST type set to Carrier mode, the TCPM writes 0x07 to the TRANSMIT[7:0] register to enable BIST Carrier mode 2. - Immediately after, the MAX25432B transmits the BIST pattern for 50ms (typ) on the HVCC line corresponding to the orientation defined by the PLUG\_ORNT bit. - At the end of the 50ms timer, the MAX25432B asserts ALERT and flags the TX\_SOP\_MSG\_SUCC bit. - · After reading this flag, the TCPM should enter the PE SRC Transition to default state. - Entering/exiting BIST Test Data mode - Upon receiving a BDO with the BIST type set to Test Data, the TCPM sets the BIST\_TM bit in the TCPC\_CONTROL[7:0] register to enable BIST Test Data mode. - · See the BIST TM bit description for information on this mode. The TCPM must clear the BIST TM bit upon receiving a Hard Reset in order to exit this mode. # **Register Map** #### Register Map The following register map summary table displays all the registers for the MAX25432 product family. Bit descriptions that show "MAX25432B only" are only applicable to MAX25432B devices. If using MAX25432A devices, "MAX25432B only" bits should be ignored and left to their reset values. Row "Reset" in Register Details contains MAX25432B reset values while row "Reset A" contains MAX25432A reset values. Register values will reset to their default values upon a POR. Registers starting from address 0x00 to address 0x79 are compliant to the Type-C Port Controller Interface Specification Revision 2.0, Version 1.1. Refer to the specification for additional information on how to use those registers. Registers starting from address 0x80 to address 0x8B are vendor-defined by Analog Devices. For more information on the MAX25432 register set and for instructions on how to program the interface, contact Analog Devices. | AD<br>DR<br>ES<br>S | NAME | MSB | | | | | | | LSB | |---------------------|-----------------------------|-------------------------------------------|--------------------------|-----------------------|------------------------------|-------------------------------|---------------------------|--------------------|----------------------------| | USB | Type-C and USB-PD R | Registers | | | | | | | | | 0x0<br>0 | VENDOR ID L[7:0] | | | | VENDOR_ | ID[7:0] | | | | | 0x0<br>1 | VENDOR ID H[7:0] | | | | VENDOR_ | ID[15:8] | | | | | 0x0<br>2 | PRODUCT ID L[7: | | | | PRODUCT | _ID[7:0] | | | | | 0x0<br>3 | PRODUCT ID H[7: 0] | | | | PRODUCT_ | _ID[15:8] | | | | | 0x0<br>4 | DEVICE ID L[7:0] | | | | DEVICE_ | ID[7:0] | | | | | 0x0<br>5 | DEVICE ID H[7:0] | | | | DEVICE_I | D[15:8] | | | | | 0x0<br>6 | USBTYPEC REV L<br>[7:0] | | TYPEC_REV[7:0] | | | | | | | | 0x0<br>8 | USBPD REV VER | | | | PD_VEF | R[7:0] | | | | | 0x0<br>9 | USBPD REV VER<br>_H[7:0] | | | | PD_RE\ | /[7:0] | | | | | 0x0<br>A | PD INTERFACE R<br>EV L[7:0] | | | | IBS_VEF | R[7:0] | | | | | 0x0<br>B | PD INTERFACE R<br>EV H[7:0] | | | | IBS_RE\ | /[7:0] | | | | | 0x1<br>0 | ALERT L[7:0] | VBUS_ALAR<br>M_HI | TX_SOP_<br>MSG_SUC<br>C | TX_SOP_MS<br>G_DISCRD | TX_SOP_M<br>SG_FAIL | RX_HARD_R<br>ST | RX_SOP_<br>MSG_STA<br>T | PWR_STA<br>T | HVCC_ST<br>AT | | 0x1<br>1 | ALERT_H[7:0] | VNDR_ALRT | VNDR AIRLI TEXTNI) STATT | | | | | | VBUS_AL<br>ARM_LO | | 0x1<br>2 | ALERT_MASK_L[7: | TOP MSG T MSG DISCRIOP MSG FT T SOP MSG T | | | | | | MSK_HVC<br>C_STAT | | | 0x1<br>3 | ALERT MASK H[7: | MSK_VNDR<br>_ALRT | MSK_ALR<br>T_EXTND | MSK_EXTND_<br>STAT | MSK_BEG_<br>SOP_MSG<br>_STAT | MSK_VBUS_<br>SNK_DISC_D<br>ET | MSK_RX_<br>BUFF_OV<br>RFL | MSK_FAU<br>LT_STAT | MSK_VBU<br>S_V_ALR<br>M_LO | | | | ı | Г | | Г | Γ | Г | Г | | | | |---------------------|-------------------------------|--------------------------------|----------------------------|-----------------------------------|-----------------------------|-----------------------------------|----------------------------|-----------------------------|---------------------------|--|--| | AD<br>DR<br>ES<br>S | NAME | MSB | | | | | | | LSB | | | | 0x1<br>4 | POWER STATUS<br>MASK[7:0] | MSK_DEBG<br>_ACC_CON<br>N_STAT | MSK_TCP<br>C_INIT_ST<br>AT | MSK_SRC_N<br>ON_DEF_VOL<br>T_STAT | MSK_SRC_<br>VBUS_STA<br>T | MSK_VBUS_<br>DET_STAT | MSK_VBU<br>S_PRSN_<br>STAT | MSK_VCO<br>NN_PRSN<br>_STAT | MSK_SNK<br>_VBUS_S<br>TAT | | | | 0x1<br>5 | FAULT STATUS M<br>ASK[7:0] | MSK_AII_RE<br>G_RST | MSK_FOR<br>CD_OFF_V<br>BUS | MSK_AUTO_<br>DISCH_FAIL | MSK_FOR<br>C_DISCH_<br>FAIL | MSK_VBUS_<br>OCP | | | MSK_I2C_<br>ERR | | | | 0x1<br>6 | EXTENDED STAT US MASK[7:0] | - | - | - | - | - | | | MSK_VSA<br>FE0V | | | | 0x1<br>7 | ALERT EXTENDE D MASK[7:0] | - | - | I | - | - | _ MSK_TMR<br>_EXP | | MSK_SNK<br>_FST_RS<br>WP | | | | 0x1<br>9 | TCPC CONTROL[7:0] | EN_SMB_PE<br>C | EN_LK4CO<br>NN_ALRT | EN_WD_TMR | DBG_ACC_<br>CNTRL | I2C_CLK_ST | FRCH[1:0] | BIST_TM | PLUG_OR<br>NT | | | | 0x1<br>A | ROLE CONTROL[7 :0] | - | DRP | RP_VAI | L[1:0] | HVCC2 | 2[1:0] | HVCC1[1:0] | | | | | 0x1<br>B | FAULT_CONTROL[<br>7:0] | - | - | - | FRC_OFF_<br>VBUS_DIS | VBUS_DISCH<br>_FLT_DET_T<br>MR_EN | VBUS_OC<br>P_DET_EN | VBUS_OV<br>P_DET_EN | VCONN_<br>OCP_DET<br>_EN | | | | 0x1<br>C | POWER CONTRO<br>L[7:0] | FAST_RSW<br>P_EN | VBUS_VO<br>LT_MON_<br>EN | VOLT_ALRMS<br>_EN | AUTO_DIS<br>CH_DISC_<br>EN | BLED_DISCH<br>_EN | FORC_DIS<br>CH_EN | VCONN_P<br>WR_SUPP | EN_VCON<br>N | | | | 0x1<br>D | HVCC STATUS[7:0 | - | - | LOOKING4CO<br>NN | CONN_RSL<br>T | HVCC2_ST | ATE[1:0] | HVCC1_S | TATE[1:0] | | | | 0x1<br>E | POWER STATUS[7<br>:0] | DBG_ACC_S<br>TAT | INIT_STAT | SRC_NON_D<br>EF_VOLT | SRC_VBUS | VBUS_DET_E<br>N | VBUS_PR<br>ESENT | VCONN_P<br>RESENT | SNK_VBU<br>S | | | | 0x1<br>F | FAULT STATUS[7: 0] | ALL_REG_R<br>ST | FORCD_O<br>FF_VBUS | AUTO_DISCH<br>_FAIL | FORCE_DI<br>SCH_FAIL | VBUS_OCP_<br>FAULT | VBUS_OV<br>P_FAULT | VCONN_O<br>CP_FAULT | I2C_ERR | | | | 0x2<br>0 | EXTENDED STAT US[7:0] | _ | - | _ | _ | _ | _ | _ | VSAFE0V | | | | 0x2<br>1 | ALERT EXTENDE D[7:0] | - | _ | - | - | - | TMR_EXP | SRC_FST_<br>RSWP | SNK_FST<br>_RSWP | | | | 0x2<br>3 | COMMAND[7:0] | | COMMAND[7:0] | | | | | | | | | | 0x2<br>4 | DEVICE CAPABILI TIES 1 L[7:0] | PW | R_ROLE_CAF | P[2:0] | SOP_DBG_<br>CAP | SRC_VCONN<br>_CAP | SNK_VBU<br>S_CAP | SRC_HI_V<br>BUS_CAP | SRC_VBU<br>S_CAP | | | | | | | | | | | | T | I | | |---------------------|----------------------------------------------|--------------------------------|----------------------------------|---------------------------------------------|---------------------|---------------------|----------------------------|--------------------------|--------------------------|--| | AD<br>DR<br>ES<br>S | NAME | MSB | | | | | | | LSB | | | 0x2<br>5 | DEVICE CAPABILI<br>TIES 1 H[7:0] | VBUS_NON<br>DEF_TRGT_<br>CAP | VBUS_OC<br>P_RPT_CA<br>P | VBUS_OVP_R<br>PT_CAP | BLEED_DI<br>SCH_CAP | FORCE_DISC<br>H_CAP | VBUS_ME<br>AS_ALRM<br>_CAP | AS_ALRM SRC_RES_S | | | | 0x2<br>6 | DEVICE CAPABILI<br>TIES 2 L[7:0] | SNK_DISC_<br>DET_CAP | STP_DISC<br>H_THR_C<br>AP | VBUS_VOLT_ALRM_LSB_C<br>AP[1:0] | | VCON | N_PWR_CAP | VCONN_<br>OCP_CAP | | | | 0x2<br>7 | DEVICE CAPABILI TIES 2 H[7:0] | - | - | GENERIC_TM LONG_MS SMB_PEC_C R_CAP G_CAP AP | | SRC_FRS<br>_CAP | SNK_FRS_<br>CAP | WDOG_T<br>MR_CAP | | | | 0x2<br>8 | STANDARD INPUT CAPABILITIES[7:0] | - | - | - SRC_FRS_IN | | INP_CAP[1:0] | VBUS_EX<br>T_OVP_C<br>AP | VBUS_EX<br>T_OCP_C<br>AP | FRC_OFF<br>_VBUS_C<br>AP | | | 0x2<br>9 | STANDARD OUTP UT CAPABILITIES[ 7:0] | VBUS_SNK_<br>DIS_DET_C<br>AP | DBG_ACC<br>_CAP | VBUS_PRESE<br>NT_CAP | AUD_ACC_<br>CAP | ACT_CBL_CA | MUX_CON<br>FG_CAP | CONN_PR<br>ESENT_C<br>AP | CONN_O<br>RIENT_C<br>AP | | | 0x2<br>A | CONFIG_EXTEND<br>ED1[7:0] | - | - | - | - | - | - | FRS_BIDI<br>R | SRC_FRS<br>_IN | | | 0x2<br>E | MESSAGE HEADE<br>R INFO[7:0] | - | - | - | CBL_PLG | DATA_ROLE | USB_I | PWR_RO<br>LE | | | | 0x2<br>F | RECEIVE DETECT [7:0] | - | EN_CBL_R<br>ST | EN_HRD_RST | EN_SOP_D<br>BG2 | EN_SOP_DB<br>G1 | EN_SOP2 | EN_SOP1 | EN_SOP | | | 0x3<br>0 | RECEIVE BUFFER [7:0] | | | | RECEIVE_BU | FFER[7:0] | | | | | | 0x5<br>0 | TRANSMIT[7:0] | - | _ | RETRY_COL | JNTER[1:0] | - | TX_S | OP_MESSAG | E[2:0] | | | 0x5<br>1 | TRANSMIT BUFFE<br>R[7:0] | | | | TRANSMIT_BU | UFFER[7:0] | | | | | | 0x7<br>0 | VBUS VOLTAGE L [7:0] | | | | VBUS_VOLT | AGE[7:0] | | | | | | 0x7<br>1 | VBUS VOLTAGE<br>H[7:0] | _ | SCALE_FACTOR[1:0] VBUS_VOLTAGE[9 | | | | | | | | | 0x7<br>4 | VBUS STOP DISC<br>HARGE THRESHO<br>LD L[7:0] | VBUS_STOP_DISCH_THRESHOLD[7:0] | | | | | | | | | | | 1 | T | | ı | 1 | ı | ı | 1 | | | | |---------------------|----------------------------------------------|----------------|-------------------------------|-------|------------------|----------------|----------|-------------------------|--------------|--|--| | AD<br>DR<br>ES<br>S | NAME | MSB | | | | | | | LSB | | | | 0x7<br>5 | VBUS STOP DISC<br>HARGE THRESHO<br>LD H[7:0] | - | - | - | - | - | - | VBUS_STOR | | | | | 0x7<br>6 | VBUS_VOLTAGE_<br>ALARM_HI_CFG_L[<br>7:0] | | | V | BUS_ALARM_ | HI_CFG[7:0] | | | | | | | 0x7<br>7 | VBUS VOLTAGE ALARM HI CFG H [7:0] | - | - | - | - | - | - | VBUS_ALARM_HI_CFG [9:8] | | | | | 0x7<br>8 | VBUS VOLTAGE ALARM LO CFG L [7:0] | | VBUS_ALARM_LO_CFG[7:0] | | | | | | | | | | 0x7<br>9 | VBUS_VOLTAGE<br>ALARM LO CFG<br>H[7:0] | - | - | - | - | - | - | VBUS_ALAF<br>G[9 | | | | | 0x7<br>A | VBUS NONDEFAU LT TARGET L[7:0] | | VBUS_NONDEFAULT_TARGET_L[7:0] | | | | | | | | | | 0x7<br>B | VBUS NONDEFAU<br>LT TARGET H[7:0] | | | VBUS_ | _NONDEFAULT | Γ_TARGET_H[7:0 | )] | | | | | | Powe | er, Protection and Leg | acy USB Regist | ters | | | | | | | | | | 0x8<br>0 | VBUS CURRENT[7 :0] | | | | VBUS_CURF | RENT[7:0] | | | | | | | 0x8<br>1 | CABLE COMP CO<br>NTROL[7:0] | - | ı | | | GAIN[5:0 | )] | | | | | | 0x8<br>2 | VBUS ILIM SETUP [7:0] | | | | VBUS_ILIM_ | _SET[7:0] | | | | | | | 0x8<br>3 | BUCK BOOST SE<br>TUP[7:0] | | SLP[2:0] | | FS) | W[1:0] | SYNC_DIR | SS_SE | :L[1:0] | | | | 0x8<br>4 | WATCHDOG SET UP[7:0] | _ | - | - | - | - | - | WD_TIME | OUT[1:0] | | | | 0x8<br>5 | AUTO SHIELD SE<br>TUP[7:0] | _ | - | _ | _ | _ | _ | RETRY_ | <br>ГМR[1:0] | | | | 0x8<br>6 | GENERAL SETUP[7:0] | _ | VBUS_HIR<br>ES | - | EXT_BIAS_<br>SEL | - | CL_EN | AUTO_CDP_<br>E[1 | | | | | AD<br>DR<br>ES<br>S | NAME | MSB | | | | | | | LSB | | |---------------------|-------------------------------|--------------------|---------------------|--------------|------------------|-----------------|-------------------------|----------------|--------------------|--| | 0x8<br>7 | IN THRESH[7:0] | - | - | | | | IN_UV_THRESH[3:0] | | | | | 0x8<br>8 | VCONN THRESH[7<br>:0] | | VCONN_O | CPL_SEL[3:0] | | 1 | VCONN_IN_UV_THRESH[2:0] | | | | | 0x8<br>9 | VBUS THRESH[7:0 | - | VBUS_OV_THRESH[2:0] | | | 1 | VBUS_UV_THRESH[2:0] | | | | | 0x8<br>A | VENDOR STATUS _MASK[7:0] | SHIELDING_<br>MASK | ı | - | - | 1 | ı | ı | OMF_TRA<br>NS_MASK | | | 0x8<br>B | VENDOR STATUS[ 7:0] | SHIELDING | - | - | - | - | - | - | OMF_TRA<br>NS | | | 0x8<br>C | AUTO SHIELD ST<br>ATUS_0[7:0] | TSHDN | VCONN_R<br>EV_OV | - - | | VCONN_IN_U<br>V | IN_OC | VDD_USB<br>_UV | VBUS_UV | | | 0x8<br>D | AUTO SHIELD ST<br>ATUS_1[7:0] | CL_CV | CV_ILIM | VBUS_RNA | VBUS_SHT<br>_GND | IN_UV | DATA_OV | HVCC_OV | VDD_USB<br>_OV | | # **Register Details** # VENDOR\_ID\_L (0x0) Lower 8 Bits of VID. A vendor ID, or VID, is used to identify the TCPC vendor. The VID is a unique 16-bit unsigned integer assigned by USB-IF. | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-------------|---|----------------|---|---|---|---|---|---|--|--|--| | Field | | VENDOR_ID[7:0] | | | | | | | | | | | Reset | | 0x6A | | | | | | | | | | | Access Type | | Read Only | | | | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------|------|-------------------------------------|-------------------------------| | VENDOR_ID | 7:0 | Lower 8 Bits of Analog Devices VID. | Always reads 0x6A in MAX25432 | # VENDOR\_ID\_H (0x1) Upper 8 Bits of VID. | віт | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|---|---|---|---|---|---|---| | Field | VENDOR_ID[15:8] | | | | | | | |-------------|-----------------|--|--|--|--|--|--| | Reset | 0x0B | | | | | | | | Access Type | Read Only | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------|------|-------------------------------------|-------------------------------| | VENDOR_ID | 7:0 | Upper 8 Bits of Analog Devices VID. | Always reads 0x0B in MAX25432 | # PRODUCT\_ID\_L (0x2) Lower 8 Bits of PID. The product ID, or PID, is used to identify the product. | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-------------|---|-----------------|---|---|---|---|---|---|--|--|--| | Field | | PRODUCT_ID[7:0] | | | | | | | | | | | Reset | | 0x00 | | | | | | | | | | | Access Type | | Read Only | | | | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |------------|------|--------------------------------|-----------------------------------------------------| | PRODUCT_ID | 7:0 | Lower 8 bits of MAX25432's PID | 0x01: Buck-Boost Capable<br>0x02: Buck-Only Capable | # PRODUCT\_ID\_H (0x3) Upper 8 Bits of PID. | ВІТ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-------------|------------------|-----------|---|---|---|---|---|---|--|--| | Field | PRODUCT_ID[15:8] | | | | | | | | | | | Reset | | 0x00 | | | | | | | | | | Access Type | | Read Only | | | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |------------|------|--------------------------------|-------------------------------| | PRODUCT_ID | 7:0 | Upper 8 Bits of MAX25432's PID | Always reads 0x00 in MAX25432 | # DEVICE\_ID\_L (0x4) Lower 8 Bits of bcdDevice. The Device ID, bcdDevice, is used to identify the release version of the product. | ВІТ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|---|---|---|---|---|---|---| |-----|---|---|---|---|---|---|---|---| | Field | DEVICE_ID[7:0] | | | | | | |-------------|----------------|--|--|--|--|--| | Reset | 0x00 | | | | | | | Access Type | Read Only | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------|------|---------------------------------------|---------------------------------------| | DEVICE_ID | 7:0 | Lower 8 Bits of MAX25432's Device ID. | See <u>Ordering Information</u> table | # DEVICE\_ID\_H (0x5) Upper 8 Bits of Device ID. | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-------------|-----------------|-----------|---|---|---|---|---|---|--|--| | Field | DEVICE_ID[15:8] | | | | | | | | | | | Reset | | 0x00 | | | | | | | | | | Access Type | | Read Only | | | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------|------|---------------------------------------|---------------------------------------| | DEVICE_ID | 7:0 | Upper 8 Bits of MAX25432's Device ID. | See <u>Ordering Information</u> table | # USBTYPEC\_REV\_L (0x6) This register refers to USB Type-C Cable and Connector Specification Revision; USB Type-C represented by a unique 16-bit unsigned register. The format is packed binary coded decimal (BCD). | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------------|----------------|------|---|------|------|---|---|---|--| | Field | TYPEC_REV[7:0] | | | | | | | | | | Reset | | 0x13 | | | | | | | | | Access Type | | | | Read | Only | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------|------|-------------------------|-------------------------------| | TYPEC_REV | 7:0 | USB Type-C Revision 1.3 | Always reads 0x13 in MAX25432 | # USBPD REV VER L (0x8) USBPD\_REV\_VER[15:8]: Lower 8 Bits | віт | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|---|---|---|---|---|---|---| |-----|---|---|---|---|---|---|---|---| | Field | PD_VER[7:0] | |-------------|-------------| | Reset | 0x12 | | Access Type | Read Only | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|--------------------|-------------------------------| | PD_VER | 7:0 | USB PD Version 1.2 | Always reads 0x12 in MAX25432 | # USBPD\_REV\_VER\_H (0x9) This register refers to USB PD Specification revision and version represented by a unique 16-bit unsigned integer. The format is packed BCD. | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------------|-------------|------|---|------|------|---|---|---|--| | Field | PD_REV[7:0] | | | | | | | | | | Reset | | 0x30 | | | | | | | | | Access Type | | | | Read | Only | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|---------------------|-------------------------------| | PD_REV | 7:0 | USB PD Revision 3.0 | Always reads 0x30 in MAX25432 | # PD\_INTERFACE\_REV\_L (0xA) PD INTERFACE REV[7:0]: Lower 8 Bits | BIT | 7 6 5 4 3 2 1 0 | | | | | | | | | | | |-------------|-----------------|--------------|--|--|--|---|---|--|--|--|--| | | • | | | | | _ | • | | | | | | Field | | IBS_VER[7:0] | | | | | | | | | | | Reset | | 0x11 | | | | | | | | | | | Access Type | | Read Only | | | | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|----------------------------------------------|-------------------------------| | IBS_VER | 7:0 | USB PD Inter-Block Specification Version 1.1 | Always reads 0x11 in MAX25432 | # PD\_INTERFACE\_REV\_H (0xB) The USB Port Controller Specification Revision register refers to the specification revision and version represented by a unique 16-bit unsigned integer. The format is packed BCD. | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-------------|--------------|------|---|------|------|---|---|---|--|--|--| | Field | IBS_REV[7:0] | | | | | | | | | | | | Reset | | 0x20 | | | | | | | | | | | Access Type | | | | Read | Only | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|-----------------------------------------------|-------------------------------| | IBS_REV | 7:0 | USB PD Inter-Block Specification Revision 2.0 | Always reads 0x20 in MAX25432 | # ALERT L (0x10) Lower 8 Bits of ALERT Register. This register is set by TCPC and cleared by TCPM. This register is used to communicate a status change from the TCPC to the TCPM. After an event or condition occurs, the TCPC sets the corresponding bit in the ALERT register. Any unmasked bit that is set in this register will drive the ALERT pin low. | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|------------------------------|------------------------------| | Field | VBUS_ALAR<br>M_HI | TX_SOP_MSG_S<br>UCC | TX_SOP_MSG_DIS<br>CRD | TX_SOP_MSG_<br>FAIL | RX_HARD_<br>RST | RX_SOP_MSG_<br>STAT | PWR_ST<br>AT | HVCC_ST<br>AT | | Reset | 0b0 | 0d0 | 000 | 0b0 | 0b0 | 0b0 | 0b0 | 0b0 | | Acce<br>ss<br>Type | Write 1 to<br>Clear, Read | Write 1 to Clear,<br>Read | Write 1 to Clear,<br>Read | Write 1 to Clear,<br>Read | Write 1 to<br>Clear, Read | Write 1 to Clear,<br>Read | Write 1 to<br>Clear,<br>Read | Write 1 to<br>Clear,<br>Read | | BITFIELD | BITS | DESCRIPTION | DECODE | | | |---------------------|------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | VBUS_ALARM_HI | 7 | V <sub>BUS</sub> Voltage Alarm Hi | 0: Cleared 1: A high-voltage alarm has occurred | | | | TX_SOP_MSG_SUCC | 6 | Transmit SOP* Message Successful. (MAX25432B only) | Cleared Reset or SOP* message transmission successful. GoodCRC response received on SOP* message transmission. Transmit SOP* message buff registers are empty. | | | | TX_SOP_MSG_DISCRD 5 | | Transmit SOP* Message Discarded (MAX25432B only) | O: Cleared 1: Reset or SOP* message transmission not sent due to an incoming receive message. Transmit SOP* message buffer registers are empty. | | | | TX_SOP_MSG_FAIL | 4 | Transmit SOP* Message Failed. (MAX25432B only) | Cleared SOP* message transmission not successful, no GoodCRC response received on SOP* message transmission. Transmit SOP* message buffer registers are empty. | | | | BITFIELD | BITS | DESCRIPTION | DECODE | | | | | |-------------------|------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | RX_HARD_RST | 3 | Received Hard Reset.<br>(MAX25432B only) | 0: Cleared<br>1: Received Hard Reset message | | | | | | RX_SOP_MSG_STAT 2 | | Received SOP* Message Status.<br>(MAX25432B only) | 0: Cleared 1: RECEIVE_BUFFER register changed. READABLE_BYTE_COUNT being set to 0 does not set this bit. | | | | | | PWR_STAT | 1 | Power Status. | 0: Cleared<br>1: Power Status changed | | | | | | HVCC_STAT | 0 | HVCC Status.<br>(MAX25432B only) | 0: Cleared 1: HVCC Status changed Set when ROLE_CONTROL.HVCC1[10], ROLE_CONTROL.HVCC2[10], HVCC_STATUS.HVCC1_STATE[10] or HVCC_STATUS.HVCC2_STATE[10] has changed. The MAX25432B does not assert this bit when HVCC_STATUS.LOOKING4CONN changes state if TCPC_CONTROL.EN_LK4CONN_ALRT is set to 0. | | | | | # ALERT\_H (0x11) Upper 8 Bits of ALERT Register. This register is set by TCPC and cleared by TCPM. This register is used to communicate a status change from the TCPC to the TCPM. After an event or condition occurs, the TCPC sets the corresponding bit in the ALERT register. Any unmasked bit that is set in this register will drive the ALERT pin low. | ВІТ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------------|------------------------------|----------------|---------------------------|----------------------|-----------------------|---------------------------|---------------------------|---------------------------| | Field | VNDR_AL<br>RT | ALRT_EXT<br>ND | EXTND_ST<br>AT | BEG_SOP_MSG_S<br>TAT | VBUS_SNK_DISC_<br>DET | RX_BUFF_OV<br>RFL | FAULT_ST<br>AT | VBUS_ALARM_<br>LO | | Reset | 0b0 | Acces<br>s<br>Type | Write 1 to<br>Clear,<br>Read | Read Only | Write 1 to<br>Clear, Read | Read Only | Read Only | Write 1 to<br>Clear, Read | Write 1 to<br>Clear, Read | Write 1 to Clear,<br>Read | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------|------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | VNDR_ALRT | 7 | Vendor-Defined Alert | 0: Cleared 1: A vendor-defined alert has been detected. Defined in the VENDOR_DEFINED registers starting at address 0x80. This bit was been detected. Defined | | | | | This bit can be cleared, regardless of the current status of the alert source. | | BITFIELD | BITS | DESCRIPTION | DECODE | | | |----------------------------------------|----------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | ALRT_EXTND | 6 | Alert Extended.<br>(Reserved) | Always reads 0 (Extended Alerts not supported) | | | | EXTND_STAT | 5 | Extended Status. | 0: Cleared<br>1: Extended Status changed | | | | BEG_SOP_MSG_STAT | 4 | Beginning SOP* Message Status.<br>(MAX25432B only) | Always reads 0 (Extended messaging not supported) | | | | VBUS_SNK_DISC_DET | 3 | V <sub>BUS</sub> Sink Disconnect Detected.<br>(MAX25432B only) | Always reads 0 (Source-only) | | | | RX_BUFF_OVRFL | 2 | Rx Buffer Overflow.<br>(MAX25432B only) | O: TCPC Rx buffer is functioning properly. 1: TCPC Rx buffer has overflowed. Future GoodCRC shall not be sent. This bit is cleared when the TCPM writes a 1 to it and a 1 to ALERT.RX_SOP_MSG_STAT. | | | | FAULT_STAT | FAULT_STAT 1 Fault Status. | | 0: No fault 1: A fault has occurred. Read the FAULT_STATUS register. | | | | VBUS_ALARM_LO 0 VBUS Voltage Alarm Lo. | | V <sub>BUS</sub> Voltage Alarm Lo. | 0: Cleared 1: A low-voltage alarm has occurred. | | | # ALERT\_MASK\_L (0x12) Lower 8 Bits of ALERT\_MASK Register. The registers in this section define the masks that may be set for the ALERT registers. A masked register will still indicate in the ALERT register, but will not set the ALERT pin low. This register will be reset to its default value when a Hard Reset is sent; or a Hard Reset is received (if Hard Reset detection is enabled). | ВІТ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------------------|------------------------|-------------------------|---------------------------|-------------------------|---------------------|-------------------------|---------------------|---------------------| | Fiel<br>d | MSK_VBUS_V<br>_ALRM_HI | MSK_TX_SOP_<br>MSG_SUCC | MSK_TX_SOP_M<br>SG_DISCRD | MSK_TX_SOP_<br>MSG_FAIL | MSK_RX_HA<br>RD_RST | MSK_RX_SOP_<br>MSG_STAT | MSK_PW<br>R_STAT | MSK_HVC<br>C_STAT | | Res<br>et | 0b1 | Acc<br>ess<br>Typ<br>e | Write, Read,<br>Ext | Write, Read, Ext | Write, Read, Ext | Write, Read, Ext | Write, Read,<br>Ext | Write, Read, Ext | Write,<br>Read, Ext | Write,<br>Read, Ext | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------------------|------|---------------------------------------------------------------------------|----------------------------------------------| | MSK_VBUS_V_ALRM_HI | 7 | V <sub>BUS</sub> Voltage Alarm Hi Interrupt Mask.<br>(MAX25432B only) | 0: Interrupt masked<br>1: Interrupt unmasked | | MSK_TX_SOP_MSG_SUCC | 6 | Transmit SOP* Message Successful Interrupt Mask. (MAX25432B only) | 0: Interrupt masked<br>1: Interrupt unmasked | | MSK_TX_SOP_MSG_DISCRD | 5 | Transmit SOP* Message Discarded Interrupt Mask. (MAX25432B only) | 0: Interrupt masked<br>1: Interrupt unmasked | | MSK_TX_SOP_MSG_FAIL | 4 | Transmit SOP* Message Failed Interrupt Mask. (MAX25432B only) | 0: Interrupt masked<br>1: Interrupt unmasked | | MSK_RX_HARD_RST | 3 | Received Hard Reset Message Status<br>Interrupt Mask.<br>(MAX25432B only) | 0: Interrupt masked<br>1: Interrupt unmasked | | MSK_RX_SOP_MSG_STAT | 2 | Receive SOP* Message Status Interrupt Mask. (MAX25432B only) | 0: Interrupt masked 1: Interrupt unmasked | | MSK_PWR_STAT | 1 | Power Status Interrupt Mask. | 0: Interrupt masked<br>1: Interrupt unmasked | | MSK_HVCC_STAT | 0 | CC Status Interrupt Mask.<br>(MAX25432B only) | 0: Interrupt masked 1: Interrupt unmasked | # ALERT\_MASK\_H (0x13) Upper 8 Bits of ALERT\_MASK Register. The registers in this section define the masks that may be set for the ALERT registers. A masked register will still indicate in the ALERT register, but will not set the ALERT pin low. This register will be reset to its default value when a Hard Reset is sent; or a Hard Reset is received (if Hard Reset detection is enabled). | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------------------|---------------------|---------------------|---------------------|--------------------------|---------------------------|-----------------------|---------------------|------------------------| | Fiel<br>d | MSK_VNDR<br>_ALRT | MSK_ALRT_<br>EXTND | MSK_EXTN<br>D_STAT | MSK_BEG_SOP_<br>MSG_STAT | MSK_VBUS_SNK_<br>DISC_DET | MSK_RX_BUF<br>F_OVRFL | MSK_FAUL<br>T_STAT | MSK_VBUS_V_<br>ALRM_LO | | Res<br>et | 0b1 | Acc<br>ess<br>Typ<br>e | Write, Read,<br>Ext | Write, Read,<br>Ext | Write, Read,<br>Ext | Write, Read, Ext | Write, Read, Ext | Write, Read,<br>Ext | Write, Read,<br>Ext | Write, Read, Ext | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------------------|------|-----------------------------------------------------------------------|--------------------------------------------------------------| | MSK_VNDR_ALRT | 7 | Vendor-Defined Alert Interrupt Mask. | 0: Interrupt masked<br>1: Interrupt unmasked | | MSK_ALRT_EXTND | 6 | Alert Extended Interrupt Mask.<br>(Reserved) | Writes are not applicable (Alert Extended not supported) | | MSK_EXTND_STAT | 5 | Extended Status Interrupt Mask. | 0: Interrupt masked<br>1: Interrupt unmasked | | MSK_BEG_SOP_MSG_STAT | 4 | Beginning SOP* Message Status Interrupt Mask. (Reserved) | Writes are not applicable (Extended messaging not supported) | | MSK_VBUS_SNK_DISC_DET | 3 | V <sub>BUS</sub> Sink Disconnect Detected Interrupt Mask. (Reserved) | Writes are not applicable (source only) | | MSK_RX_BUFF_OVRFL | 2 | Rx Buffer Overflow Interrupt Mask.<br>(MAX25432B only) | 0: Interrupt masked<br>1: Interrupt unmasked | | MSK_FAULT_STAT | 1 | Fault Status Interrupt Mask. | 0: Interrupt masked<br>1: Interrupt unmasked | | MSK_VBUS_V_ALRM_LO | 0 | V <sub>BUS</sub> Voltage Alarm Lo Interrupt Mask.<br>(MAX25432B only) | 0: Interrupt masked<br>1: Interrupt unmasked | # POWER\_STATUS\_MASK (0x14) Event Interrupt Mask. It is masked and unmasked by the TCPM. This register allows individual masking of power events. The assertion of the ALERT pin is prevented when the corresponding bit is set to zero by the TCPM. This register will be reset to its default value when a Hard Reset is sent; or a Hard Reset is received (if Hard Reset detection is enabled). | ВІТ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------------------|----------------------------|------------------------|-------------------------------|-----------------------|-----------------------|------------------------|-------------------------|-----------------------| | Fiel<br>d | MSK_DEBG_AC<br>C_CONN_STAT | MSK_TCPC_<br>INIT_STAT | MSK_SRC_NON_D<br>EF_VOLT_STAT | MSK_SRC_V<br>BUS_STAT | MSK_VBUS_<br>DET_STAT | MSK_VBUS_<br>PRSN_STAT | MSK_VCONN_<br>PRSN_STAT | MSK_SNK_V<br>BUS_STAT | | Res<br>et | 0b1 | Acc<br>ess<br>Typ<br>e | Write, Read, Ext | Write, Read,<br>Ext | Write, Read, Ext | Write, Read,<br>Ext | Write, Read,<br>Ext | Write, Read,<br>Ext | Write, Read,<br>Ext | Write, Read,<br>Ext | | BITFIELD | BITS | DESCRIPTION | DECODE | | |------------------------|------|-----------------------------------------------------|----------------------------------------------|--| | MSK_DEBG_ACC_CONN_STAT | 7 | Debug Accessory Connected Status<br>Interrupt Mask. | 0: Interrupt masked<br>1: Interrupt unmasked | | | BITFIELD | BITS | DESCRIPTION | DECODE | |---------------------------|------|------------------------------------------------------------|----------------------------------------------------------------------| | MSK_TCPC_INIT_STAT | 6 | MAX25432 Initialization Status Interrupt Mask. | 0: Interrupt masked 1: Interrupt unmasked | | MSK_SRC_NON_DEF_VOLT_STAT | 5 | Sourcing High-Voltage Status Interrupt Mask. | 0: Interrupt masked 1: Interrupt unmasked | | MSK_SRC_VBUS_STAT | 4 | Sourcing VBUS Status Interrupt Mask | 0: Interrupt masked 1: Interrupt unmasked | | MSK_VBUS_DET_STAT | 3 | V <sub>BUS</sub> Detection Status Interrupt Mask. | 0: Interrupt masked 1: Interrupt unmasked | | MSK_VBUS_PRSN_STAT | 2 | V <sub>BUS</sub> Present Status Interrupt Mask. | 0: Interrupt masked 1: Interrupt unmasked | | MSK_VCONN_PRSN_STAT | 1 | V <sub>CONN</sub> Present Status Interrupt Mask. | 0: Interrupt masked 1: Interrupt unmasked | | MSK_SNK_VBUS_STAT | 0 | Sinking V <sub>BUS</sub> Status Interrupt Mask. (Reserved) | Writes are not applicable (Force off V <sub>BUS</sub> not supported) | # FAULT\_STATUS\_MASK (0x15) Event Interrupt Mask. It is masked and unmasked by the TCPM. This register allows individual masking of fault events. The assertion of the ALERT pin is prevented when the corresponding bit is set to zero by the TCPM. | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------------|---------------------|------------------------|-------------------------|-------------------------|------------------|------------------|-------------------|-----------------| | Field | MSK_AII_RE<br>G_RST | MSK_FORCD_OF<br>F_VBUS | MSK_AUTO_DIS<br>CH_FAIL | MSK_FORC_DIS<br>CH_FAIL | MSK_VBUS<br>_OCP | MSK_VBUS<br>_OVP | MSK_VCONN<br>_OCP | MSK_I2C_<br>ERR | | Rese<br>t | 0b1 | Acce<br>ss<br>Type | Write, Read Write,<br>Read | | BITFIELD | BITS | DESCRIPTION | DECODE | |---------------------|------|--------------------------------------------------------------|----------------------------------------------------------------------| | MSK_AII_REG_RST | 7 | All Registers Reset to Default Interrupt Mask. | 0: Interrupt masked 1: Interrupt unmasked | | MSK_FORCD_OFF_VBUS | 6 | Force Off V <sub>BUS</sub> Interrupt Status Mask. (Reserved) | Writes are not applicable (Force off V <sub>BUS</sub> not supported) | | MSK_AUTO_DISCH_FAIL | 5 | Auto Discharge Failed Interrupt Mask.<br>(MAX25432B only) | 0: Interrupt masked 1: Interrupt unmasked | | BITFIELD | BITS | DESCRIPTION | DECODE | |---------------------|------|-------------------------------------------------------------------------|-------------------------------------------| | MSK_FORC_DISCH_FAIL | 4 | Force Discharge Failed Interrupt Mask. | 0: Interrupt masked 1: Interrupt unmasked | | MSK_VBUS_OCP | 3 | V <sub>BUS</sub> Overcurrent Protection Fault Interrupt Status Mask. | 0: Interrupt masked 1: Interrupt unmasked | | MSK_VBUS_OVP | 2 | V <sub>BUS</sub> Overvoltage Protection Fault Interrupt<br>Status Mask. | 0: Interrupt masked 1: Interrupt unmasked | | MSK_VCONN_OCP | 1 | V <sub>CONN</sub> Overcurrent Fault Interrupt Status Mask. | 0: Interrupt masked 1: Interrupt unmasked | | MSK_I2C_ERR | 0 | I <sup>2</sup> C Interface Error Interrupt Status Mask. | 0: Interrupt masked 1: Interrupt unmasked | #### EXTENDED\_STATUS\_MASK (0x16) Event Interrupt Mask. It is masked and unmasked by the TCPM. The assertion of the ALERT pin is prevented when the corresponding bit is set to zero by the TCPM. Bits[7:1] are reserved and ignored by TCPC. This register will be reset to its default value when a Hard Reset is sent; or a Hard Reset is received (if Hard Reset detection is enabled). | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|---|---|---|---|---|---|---------------------| | Field | ı | ı | 1 | ı | ı | ı | _ | MSK_VSAFE0V | | Reset | - | - | - | - | - | - | _ | 0b1 | | Access Type | - | - | - | - | - | - | _ | Write, Read,<br>Ext | | BITFIELD | BITS | DESCRIPTION | DECODE | |-------------|------|--------------------------------|----------------------------------------------| | MSK_VSAFE0V | 0 | vSafe0V Status Interrupt Mask. | 0: Interrupt masked<br>1: Interrupt unmasked | #### ALERT\_EXTENDED\_MASK (0x17) Event Interrupt Mask. It is masked and unmasked by the TCPM. The assertion of the ALERT pin is prevented when the corresponding bit is set to zero by the TCPM. Bits[7:3] are reserved and ignored by TCPC. This register will be reset to its default value when a Hard Reset is sent; or a Hard Reset is received (if Hard Reset detection is enabled). | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|---|---|---|---|---|-------------|------------------|------------------| | Field | - | 1 | - | - | - | MSK_TMR_EXP | MSK_SRC_FST_RSWP | MSK_SNK_FST_RSWP | | Reset | _ | _ | - | - | _ | 0b1 | 0b1 | 0b1 | |----------------|---|---|---|---|---|------------------|------------------|------------------| | Access<br>Type | - | - | - | - | - | Write, Read, Ext | Write, Read, Ext | Write, Read, Ext | | BITFIELD | BITS | DESCRIPTION | DECODE | |------------------|------|-----------------------------------------------------|----------------------------------------------------------| | MSK_TMR_EXP | 2 | Timer Expired Interrupt Mask. (Reserved) | Writes are not applicable (Generic Timer not supported) | | MSK_SRC_FST_RSWP | 1 | Source Fast Role Swap Interrupt Mask.<br>(Reserved) | Writes are not applicable (Fast Role Swap not supported) | | MSK_SNK_FST_RSWP | 0 | Sink Fast Role Swap Interrupt Mask.<br>(Reserved) | Writes are not applicable (source only) | #### TCPC\_CONTROL (0x19) After the TCPC has set the POR default values, this register is set and cleared only by the TCPM. | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|------------|-----------------|-------------|---------------|-----------|------------|----------------|-------------| | Field | EN_SMB_PEC | EN_LK4CONN_ALRT | EN_WD_TMR | DBG_ACC_CNTRL | I2C_CLK_S | STRCH[1:0] | BIST_TM | PLUG_ORNT | | Reset | 0b0 | 0b0 | 0b0 | 0b0 | 0b | 0b00 | | 0b0 | | Access<br>Type | Read Only | Write, Read | Write, Read | Write, Read | Read | Only | Write,<br>Read | Write, Read | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------------|------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EN_SMB_PEC | 7 | Enable SMBus PEC.<br>(Reserved) | Writes are ignored and always reads 0 (SMBus PEC not supported) | | EN_LK4CONN_ALRT | 6 | Enable Looking4Connection Alert. (MAX25432B only) | 0: Disable ALERT_L.HVCC_STAT assertion when HVCC_STATUS.LOOKING4CONN changes (default). 1: Enable ALERT_L.HVCC_STAT assertion when HVCC_STATUS.LOOKING4CONN changes. | | EN_WD_TMR | 5 | Enable Watchdog Timer. | O: Watchdog Timer is disabled (default). 1: Watchdog Timer is enabled. See the Watchdog Timer section for more information. | | DBG_ACC_CNTRL | 4 | Debug Accessory Control.<br>(MAX25432B only) | 0: Disabled (power on default) 1: Controlled by TCPM | | I2C_CLK_STRCH | 3:2 | I <sup>2</sup> C Clock Stretching Control.<br>(Reserved) | Writes are ignored and always reads 0 (I <sup>2</sup> C Clock Stretching not supported) | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BIST_TM | 1 | BIST Test Mode. (MAX25432B only) Setting this bit to 1 is intended to be used only when a USB compliance tester is using USB BIST test data to test the PHY layer of the TCPC. The TCPM should clear this bit when a disconnect is detected. | O: Normal Operation. Incoming messages enabled by RECEIVE_DETECT passed to TCPM via Alert. 1: BIST Test Mode. Incoming messages enabled by RECEIVE_DETECT result in GoodCRC response but may not be passed to the TCPM via Alert. TCPC may temporarily store incoming messages in the Receive Message Buffer, but this may or may not result in a Receive SOP* Message Status or a Rx Buffer Overflow alert. The TCPM can mask or ignore received message alerts when this bit is set to 1 since the TCPC may or may not assert the alert. The TCPM may also treat received messages in this mode in the same way as received messages during normal operation. | | PLUG_ORNT | 0 | Plug Orientation. | O: When V <sub>CONN</sub> is enabled, apply it to the CC2 pin. MAX25432B only: The MAX25432B monitors the CC1 pin for BMC communications if PD message delivery is enabled. 1: When V <sub>CONN</sub> is enabled, apply it to the CC1 pin. MAX25432B only: The MAX25432B monitors the CC2 pin for BMC communications if PD message delivery is enabled. Note: The V <sub>BUS</sub> Auto Discharge Disconnect function uses PLUG_ORNT to detect a disconnect on the correct HVCC pin. Therefore PLUG_ORNT needs to be set to the correct value by the TCPM before enabling the Auto Discharge Disconnect. | #### ROLE\_CONTROL (0x1A) After the TCPC has set the POR default values, this register is set and cleared only by the TCPM. The TCPM writes to this register to configure the CC pullup (Rp) current sources. The TCPM can write to this register as early as when MAX25432B enters the HVCC Discharge state (see the <u>Power-Up Sequence</u> diagram). An example for this situation would be to keep the current sources disabled until the TCPM is ready. Since the CC current sources are on the low-voltage side (CC pins), the pullups will be seen on the HVCC pins when the CC pass-through switches are closed. Note that certain faults can cause the switches to open. See the <u>Fault Types</u> table. | ВІТ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|-----------|-------------|------|-------------------|------|------------|-----------| | Field | _ | DRP | RP_VAL[1:0] | | HVCC2[1:0] | | HVCC1[1:0] | | | Reset | _ | 0b0 | 0b | 0b10 | | 0b01 | | 01 | | Access Type | _ | Read Only | Write, | Read | Write, Read, Dual | | Write, Re | ead, Dual | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DRP | 6 | DRP.<br>(Reserved) | Writes are ignored and always reads 0 (DRP toggle not supported) Note: MAX25432BATLP when using ADI TCPM can implement DRP to satisfy Alternate Mode requirements to negotiate UFP_U for DisplayPort. Contact Factory for details. | | RP_VAL | 5:4 | Rp Value Setting.<br>(MAX25432B only) | 00: Rp default<br>01: Rp 1.5A<br>10: Rp 3.0A<br>11: Reserved | | HVCC2 | 3:2 | HVCC2 Control.<br>(MAX25432B only) | 00: Reserved 01: Rp 10: Reserved 11: Open (disconnect or don't care) | | HVCC1 | 1:0 | HVCC1 Control.<br>(MAX25432B only) | 00: Reserved 01: Rp 10: Reserved 11: Open (disconnect or don't care) | #### FAULT\_CONTROL (0x1B) After the TCPC has set the POR default values, this register is set and cleared only by the TCPM. The TCPM writes to FAULT\_CONTROL to enable/disable detection of certain faults. | ВІТ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|---|---|---|----------------------|-------------------------------|---------------------|---------------------|----------------------| | Field | - | 1 | ı | FRC_OFF_VBUS_D<br>IS | VBUS_DISCH_FLT_DET_TMR_<br>EN | VBUS_OCP_DET_E<br>N | VBUS_OVP_DET_E<br>N | VCONN_OCP_DET_<br>EN | | Reset | - | 1 | 1 | 0b0 | 0b0 | 0b0 | 0b0 | 0b0 | | Acces<br>s Type | - | 1 | 1 | Read Only | Write, Read | Write, Read | Write, Read | Write, Read | | BITFIELD | BITS | DESCRIPTION | DECODE | |---------------------------|------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------| | FRC_OFF_VBUS_DIS | 4 | Force Off V <sub>BUS</sub> .<br>(Reserved) | Writes are ignored and always reads 0b (force off V <sub>BUS</sub> control not supported) | | VBUS_DISCH_FLT_DET_TMR_EN | 3 | V <sub>BUS</sub> Discharge Fault Detection Timer<br>Enable. | 0: Enable 1: Disable This enables the timers for both FAULT_STATUS.AUTO_DISCH_FAIL and FAULT_STATUS.FORCE_DISCH_FAIL. | | BITFIELD | BITS | DESCRIPTION | DECODE | |------------------|------|--------------------------------------------------|-------------------------| | VBUS_OCP_DET_EN | 2 | V <sub>BUS</sub> Overcurrent Protection Enable. | 0: Enable<br>1: Disable | | VBUS_OVP_DET_EN | 1 | V <sub>BUS</sub> Overvoltage Protection Enable. | 0: Enable<br>1: Disable | | VCONN_OCP_DET_EN | 0 | V <sub>CONN</sub> Overcurrent Protection Enable. | 0: Enable<br>1: Disable | #### POWER\_CONTROL (0x1C) After the TCPC has set the POR default values, this register is set and cleared by the TCPM. The timing parameters for the TCPM in conjunction with the TCPC must meet the USB PD requirements. The TCPM reads the HVCC\_STATUS, POWER\_STATUS and optionally the VBUS\_VOLTAGE registers to determine the connection state and the orientation of a USB Type-C port. The TCPM shall take the following steps to request sourcing V<sub>CONN</sub> over one of the HVCC pins: - 1. The TCPM shall write to TCPC\_CONTROL.PLUG\_ORNT to inform TCPC which HVCC pin (not connected through the cable) is repurposed as $V_{CONN}$ . - 2. The TCPM shall set POWER\_CONTROL.EN\_VCONN = 1b. The TCPC will then source $V_{\text{CONN}}$ as TCPM requested irrespective of the status of $V_{\text{BUS}}$ and the HVCC1, HVCC2 pins. The TCPC will not autonomously disable $V_{\text{CONN}}$ sourcing when $V_{\text{BUS}}$ is removed, or the HVCC1, HVCC2 status has changed. The TCPM shall set POWER\_CONTROL.EN\_VCONN = 0b to request disabling $V_{\text{CONN}}$ sourcing. This register's write access is blocked during a Fault Action A. The I<sup>2</sup>C controller's write transactions will be taken into account after the Fault A is removed. | ВІТ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------------|------------------|----------------------|-------------------|------------------------|-------------------|-------------------|--------------------|-------------------------| | Field | FAST_RSWP<br>_EN | VBUS_VOLT_MO<br>N_EN | VOLT_ALRMS<br>_EN | AUTO_DISCH_DIS<br>C_EN | BLED_DISCH<br>_EN | FORC_DISCH<br>_EN | VCONN_PWR_<br>SUPP | EN_VCO<br>NN | | Rese<br>t | 0b0 | 0b1 | 0b1 | 0b0 | 0b0 | 0b0 | 0b0 | 0b0 | | Acce<br>ss<br>Type | Read Only | Write, Read | Write, Read | Write, Read | Read Only | Write, Read | Write, Read | Write,<br>Read,<br>Dual | | BITFIELD | BITS | DESCRIPTION | DECODE | | |--------------------|------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--| | FAST_RSWP_EN | 7 | Fast Role Swap Enable.<br>(Reserved) | Writes are ignored and always reads 0 in MAX25432 (Fast Role Swap not supported) | | | VBUS_VOLT_MON_EN 6 | | VBUS_VOLTAGE and VBUS_CURRENT Monitor. | 0: Enables V <sub>BUS</sub> Voltage and Current Monitoring (ADC). 1: Disables V <sub>BUS</sub> Voltage and Current Monitoring (default). | | | VOLT_ALRMS_EN | 5 | Disable V <sub>BUS</sub> Voltage Alarms. | 0: Enables V <sub>BUS</sub> Voltage Alarms Power status reporting. V <sub>BUS</sub> ADC must be enabled when using Voltage | | | BITFIELD | BITS | DESCRIPTION | DECODE | | | |-----------------------------------------|------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | | | Alarms 1: Disables V <sub>BUS</sub> Voltage Alarms Power status reporting (default). | | | | AUTO_DISCH_DISC_EN | 4 | Auto-Discharge Disconnect.<br>(MAX25432B only) | 0: Disabled (default) 1: Enabled When enabled, the MAX25432B automatically disables sourcing V <sub>BUS</sub> then discharges V <sub>BUS</sub> when a disconnect is detected. A disconnect is defined as HVCC1_STATE or HVCC2_STATE register value being equal to 00b ("Open"), with PLUG_ORNT set to 0b or 1b, respectively. Therefore, PLUG_ORNT must be set to the correct value before enabling the V <sub>BUS</sub> Auto Discharge Disconnect function. | | | | BLED_DISCH_EN | 3 | Enable Bleed Discharge.<br>(Reserved) | Writes are ignored and always reads 0 in MAX25432 (Bleed Discharge not supported). | | | | FORC_DISCH_EN | 2 | V <sub>BUS</sub> Force Discharge. | 0: Disable<br>1: Enable | | | | VCONN_PWR_SUPP 1 Vconn Power Supported. | | V <sub>CONN</sub> Power Supported. | O: Deliver up to 1W. 1: Deliver at least the power indicated in DEVICE_CAPABILITIES.VCONN_PWR_CAP. Writing to this register has no effect in the MAX25432. Actual wattage is dependent on the VCONN_THRESH.VCONN_OCPL_SEL threshold and VCONN pin voltage. | | | | EN_VCONN | 0 | Enable V <sub>CONN</sub> . | O: Disable V <sub>CONN</sub> source (default). 1: Enable V <sub>CONN</sub> source. Enabling V <sub>CONN</sub> will cause the corresponding HVCC_STAT to go to 00b (Open). The MAX25432 autonomously disables V <sub>CONN</sub> by clearing EN_VCONN when SHIELDING is active. | | | #### **HVCC\_STATUS (0x1D)** This register is set and cleared by the TCPC. The TCPC indicates the current HVCC state in this register. Connection result (CONN\_RSLT) is not supported as MAX25432B is source only. The TCPC will update the HVCC\_STATUS register within tSetReg (50µs, max) of a change on the HVCC1 or HVCC2 pins, after tTCPCfilter debounce (375µs, typ). The TCPM shall read the HVCC1\_STATE and HVCC2\_STATE to determine the state of the HVCC1 and HVCC2 pins. The TCPM reads this register upon detecting the ALERT pin being asserted and seeing ALERT\_L.HVCC\_STAT = 1b. The HVCC status reporting is disabled when ROLE\_CONTROL.HVCC1 = ROLE\_CONTROL.HVCC2 = 11b (Open). When the HVCC status reporting is disabled, the HVCC\_STATUS register will be set to all zeros. Disabling the HVCC status reporting will not cause a change to the ALERT registers. | BIT 7 6 5 | 4 3 | 2 1 | 0 | |-----------|-----|-----|---| |-----------|-----|-----|---| | Field | _ | 1 | LOOKING4CONN | CONN_RSLT | HVCC2_STATE[1:0] | HVCC1_STATE[1:0] | |-------------|-------|---|--------------|-----------|------------------|------------------| | Reset | – 060 | | 0b0 | 0b0 | 0b00 | 0b00 | | Access Type | _ | - | Read Only | Read Only | Read Only | Read Only | | BITFIELD | BITS | DESCRIPTION | DECODE | |--------------|------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LOOKING4CONN | 5 | Looking4Connection. (MAX25432B only) | O: MAX25432B is not actively looking for a connection. 1: MAX25432B is looking for a connection. A transition from 1 to 0 indicates a potential connection has been found. | | CONN_RSLT | 4 | ConnectResult.<br>(Reserved) | Always reads 0 in MAX25432 (source only) | | HVCC2_STATE | 3:2 | HVCC2 State. (MAX25432B only) | 00: SRC.Open (Open, Rp) 01: SRC.Ra (below maximum vRa) 10: SRC.Rd (within the vRd range) 11: Reserved Note: Ra and Rd are reported to this register only when GDRV=H. This is to avoid incorrect status reporting when cable ground/shield is floating. Note that Ra/Open on the CC lines will be reported as Open/Open if LOOKING4CONN = H, which is the case when just an Emarked cable is connected but with no Type-C device plugged-in. | | HVCC1_STATE | 1:0 | HVCC1 State.<br>(MAX25432B only) | 00: SRC.Open (Open, Rp) 01: SRC.Ra (below maximum vRa) 10: SRC.Rd (within the vRd range) 11: Reserved Note: Ra and Rd are reported to this register only when GDRV=H. This is to avoid incorrect status reporting when cable ground/shield is floating. Note that Ra/Open on the CC lines will be reported as Open/Open if LOOKING4CONN = H, which is the case when just an Emarked cable is connected but with no Type-C device plugged-in. | #### **POWER\_STATUS (0x1E)** This register is set and cleared by the TCPC. The TCPM reads this register upon detecting an ALERT and reading the ALERT\_L.PWR\_STAT bit set to 1. The TCPC indicates the current Power Status in this register. | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|------------------|---------------|----------------------|--------------|-----------------|------------------|-------------------|--------------| | Field | DBG_ACC_STA<br>T | INIT_STA<br>T | SRC_NON_DEF_VO<br>LT | SRC_VBU<br>S | VBUS_DET_E<br>N | VBUS_PRESEN<br>T | VCONN_PRESE<br>NT | SNK_VBU<br>S | | Reset | 0b0 | 0b0 | 0b0 | 0b0 | 0b1 | 0b0 | 0b0 | 0b0 | | Acces s Type Read Only | |------------------------------------------------------------------------------------------------------------------| |------------------------------------------------------------------------------------------------------------------| | BITFIELD | BITS | DESCRIPTION | DECODE | |------------------|------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DBG_ACC_STAT | 7 | Debug Accessory Status. | No debug accessory connected (default) Debug accessory connected | | INIT_STAT 6 M. | | MAX25432 Initialization Status. | 0: The MAX25432 has completed initialization and all registers are valid. 1: The MAX25432 is still performing internal initialization and the only registers that are guaranteed to return the correct values are 0x000x0B. | | SRC_NON_DEF_VOLT | 5 | Sourcing Non-Default V <sub>BUS</sub> Voltage. | 0: Sourcing vSafe5V voltage on V <sub>BUS</sub> 1: Sourcing non-default voltage on V <sub>BUS</sub> This bit is asserted as long as the MAX25432 is sourcing. Non-default voltage over V <sub>BUS</sub> (i.e., not vSafe5V) as a response to TCPM sending the SourceVbusNondefaultVoltage command. This bit is not valid if POWER_STATUS.SRC_VBUS = 0. | | SRC_VBUS | 4 | Sourcing V <sub>BUS</sub> . | 0: The MAX25432 is not sourcing V <sub>BUS</sub> . 1: The MAX25432 is sourcing V <sub>BUS</sub> . | | VBUS_DET_EN | 3 | V <sub>BUS</sub> Detection Enabled. | 0: V <sub>BUS</sub> detection disabled 1: V <sub>BUS</sub> detection enabled (default) Indicates the V <sub>BUS</sub> Present and vSafe0V comparators are enabled. See V <sub>BUS</sub> Present and vSafe0V Comparator sections. | | VBUS_PRESENT | 2 | V <sub>BUS</sub> Present Status. | 0: V <sub>BUS</sub> is not present (below 4V).<br>1: V <sub>BUS</sub> is present (4V or above). | | VCONN_PRESENT | 1 | V <sub>CONN</sub> Present Status. | 0: V <sub>CONN</sub> is not present. 1: This bit is asserted whenever V <sub>CONN</sub> is present on HVCC1 or HVCC2. | | SNK_VBUS | 0 | Sinking V <sub>BUS</sub> Status.<br>(Reserved) | Always reads 0 in MAX25432 (source only) | #### FAULT\_STATUS (0x1F) This register is set by TCPC and cleared by TCPM. The TCPM reads this register upon detecting an ALERT and reading the ALERT\_H.FAULT\_STAT bit set to 1. The TCPC indicates the current fault status in this register. | ВІТ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----------|-------------|-------------|--------------|-------------|-------------|-------------|-------| | Field | ALL_REG_ | FORCD_OFF_V | AUTO_DISCH_ | FORCE_DISCH_ | VBUS_OCP_FA | VBUS_OVP_FA | VCONN_OCP_F | I2C_E | | | RST | BUS | FAIL | FAIL | ULT | ULT | AULT | RR | | Reset | 0b1 | 0b0 |--------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------------| | Acce<br>ss<br>Type | Write 1 to<br>Clear, Read | Write 1 to Clear,<br>Read | Write 1 to Clear,<br>Read | Write 1 to Clear,<br>Read | Write 1 to Clear,<br>Read | Write 1 to Clear,<br>Read | Write 1 to Clear,<br>Read | Write 1<br>to<br>Clear,<br>Read | | BITFIELD | BITS | DESCRIPTION | DECODE | | | |------------------|------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | ALL_REG_RST | 7 | All Registers Reset to Default. | O: Registers have not been reset to their default values. 1: All registers have been initialized to their default values. This bit is asserted when the MAX25432 resets all registers to their default value. This happens at initial power-up or if an unexpected power reset occurs. | | | | FORCD_OFF_VBUS | 6 | Force Off V <sub>BUS</sub> . (Reserved) | Writes are ignored and always reads 0 in the MAX25432 (force off V <sub>BUS</sub> not supported) | | | | AUTO_DISCH_FAIL | 5 | V <sub>BUS</sub> Auto-Discharge Failed.<br>(MAX25432B only) | 0: No fault 1: V <sub>BUS</sub> Auto-Discharge commanded by the TCPM failed | | | | FORCE_DISCH_FAIL | 4 | V <sub>BUS</sub> Force Discharge Failed. | 0: No fault 1: V <sub>BUS</sub> Force Discharge commanded by the TCPM failed | | | | VBUS_OCP_FAULT | 3 | V <sub>BUS</sub> Overcurrent Protection Fault. | 0: No fault 1: Fault detected | | | | VBUS_OVP_FAULT | 2 | V <sub>BUS</sub> Overvoltage Protection Fault. | 0: No fault<br>1: Fault detected | | | | VCONN_OCP_FAULT | 1 | V <sub>CONN</sub> Overcurrent Protection Fault. | 0: No fault<br>1: Fault detected | | | | I2C_ERR | 0 | I <sup>2</sup> C Interface Error. | O: No error 1: An I²C error has occurred The following conditions will cause the MAX25432 to assert this bit: • The watchdog timer has expired • Writing SourceVbusDefault command while not sourcing V <sub>BUS</sub> and a pre-bias exists on V <sub>BUS</sub> that cannot be discharged • Writing SourceVbusNonDefault command while not sourcing V <sub>BUS</sub> • Writing DisableVbusDetect command while sourcing V <sub>BUS</sub> (V <sub>BUS</sub> needs to be disabled first to turn off V <sub>BUS</sub> present detection) • Writing SendFRSwapSignal command | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | Writing to CONFIG_EXTENDED1.FRS_BIDIR Writing to the TRANSMIT register requesting a transmission that is not Hard Reset, Cable Reset, or BIST Carrier Mode 2 and there are less than 2 bytes in the TX_BUF_BYTE_x register (MAX25432B only) Connected_Invalid_State: This TCPC state is entered when disabling Rp on active CC with Auto Discharge set to 1 and not in Debug Accessory mode. | | | | | The MAX25432 will not assert I2C_ERR in the following conditions: | | | | | Reading or writing to an address that is not the first byte of a multibyte register (e.g., VBUS_NONDEFAULT_TARGET_H[7:0]) Reading or writing to multiple registers in one transaction | | | | | <ul> <li>Writing SourceVbusDefault command while sourcing V<sub>BUS</sub> default voltage.</li> <li>Writing Wakel2C or I<sup>2</sup>C Idle commands</li> <li>Reading the last COMMAND (always returns 0)</li> <li>Writing to a nondefined register</li> </ul> | #### **EXTENDED STATUS (0x20)** This register is set and cleared by the TCPC. The TCPM reads this register upon detecting an ALERT and reading the ALERT\_H.EXTND\_STAT bit set to 1. | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|---|---|---|---|---|---|-----------| | Field | _ | _ | _ | - | - | - | _ | VSAFE0V | | Reset | _ | _ | _ | - | - | - | _ | 0b0 | | Access Type | - | - | - | - | - | - | - | Read Only | | BITFIELD | вітѕ | DESCRIPTION | |----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VSAFE0V | 0 | 0: V <sub>BUS</sub> is above vSafe0V. 1: V <sub>BUS</sub> is at or below vSafe0V. The MAX25432 will report V <sub>BUS</sub> is at or below vSafe0V when the OUT pin is below 0.8V (typ). This bit is not valid when POWER_STATUS.VBUS_DET_EN = 0. | #### **ALERT\_EXTENDED (0x21)** This register has no effect on MAX25432. | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|---|---|---|---|-----------|--------------|--------------| | Field | _ | - | - | - | _ | TMR_EXP | SRC_FST_RSWP | SNK_FST_RSWP | | Reset | _ | - | - | - | _ | 0b0 | 0b0 | 0b0 | | Access Type | - | - | - | - | - | Read Only | Read Only | Read Only | | BITFIELD | BITS | DESCRIPTION | DECODE | |--------------|------|--------------------------------------|----------------------------------------------------------------------| | TMR_EXP | 2 | Generic Timer Expired. (Reserved) | Writes are ignored and always reads 0 (generic timer not supported) | | SRC_FST_RSWP | 1 | Source Fast Role Swap.<br>(Reserved) | Writes are ignored and always reads 0 (Fast Role Swap not supported) | | SNK_FST_RSWP | 0 | Sink Fast Role Swap.<br>(Reserved) | Writes are ignored and always reads 0 (source only) | #### COMMAND (0x23) Commands are issued and written by the TCPM. The COMMAND register is cleared by the TCPC after being acted upon. | ВІТ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|--------------|---|---|----------|----------|---|---|---| | Field | COMMAND[7:0] | | | | | | | | | Reset | 0x00 | | | | | | | | | Access Type | | | | Write, R | ead, Ext | | | | | BITFIELD | вітѕ | DESCRIPTION | |----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | COMMAND | 7:0 | List of supported commands: 0x22 DisableVbusDetect: Disables V <sub>BUS</sub> present and vSafe0V detection. 0x33 EnableVbusDetect: Enables V <sub>BUS</sub> present and vSafe0V detection. 0x66 DisableSourceVbus: Disables sourcing of V <sub>BUS</sub> . This command does not disable V <sub>BUS</sub> present detection. 0x77 SourceVbusDefaultVoltage: Enables sourcing vSafe5V over V <sub>BUS</sub> and enables V <sub>BUS</sub> present detection by setting POWER_STATUS.VBUS_DET_EN = 1. The MAX25432 will transition to vSafe5V if sourcing non-default voltage. 0x88 SourceVbusNonDefaultVoltage: Sets V <sub>BUS</sub> to a non-default voltage target. This is an invalid command when not already sourcing V <sub>BUS</sub> . 0x99 Look4Connection (MAX25432B only): The TCPC restarts connection detection. This command is ignored when HVCC1 and HVCC2 in ROLE CONTROL register are not the same value. 0xAA RxOneMore (MAX25432B only): Configures the TCPC to automatically clear the RECEIVE_DETECT register after sending the next GoodCRC. This is used to | | BITFIELD | BITS | DESCRIPTION | |----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | disable message passing at a known point regardless of message separation or the depth of the RECEIVE_BUFFER in the TCPC. 0xDD ResetTransmitBuffer (MAX25432B only): The TCPC resets the pointer of the TRANSMIT_BUFFER register to offset 1 and the contents of TRANSMIT_BUFFER becomes invalid when this command is issued by the TCPM. 0xEE ResetReceiveBuffer (MAX25432B only): The TCPC resets the pointer of RECEIVE_BUFFER to 1 when this command is issued by the TCPM. TCPC does not clear the content of the buffer upon receiving this command. The TCPM issues this command in order to re-read the RECEIVE_BUFFER.RX_BUF_BYTE_x. | | | | List of unsupported commands: 0x11 WakeI2C - No action 0x44 DisableSinkVbus - No action 0x55 SinkVbus - No action 0xCC SendFRSwapSignal - Asserts I2C_ERR 0xFF I2C Idle - No action | #### **DEVICE\_CAPABILITIES\_1\_L (0x24)** This register is in the nonvolatile memory of the TCPC. This register describes features supported by the TCPC. | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-------------------|---|-------------|---------------|--------------|-----------------|--------------|---| | Field | PWR_ROLE_CAP[2:0] | | SOP_DBG_CAP | SRC_VCONN_CAP | SNK_VBUS_CAP | SRC_HI_VBUS_CAP | SRC_VBUS_CAP | | | Reset | 0b001 | | 0b1 | 0b1 | 0b0 | 0b1 | 0b1 | | | Access<br>Type | Read Only | | Read Only | Read Only | Read Only | Read Only | Read Only | | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------------|------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PWR_ROLE_CAP | 7:5 | Power Roles Supported. | 001: Source only. Rp 3.0A, 1.5A, and default indicated in DEVICE_CAPABILITIES_1_H.SRC_RES_SUP_CAP (MAX25432B) 111: Source only with no Type-C port controller (MAX25432A) | | SOP_DBG_CAP | 4 | SOP'_DBG/SOP"_DBG Support. (MAX25432B only) | 1: All SOP* messages including SOP'_DBG/SOP"_DBG are supported | | SRC_VCONN_CAP | 3 | Source V <sub>CONN</sub> Capability. | 1: The MAX25432 is capable of sourcing V <sub>CONN</sub> through its switch. | | SNK_VBUS_CAP | 2 | Sink V <sub>BUS</sub> Capability. | 0: The MAX25432 is not capable of controlling the sink path to the system load (source only). | | SRC_HI_VBUS_CAP | 1 | Source Non-Default V <sub>BUS</sub> Capability. | 1: The MAX25432 is capable of sourcing non-default voltages on V <sub>BUS</sub> . | | SRC_VBUS_CAP | 0 | Source V <sub>BUS</sub> Capability. | 1: The MAX25432 is capable of controlling the source path to V <sub>BUS</sub> . | #### **DEVICE\_CAPABILITIES\_1\_H (0x25)** This register is in the nonvolatile memory of the TCPC. This register describes features supported by the TCPC. | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------------|--------------------------|----------------------|----------------------|---------------------|---------------------|------------------------|-------------------|------| | Field | VBUS_NONDEF_TR<br>GT_CAP | VBUS_OCP_RP<br>T_CAP | VBUS_OVP_RP<br>T_CAP | BLEED_DISC<br>H_CAP | FORCE_DISC<br>H_CAP | VBUS_MEAS_ALR<br>M_CAP | SRC_RES_<br>AP[1: | | | Rese<br>t | 0b1 | 0b1 | 0b1 | 0b0 | 0b1 | 0b1 | 0b1 | 0 | | Acce<br>ss<br>Type | Read Only | Read Only | Read Only | Read Only | Read Only | Read Only | Read ( | Only | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------------------|------|------------------------------------------------------|------------------------------------------------------------------------------------| | VBUS_NONDEF_TRGT_CAP | 7 | V <sub>BUS</sub> Non-Default Target Capability. | 1: VBUS_NONDEFAULT_TARGET register supported | | VBUS_OCP_RPT_CAP | 6 | V <sub>BUS</sub> OCP Reporting Capability. | 1: Supported | | VBUS_OVP_RPT_CAP | 5 | V <sub>BUS</sub> OVP Reporting Capability. | 1: Supported | | BLEED_DISCH_CAP | 4 | Bleed Discharge Capability. | 0: Not supported | | FORCE_DISCH_CAP | 3 | Force Discharge Capability. | 1: Supported | | VBUS_MEAS_ALRM_CAP | 2 | V <sub>BUS</sub> Measurement and Alarm Capabilities. | 1: Supported | | SRC_RES_SUP_CAP | 1:0 | Source Resistor Supported. | 10: Rp 3.0A, 1.5A, and default on the MAX25432B 11: Not supported on the MAX25432A | #### **DEVICE\_CAPABILITIES\_2\_L (0x26)** This register is in the nonvolatile memory of the TCPC. This register describes features supported by the TCPC. | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|----------------------|-----------------------|------------------------------|---|------------------------------|----------|---|-------------------| | Field | SNK_DISC_DET_CA<br>P | STP_DISCH_THR_CA<br>P | VBUS_VOLT_ALRM_LSB_CAP[1:0 , | | B_CAP[1:0 VCONN_PWR_CAP[2:0] | | | VCONN_OCP_CA<br>P | | Reset | 0b0 | 0b1 | 0ь00 | | 0b001 | | | 0b1 | | Access<br>Type | Read Only | Read Only | Read Only | | F | Read Onl | у | Read Only | | BITFIELD | BITS | DESCRIPTION | DECODE | |------------------------|------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------| | SNK_DISC_DET_CAP | 7 | Sink Disconnect Detection Capability. | 0: VBUS_SINK_DISCONNECT_THRESHOLD not supported (source only) | | STP_DISCH_THR_CAP | 6 | V <sub>BUS</sub> Stop Discharge Threshold Capability. | 1: VBUS_STOP_DISCHARGE_THRESHOLD supported | | VBUS_VOLT_ALRM_LSB_CAP | 5:4 | V <sub>BUS</sub> Voltage Alarm LSB Capability. | 00: MAX25432 has 25mV LSB for its voltage alarm and uses all 10 bits in VBUS_VOLTAGE_ALARM_HI_CFG and VBUS_VOLTAGE_ALARM_LO_CFG. | | VCONN_PWR_CAP | 3:1 | V <sub>CONN</sub> Power Supported. | 001: Up to 1.5W (programmable) | | VCONN_OCP_CAP | 0 | V <sub>CONN</sub> Overcurrent Fault Capability. | 1: Supported | #### **DEVICE\_CAPABILITIES\_2\_H (0x27)** This register is in the nonvolatile memory of the TCPC. This register describes features supported by the TCPC. | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|-----------------|--------------|-------------|-------------|-------------|--------------| | Field | _ | ı | GENERIC_TMR_CAP | LONG_MSG_CAP | SMB_PEC_CAP | SRC_FRS_CAP | SNK_FRS_CAP | WDOG_TMR_CAP | | Reset | - | 1 | 0b0 | 0b0 | 0b0 | 0b0 | 0b0 | 0b1 | | Access<br>Type | - | _ | Read Only | Read Only | Read Only | Read Only | Read Only | Read Only | | BITFIELD | BITS | DESCRIPTION | DECODE | | |-----------------|------|----------------------------|----------------------------------------------------------------------------------------------------------------|--| | GENERIC_TMR_CAP | 5 | Generic Timer Capability. | 0: Not supported | | | LONG_MSG_CAP | 4 | Long Message Capability. | 0: Long messages (264 bytes) not supported. The MAX25432B supports up to 30 bytes content of the SOP* message. | | | SMB_PEC_CAP | 3 | SMBus PEC Capability. | 0: Not supported | | | SRC_FRS_CAP | 2 | Source FR Swap Capability. | 0: Not supported | | | SNK_FRS_CAP | 1 | Sink FR Swap Capability. | 0: Not supported | | | WDOG_TMR_CAP | 0 | Watchdog Timer Capability. | 1: Supported | | #### **STANDARD INPUT CAPABILITIES (0x28)** This register is in the nonvolatile memory of the TCPC. MAX25432 does not support any standard inputs. | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|---|---|---|---|---|---|---| |-----|---|---|---|---|---|---|---|---| | Field | _ | - | - | SRC_FRS_INP_CAP[1:0] | VBUS_EXT_OVP_CAP | VBUS_EXT_OCP_CAP | FRC_OFF_VBUS_CAP | |----------------|---|---|---|----------------------|------------------|------------------|------------------| | Reset | _ | 1 | - | 0ь00 | 0b0 | 0b0 | 0b0 | | Access<br>Type | _ | - | - | Read Only | Read Only | Read Only | Read Only | | BITFIELD | BITS | DESCRIPTION | DECODE | |------------------|------|------------------------------------------------------------------------|-------------------| | SRC_FRS_INP_CAP | 4:3 | Source Fast Role Swap Standard Input Capability. | 00: Not supported | | VBUS_EXT_OVP_CAP | 2 | V <sub>BUS</sub> External Overvoltage Fault Standard Input Capability. | 0: Not supported | | VBUS_EXT_OCP_CAP | 1 | V <sub>BUS</sub> External Overcurrent Fault Standard Input Capability. | 0: Not supported | | FRC_OFF_VBUS_CAP | 0 | Force Off V <sub>BUS</sub> Standard Input Capability. | 0: Not supported | ## STANDARD\_OUTPUT\_CAPABILITIES (0x29) This register is in the nonvolatile memory of the TCPC. MAX25432 does not support any standard outputs. | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------------|--------------------------|-----------------|----------------------|-----------------|-----------------|-------------------|----------------------|---------------------| | Field | VBUS_SNK_DIS_D<br>ET_CAP | DBG_ACC_<br>CAP | VBUS_PRESEN<br>T_CAP | AUD_ACC_<br>CAP | ACT_CBL_<br>CAP | MUX_CONFG<br>_CAP | CONN_PRESEN<br>T_CAP | CONN_ORIEN<br>T_CAP | | Rese<br>t | 0b0 | 0b0 | 060 | 0b0 | 0b0 | 060 | 0b0 | 0b0 | | Acce<br>ss<br>Type | Read Only | BITFIELD | BITS | DESCRIPTION | DECODE | |----------------------|------|---------------------------------------------------------------------|------------------| | VBUS_SNK_DIS_DET_CAP | 7 | V <sub>BUS</sub> Sink Disconnect Detect Standard Output Capability. | 0: Not supported | | DBG_ACC_CAP | 6 | Debug Accessory Standard Output Capability. | 0: Not supported | | VBUS_PRESENT_CAP | 5 | V <sub>BUS</sub> Present Monitor Standard Output Capability. | 0: Not supported | | AUD_ACC_CAP | 4 | Audio Adapter Accessory Standard Output Capability. | 0: Not supported | | ACT_CBL_CAP | 3 | Active Cable Indicator Standard Output Capability. | 0: Not supported | | BITFIELD | BITS | DESCRIPTION | DECODE | |------------------|------|-------------------------------------------------------|------------------| | MUX_CONFG_CAP | 2 | MUX Configuration Control Standard Output Capability. | 0: Not supported | | CONN_PRESENT_CAP | 1 | Connection Present Standard Output Capability. | 0: Not supported | | CONN_ORIENT_CAP | 0 | Connector Orientation Standard Output Capability. | 0: Not supported | #### CONFIG\_EXTENDED1 (0x2A) MAX25432 does not support any extended functions. | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|---|---|---|---|---|---------------------|------------| | Field | - | _ | - | _ | - | _ | FRS_BIDIR | SRC_FRS_IN | | Reset | ı | _ | 1 | _ | 1 | _ | 0b0 | 0b0 | | Access Type | - | _ | - | _ | - | _ | Write, Read,<br>Ext | Read Only | | BITFIELD | BITS | DESCRIPTION | DECODE | | | |------------|------|-------------------------------------------------|--------------------------------------------------------------------------------------|--|--| | FRS_BIDIR | 1 | Fast Role Swap Bidirectional Pin.<br>(Reserved) | Writes to this bit are ignored and will assert FAULT_STATUS.I2C_ERR. Always reads 0. | | | | SRC_FRS_IN | 0 | Standard Input Source FR Swap.<br>(Reserved) | Writes are ignored and always reads 0 (Standard Input Source FR Swap not supported) | | | #### MESSAGE\_HEADER\_INFO (0x2E) The TCPC sets this register at power on. The TCPM may overwrite this register after TCPC initialization is complete. On attach and after implementing the tCCDebounce (100-200ms), the TCPM shall update the MESSAGE\_HEADER\_INFO Register first before writing to the RECEIVE\_DETECT register. The TCPC reads from this register to generate the Message header for the GoodCRC. | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|---|---|-------------|-------------|--------|---------|-------------| | Field | _ | - | _ | CBL_PLG | DATA_ROLE | USB_F | PD[1:0] | PWR_ROLE | | Reset | _ | - | _ | 0b0 | 0b1 | 0b | 10 | 0b1 | | Access Type | _ | - | _ | Write, Read | Write, Read | Write, | Read | Write, Read | | BITFIELD | BITS | DESCRIPTION | DECODE | | | |-----------|------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------|--|--| | CBL_PLG | 4 | Cable Plug.<br>(MAX25432B only) | Message originated from source, sink, or dual-role power (DRP) Message originated from a cable plug | | | | DATA_ROLE | 3 | Data Role.<br>(MAX25432B only) | 0: UFP<br>1: DFP | | | | USB_PD | 2:1 | USB PD Specification Revision. (MAX25432B only) | 00: Revision 1.0<br>01: Revision 2.0<br>10: Revision 3.0<br>11: Reserved | | | | PWR_ROLE | 0 | Power Role.<br>(MAX25432B only) | 0: Sink<br>1: Source | | | #### RECEIVE\_DETECT (0x2F) Set by TCPM, cleared by TCPM (and/or TCPC in some instances). This register enables detection of certain message types and/or signaling types over the HVCC lines. The TCPC responds to the enabled message type with a GoodCRC if it is a SOP\* message, except in the case of a GoodCRC message. When all bits are set to zero, the TCPC disables automatic transmission of GoodCRC message and discards RxOneMore Command if it has not been acted upon. The TCPM should not set any bits in this register until it is able to respond. The TCPC will set the RECEIVE\_DETECT and the READABLE\_BYTE\_COUNT registers to all zeros in the following cases: when a Hard Reset is sent; a Hard Reset or Cable Reset is received (if Hard Reset or Cable Reset detection is enabled, respectively); after transmitting GoodCRC due to RxOneMore; on a disconnect detection. | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------| | Field | ı | EN_CBL_RST | EN_HRD_RST | EN_SOP_DBG2 | EN_SOP_DBG1 | EN_SOP2 | EN_SOP1 | EN_SOP | | Reset | ı | 0b0 | Access Type | - | Write, Read,<br>Dual | BITFIELD | BITS | DESCRIPTION | DECODE | | |-------------|------|------------------------------------------------|----------------------------------------------------------------------------------------|--| | EN_CBL_RST | 6 | Enable Cable Reset Detection. (MAX25432B only) | Cable Reset detection disabled (default) Cable Reset detection enabled | | | EN_HRD_RST | 5 | Enable Hard Reset Detection. (MAX25432B only) | 0: Hard Reset detection disabled (default) 1: Hard Reset detection enabled | | | EN_SOP_DBG2 | 4 | Enable SOP_DBG" Message.<br>(MAX25432B only) | 0: SOP_DBG" message detection disabled (default) 1: SOP_DBG" message detection enabled | | | EN_SOP_DBG1 | 3 | Enable SOP_DBG' Message.<br>(MAX25432B only) | 0: SOP_DBG' message detection disabled (default) 1: SOP_DBG' message detection enabled | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|------------------------------------------|--------------------------------------------------------------------------------| | EN_SOP2 | 2 | Enable SOP" Message.<br>(MAX25432B only) | 0: SOP" message detection disabled (default) 1: SOP" message detection enabled | | EN_SOP1 | 1 | Enable SOP' Message.<br>(MAX25432B only) | 0: SOP' message detection disabled (default) 1: SOP' message detection enabled | | EN_SOP | 0 | Enable SOP Message.<br>(MAX25432B only) | 0: SOP message detection disabled (default) 1: SOP message detection enabled | #### RECEIVE\_BUFFER (0x30) The RECEIVE\_BUFFER comprises of three sets of registers: - -READABLE BYTE COUNT - -RX\_BUF\_FRAME\_TYPE - -RX\_BUF\_BYTE\_x These registers can only be accessed by reading RECEIVE\_BUFFER starting at address 0x30. These registers indicate the status of the received SOP\* message buffer. These registers shall be read by the TCPM when the TCPC indicates a SOP\* message was received in the Alert Status registers. The TCPM reads the READABLE\_BYTE\_COUNT to determine the number of bytes in the RX\_BUFFER\_BYTE\_x. The TCPM reads the RX\_BUF\_FRAME\_TYPE to determine the type of message. The TCPM then reads the content of the USB PD message in RX\_BUF\_BYTE\_x. The READABLE\_BYTE\_COUNT register will be set to 0 when a Hard Reset is sent; a Hard Reset is received (if Hard Reset detection is enabled); a disconnect; or when RX\_SOP\_MSG\_STAT is cleared. | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---------------------|-----------|---|---|---|---|---|---| | Field | RECEIVE_BUFFER[7:0] | | | | | | | | | Reset | | 0x00 | | | | | | | | Access Type | | Read, Ext | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------------|------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RECEIVE_BUFFER | 7:0 | Receive Buffer.<br>(MAX25432B only) | READABLE_BYTE_COUNT[7:0]: Indicates the number of bytes in the RX_BUF_BYTE_X registers plus one (for the RX_BUF_FRAME_TYPE). RX_BUF_FRAME_TYPE[2:0]: Received SOP* Message 0x00: Received SOP 0x01: Received SOP' 0x02: Received SOP'' 0x03: Received SOP_DBG'' 0x04: Received SOP_DBG'' 0x05: Received Cable Reset All others are reserved. | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|-------------|----------------------------------------------------| | | | | RX_BUF_BYTE_x[7:0]: Content of the USB PD message. | #### TRANSMIT (0x50) The TCPM writes to this register to transmit a SOP\* message where the SOP\* message payload (i.e., the header bytes and the data bytes) was written into the TCPC's internal transmit buffer using the TRANSMIT\_BUFFER register. The TCPC transmits the aggregate of data written to the TRANSMIT\_BUFFER since the pointer was last reset, either due to the TCPM writing to the TRANSMIT register or the TCPM writing to COMMAND.ResetTransmitBuffer (0xDD). The entire register will be written at once and then sent. The TCPC will clear the TRANSMIT register I2C\_WRITE\_BYTE\_COUNT and its internal transmit buffer after executing the transmission regardless of the outcome (either successful, failed or discarded). | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|---|--------------------|---|---|---------------------|-------------|---| | Field | - | - | RETRY_COUNTER[1:0] | | - | TX_SOP_MESSAGE[2:0] | | | | Reset | - | - | 0600 | | - | | 0ь000 | | | Access Type | - | - | Write, Read | | - | | Write, Read | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------------|------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RETRY_COUNTER | 5:4 | Retry Counter.<br>(MAX25432B only) | 0x0: No message retry is required 0x1: Automatically retry message transmission once 0x2: Automatically retry message transmission twice 0x3: Automatically retry message transmission three times | | TX_SOP_MESSAGE | 2:0 | Transmit SOP* Message. (MAX25432B only) | 0x0: Transmit SOP 0x1: Transmit SOP' 0x2: Transmit SOP'' 0x3: Transmit SOP_DBG' 0x4: Transmit SOP_DBG'' 0x5: Transmit Hard Reset 0x6: Transmit Cable Reset 0x7: Transmit BIST Carrier Mode 2 | #### TRANSMIT\_BUFFER (0x51) The TRANSMIT\_BUFFER holds the I2C\_WRITE\_BYTE\_COUNT and the portion of the SOP\* USB PD message payload (including the header and/or the data bytes) most recently written by the TCPM in TX\_BUF\_BYTE\_x. TX\_BUF\_BYTE\_x is "hidden" and can only be accessed by writing to register address 51h. The USB PD message payload supported by MAX25432B can be up to 30-byte long. | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|---|---|---|------------|-------------|---|---|---| | Field | | | | TRANSMIT_I | BUFFER[7:0] | | | | | Reset | 0x00 | |-------------|------------| | Access Type | Write Only | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------------|------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------| | TRANSMIT_BUFFER | 7:0 | Transmit Buffer.<br>(MAX25432B only) | I2C_WRITE_BYTE_COUNT[7:0] The number of bytes the TCPM intends to write to the TX_BUF_BYTE_x in the given I²C transaction | | | | | TX_BUF_BYTE_x[7:0]: Transmit buffer bytes | ### **VBUS VOLTAGE L (0x70)** | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-------------|---|-------------------|---|---|---|---|---|---|--|--| | Field | | VBUS_VOLTAGE[7:0] | | | | | | | | | | Reset | | 0x00 | | | | | | | | | | Access Type | | Read Only | | | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |--------------|------|----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------| | VBUS_VOLTAGE | 7:0 | V <sub>BUS</sub> Voltage Measurement from 10-Bit ADC (Lower 8 Bits). | Bits [7:0] of the 10-bit V <sub>BUS</sub> ADC measurement result with 25mV LSB. Valid when POWER_CONTROL.VBUS_VOLT_MON_EN = 0b. | ## VBUS\_VOLTAGE\_H (0x71) | ВІТ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|---|---|---|-------------------|---|-------------------|------| | Field | _ | _ | - | - | SCALE_FACTOR[1:0] | | VBUS_VOLTAGE[9:8] | | | Reset | _ | _ | - | - | 0b00 | | 0b | 00 | | Access Type | _ | _ | - | - | Read Only | | Read | Only | | BITFIELD | BITS | DESCRIPTION | DECODE | |--------------|------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------| | SCALE_FACTOR | 3:2 | Scale Factor.<br>(Reserved) | 00: V <sub>BUS</sub> measurement not scaled | | VBUS_VOLTAGE | 1:0 | V <sub>BUS</sub> Voltage Measurement from 10-Bit ADC (Upper 2 Bits). | Bits [9:8] of the 10-bit V <sub>BUS</sub> ADC measurement result with 25mV LSB. Valid when POWER_CONTROL.VBUS_VOLT_MON_EN = 1. | #### VBUS\_STOP\_DISCHARGE\_THRESHOLD\_L (0x74) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-------------|---|------|-----|---------------|-------------|-------|---|---|--|--| | Field | | | VBU | JS_STOP_DISCI | H_THRESHOLD | [7:0] | | | | | | Reset | | 0x20 | | | | | | | | | | Access Type | | | | Write, | Read | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |---------------------------|------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VBUS_STOP_DISCH_THRESHOLD | 7:0 | V <sub>BUS</sub> Stop Discharge Threshold.<br>(Lower 8 bits) | Bits [7:0] of the 10-bit V <sub>BUS</sub> stop discharge threshold. 0x000 to 0x018: 0.5V 0x01C to 0x3FF: Value (decimal) x 25mV Bit 1 and Bit 0 are always ignored. Bit 2 is the LSB and equals to 100mV. Examples: 0x000 = 0.5V 0x020 = 0.8V (default) 0x021 = 0.9V | #### VBUS\_STOP\_DISCHARGE\_THRESHOLD\_H (0x75) | ВІТ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|---|---|---|---|---|-------------------------------|---| | Field | - | - | - | - | - | - | VBUS_STOP_DISCH_THRESHOLD[9:8 | | | Reset | - | - | - | - | - | - | 0600 | | | Access Type | - | - | - | _ | _ | - | Write, Read | | | BITFIELD | BITS | DESCRIPTION | DECODE | |---------------------------|------|--------------------------------------------------------------|--------------------------------------------------------------------| | VBUS_STOP_DISCH_THRESHOLD | 1:0 | V <sub>BUS</sub> Stop Discharge Threshold.<br>(Upper 2 bits) | Bits [9:8] of the 10-bit V <sub>BUS</sub> stop discharge threshold | #### VBUS VOLTAGE ALARM HI CFG L (0x76) This register defines the level triggered alarm high threshold. The TCPM can write to POWER\_CONTROL.VOLT\_ALRMS\_EN = 0b to enable the voltage alarms or write 1b to disable them. The TCPM writes to VBUS\_VOLTAGE\_ALARM\_HI\_CFG to set the high-voltage alarm level. When $V_{\text{OUT}}$ is above this threshold, the MAX25432 will set the alarm high flag ALERT\_L.VBUS\_ALARM\_HI to 1. The MAX25432 will reassert the alarm high flag if the high-voltage condition on $V_{\text{OUT}}$ prevails after the TCPM has cleared the flag, unless the TCPM disables the voltage alarms. | BIT 7 6 5 4 3 2 1 0 | ВІТ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------------|-----|---|---|---|---|---|---|---|---| |---------------------|-----|---|---|---|---|---|---|---|---| | Field | VBUS_ALARM_HI_CFG[7:0] | | | | |-------------|------------------------|--|--|--| | Reset | 0x00 | | | | | Access Type | Write, Read | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |-------------------|------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------| | VBUS_ALARM_HI_CFG | 7:0 | V <sub>BUS</sub> Alarm High-Voltage Trip Point.<br>(Lower 8 bits) | Bits [7:0] of the 10-bit V <sub>BUS</sub> alarm high-voltage threshold with 25mV LSB | #### VBUS\_VOLTAGE\_ALARM\_HI\_CFG\_H (0x77) See the VBUS\_VOLTAGE\_ALARM\_HI\_CFG\_L register description. | ВІТ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|---|---|---|---|---|-------------|---------------| | Field | - | - | - | _ | - | - | VBUS_ALARM | 1_HI_CFG[9:8] | | Reset | - | - | - | _ | _ | - | 0600 | | | Access Type | - | - | - | _ | - | - | Write, Read | | | BITFIELD | BITS | DESCRIPTION | DECODE | |-------------------|------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------| | VBUS_ALARM_HI_CFG | 1:0 | V <sub>BUS</sub> Alarm High Voltage Trip Point.<br>(Upper 2 bits) | Bits [9:8] of the 10-bit V <sub>BUS</sub> alarm high-voltage threshold with 25mV LSB | #### VBUS VOLTAGE ALARM LO CFG L (0x78) This register defines the level triggered alarm low threshold. The TCPM can write to POWER\_CONTROL.VOLT\_ALRMS\_EN = 0b to enable the voltage alarms or write 1b to disable them. The TCPM writes to VBUS\_VOLTAGE\_ALARM\_LO\_CFG to set the low-voltage alarm level. When $V_{\text{OUT}}$ is below this threshold, the MAX25432 will set the alarm low flag ALERT\_H.VBUS\_ALARM\_LO to 1. The MAX25432 will reassert the alarm low flag if the low-voltage condition on $V_{\text{OUT}}$ prevails after the TCPM has cleared the flag, unless the TCPM disables the voltage alarms. | ВІТ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|------------------------|---|---|---|---|---|---| | Field | | VBUS_ALARM_LO_CFG[7:0] | | | | | | | | Reset | | 0x00 | | | | | | | | Access Type | | Write, Read | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |-------------------|------|------------------------------------------------------------|--------------------------------------------------------------------------------------| | VBUS_ALARM_LO_CFG | 7:0 | V <sub>BUS</sub> Low-Voltage Trip Point.<br>(Lower 8 bits) | Bits [7:0] of the 10-bit $V_{\text{BUS}}$ alarm low-voltage threshold with 25mV LSB. | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|-------------|--------------------------------------------------------------------------------------------------| | | | | When V <sub>OUT</sub> is below this threshold, The MAX25432 will set ALERT_H.VBUS_ALARM_LO to 1. | #### VBUS\_VOLTAGE\_ALARM\_LO\_CFG\_H (0x79) See the VBUS\_VOLTAGE\_ALARM\_LO\_CFG\_L register description. | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|---|---|---|---|---|-------------|--------------| | Field | - | - | - | - | - | _ | VBUS_ALARM | _LO_CFG[9:8] | | Reset | - | - | - | - | - | _ | 0600 | | | Access Type | - | - | - | - | - | _ | Write, Read | | | BITFIELD | BITS | DESCRIPTION | DECODE | |-------------------|------|--------------------------------------------------------------|-------------------------------------------------------------------------------------| | VBUS_ALARM_LO_CFG | 1:0 | V <sub>BUS</sub> Alarm Low-Voltage Trip Point (Upper 2 bits) | Bits [9:8] of the 10-bit $V_{\text{BUS}}$ alarm low-voltage threshold with 25mV LSB | #### VBUS\_NONDEFAULT\_TARGET\_L (0x7A) Writing to this 16-bit register sets the VBUS Non-Default Target Voltage. VBUS will slew to the new voltage once the SourceVbusNonDefault command is received. | ВІТ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|-------------------------------|---|---|---|---|---|---| | Field | | VBUS_NONDEFAULT_TARGET_L[7:0] | | | | | | | | Reset | | 0x00 | | | | | | | | Access Type | | Write, Read | | | | | | | | BITFIELD | BITS | DESCRIPTION | |--------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | VBUS_NONDEFAULT_TARGET_L | 7:0 | V <sub>BUS</sub> Non-Default Voltage Target.<br>(Lower 8 bits) | | | | For VBUS_HIRES = 0 (not recommended), resolution is 10-bit, and LSB = 20.51mV (typ) Valid range is from 0x00A5 (3.3V) to 0x03FF (21.0V). | | | | For VBUS_HIRES = 1 (required to pass SPT compliance), resolution is 11-bit, and LSB = 10.255mV (typ) Valid range is from 0x014A (3.3V) to 0x07FF (21.0V). | | | | For proper operation, do not write values outside of the valid range. | | BITFIELD | BITS | DESCRIPTION | |----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | For VBUS_HIRES = 1, the equation to convert from mV to decimal code is the following: uint16_t vbus_code = v/10 - [floor(304*v/100000) - 10] Where v is the RDO in mV and vbus_code the resulting output in decimal to write to this register. No floating point required. | ### VBUS\_NONDEFAULT\_TARGET\_H (0x7B) See the VBUS\_NONDEFAULT\_TARGET\_L register description. | ВІТ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|-------------------------------|---|---|---|---|---|---| | Field | | VBUS_NONDEFAULT_TARGET_H[7:0] | | | | | | | | Reset | | 0x00 | | | | | | | | Access Type | | Write, Read | | | | | | | | BITFIELD | BITS | DESCRIPTION | |--------------------------|------|-------------------------------------------------------------| | VBUS_NONDEFAULT_TARGET_H | 7:0 | V <sub>BUS</sub> Non-Default Voltage Target. (Upper 8 bits) | ### VBUS\_CURRENT (0x80) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|-------------------|---|---|---|---|---|---| | Field | | VBUS_CURRENT[7:0] | | | | | | | | Reset | | 0x00 | | | | | | | | Access Type | | Read Only | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |--------------|------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VBUS_CURRENT | 7:0 | V <sub>BUS</sub> Current Measurement from 7-Bit ADC. (All MAX25432 devices) | lout = VBUS_CURRENT[7:0] x IOUT_LSB_ADC (50mA, typ) VBUS_CURRENT[7] is always 0b. Max register value = 0x7F = 127. Full Scale = 127 x 50mA = 6.35A Conversion result valid when the MAX25432 is sourcing VBUS and POWER_CONTROL.VBUS_VOLT_MON_EN = 0b. Ignore otherwise. | ## CABLE COMP CONTROL (0x81) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|---|-------------|---|---|---|---|---| | Field | _ | - | GAIN[5:0] | | | | | | | Reset | _ | - | 0ь000000 | | | | | | | Access Type | _ | - | Write, Read | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GAIN | 5:0 | Cable Compensation Gain. | Multiply this register's decimal value by $R_{COMP\_LSB} = 8.2m\Omega$ to get the cable compensation gain ( $R_{COMP}$ ) in $m\Omega$ for $R_{CS3} = 5m\Omega$ , scale for other resistance values. See the $\underline{USB\ Cable\ Compensation}$ section on how to calculate the correct gain setting based on your application. Maximum register setting = $0x3F = 0d63$ ; therefore, maximum cable compensation is $63 \times 8.2m\Omega = 516.6m\Omega$ . | ### VBUS\_ILIM\_SETUP (0x82) | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|--------------------|---|---|---|---|---|---| | Field | | VBUS_ILIM_SET[7:0] | | | | | | | | Reset | | 0x80 | | | | | | | | Access Type | | Write, Read | | | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |---------------|------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VBUS_ILIM_SET | 7:0 | V <sub>BUS</sub> Current Limit Target. | LSB = 25mA. Default is 3.20A (0x80). Valid range for this register is 1.00A (0x28) to 6.35A (0xFE). For proper operation, do not write values outside the valid range. | ### **BUCK BOOST SETUP (0x83)** | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------------|---|-------------|----|-------------|--------|---------|----| | Field | SLP[2:0] | | FSW[1:0] | | SYNC_DIR | SS_SE | ≣L[1:0] | | | Reset | 0b011 | | | 0b | 10 | 0b1 | 0b | 00 | | Access Type | Write, Read | | Write, Read | | Write, Read | Write, | Read | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------| | SLP | 7:5 | Slope Compensation Peak Ramp Voltage. | 000: 100 mV<br>001: 200 mV<br>010: 300 mV<br>011: 400 mV (Default)<br>100: 500 mV<br>101: 600 mV<br>110: 700 mV<br>111: 800 mV | | FSW | 4:3 | DC-DC Converter Switching Frequency. | 00: 220kHz<br>01: 300kHz<br>10: 400kHz (default)<br>11: 2.2MHz | | SYNC_DIR | 2 | SYNC Pin Direction Selection. | 0: Output<br>1: Input (default) | | SS_SEL | 1:0 | Spread-Spectrum Selection. | 00: Disabled (default) 01: ±3% spread spectrum 10: ±6% spread spectrum 11: ±9% spread spectrum | ## WATCHDOG\_SETUP (0x84) | ВІТ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|---|---|---|---|---|-------------|-----------| | Field | - | - | - | - | - | - | WD_TIME | EOUT[1:0] | | Reset | - | - | - | - | - | - | 0b00 | | | Access Type | - | - | _ | - | - | - | Write, Read | | | BITFIELD | BITS | DESCRIPTION | DECODE | |------------|------|-------------------------------|------------------------------------------------------------------| | WD_TIMEOUT | 1:0 | Watchdog Timer Timeout Value. | 00: 1 second (default) 01: 2 seconds 10: 4 seconds 11: 5 seconds | ## **AUTO SHIELD SETUP (0x85)** | ВІТ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|---|---|---|---|---|----------------|---| | Field | _ | _ | - | - | _ | - | RETRY_TMR[1:0] | | | Reset | _ | - | - | - | _ | - | 0b11 | | | Access Type | _ | _ | - | - | _ | - | Write, Read | | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------|------|--------------------|--------------------------------------------------------------------------------------------------------------------------------| | RETRY_TMR | 1:0 | Retry Timer Value. | 00 = 2.0s<br>01 = 1.0s<br>10 = 0.5s<br>11 = 16ms (default)<br>Determines the length of the RETRY timer after a fault condition | ## **GENERAL\_SETUP (0x86)** | ВІТ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|-------------|---|--------------|---|-------------|------------------------|------| | Field | - | VBUS_HIRES | _ | EXT_BIAS_SEL | - | CL_EN | AUTO_CDP_DCP_MODE[1:0] | | | Reset | _ | 0b0 | - | 0b0 | - | 0b1 | 0b00 | | | Access Type | _ | Write, Read | - | Write, Read | - | Write, Read | Write, | Read | | BITFIELD | BITS | DESCRIPTION | DECODE | |-------------------|------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VBUS_HIRES | 6 | V <sub>BUS</sub> Non-Default Target Resolution. | 0: 20mV (default)<br>1: 10mV | | EXT_BIAS_SEL | 4 | External BIAS Selection. | O: Internal (default) 1: External (disables internal BIAS LDO) Note: A valid power source needs to be driving BIAS before writing a '1' to this bit. Failure to do so will result in an I <sup>2</sup> C register reset. | | CL_EN | 2 | V <sub>BUS</sub> Current-Limit (CL) Regulation Enable. | O: V <sub>BUS</sub> current-limit regulation disabled 1: V <sub>BUS</sub> current-limit regulation enabled (default) When enabled, the MAX25432 will enter CL mode when V <sub>BUS</sub> current is above the VBUS_ILIM_SET target. When disabled, the MAX25432 will not enter CL mode when V <sub>BUS</sub> current is above the VBUS_ILIM_SET target. This bit also changes the handling of certain faults. See the Fault Table (Analog Devices Auto-Shield) for more information. | | AUTO_CDP_DCP_MODE | 1:0 | BC1.2 Charge Detection Mode Selection. | 00: High-Speed Pass-Through (default) 01: Auto-CDP 10: Auto-DCP / Apple 2.4A 11: Auto-DCP / Apple 1.0A | ### IN\_THRESH (0x87) | ВІТ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------------|---|---|---|---|-------------------|---|---|---|--| | Field | _ | - | - | - | IN_UV_THRESH[3:0] | | | | | | Reset | _ | - | - | - | 0x0 | | | | | | Access Type | _ | - | - | - | Write, Read | | | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |--------------|------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IN_UV_THRESH | 3:0 | Input Supply (V <sub>IN</sub> ) Undervoltage Threshold. | 0x0: 4.5V (default) 0x1: 4.9V 0x2: 5.3V 0x3: 5.7V 0x4: 6.1V 0x5: 6.5V 0x6: 6.9V 0x7: 7.3V 0x8: 7.7V 0x9: 8.1V 0xA: 8.5V 0xB: Reserved 0xC: Reserved 0xC: Reserved 0xF: Reserved 0xF: Reserved | #### VCONN\_THRESH (0x88) | BIT | 7 | 6 | 5 | 4 | 3 | 2 1 0 | | | | |-------------|---|----------|-------------|---|---|-------------------------|-------------|--|--| | Field | | VCONN_OC | PL_SEL[3:0] | | - | VCONN_IN_UV_THRESH[2:0] | | | | | Reset | | 0: | x6 | | _ | 0b011 | | | | | Access Type | | Write, | Read | | _ | | Write, Read | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------------|------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------| | VCONN_OCPL_SEL | 7:4 | V <sub>CONN</sub> Overcurrent Threshold Low. | 0x0: 50mA<br>0x1: 100mA<br>0x2: 150mA<br>0x3: 200mA<br>0x4: 250mA<br>0x5: 300mA<br>0x6: 350mA (default)<br>0x7: 400mA<br>0x8: 450mA | | BITFIELD | BITS | DESCRIPTION | DECODE | |--------------------|------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------| | | | | 0x9: 500mA<br>0xA - 0xF: Reserved | | VCONN_IN_UV_THRESH | 2:0 | V <sub>CONN</sub> Undervoltage Threshold. | 0x0: 2.75V<br>0x1: 2.85V<br>0x2: 2.95V<br>0x3: 3.05V (default)<br>0x4: 4.35V<br>0x5: 4.45V<br>0x6: 4.55V<br>0x7: 4.65V | ## VBUS\_THRESH (0x89) | ВІТ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------------|---|-----|--------------|--------|---|---------------------|-------------|---|--| | Field | - | VBU | IS_OV_THRESH | I[2:0] | - | VBUS_UV_THRESH[2:0] | | | | | Reset | _ | | 0b011 | | - | 0b011 | | | | | Access Type | _ | | Write, Read | | | | Write, Read | | | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------------|------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------| | VBUS_OV_THRESH | 6:4 | V <sub>BUS</sub> Overvoltage Threshold. | 0x0: +8.75%<br>0x1: +10.00%<br>0x2: +11.25%<br>0x3: +12.50% (default)<br>0x4: +13.75%<br>0x5: +15.00%<br>0x6: +16.25%<br>0x7: +17.50% | | VBUS_UV_THRESH | 2:0 | V <sub>BUS</sub> Undervoltage Threshold. | 0x0: -8.75%<br>0x1: -10.00%<br>0x2: -11.25%<br>0x3: -12.50% (default)<br>0x4: -13.75%<br>0x5: -15.00%<br>0x6: -16.25%<br>0x7: -17.50% | ### VENDOR\_STATUS\_MASK (0x8A) | віт | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----------------|---|---|---|---|---|---|----------------| | Field | SHIELDING_MASK | 1 | 1 | - | - | _ | - | OMF_TRANS_MASK | | Reset | 0b1 | ı | ı | - | ı | - | ı | 0b1 | |-------------|-------------|---|---|---|---|---|---|-------------| | Access Type | Write, Read | - | - | _ | - | - | - | Write, Read | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------------|------|--------------------------------------------|-----------------------------------------------------------------| | SHIELDING_MASK | 7 | Shielding Mask. | 0: Not included in VNDR_ALRT 1: Included in VNDR_ALRT (default) | | OMF_TRANS_MASK | 0 | Operating Mode Flag (OMF) Transition Mask. | 0: Not included in VNDR_ALRT 1: Included in VNDR_ALRT (default) | #### **VENDOR STATUS (0x8B)** | BIT | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----------|---|---|---|---|---|---|---------------------------| | Field | SHIELDING | ı | ı | ı | 1 | _ | ı | OMF_TRANS | | Reset | 0b0 | - | - | - | - | _ | - | 0b0 | | Access Type | Read Only | - | - | - | - | - | - | Write 1 to<br>Clear, Read | | BITFIELD | BITS | DESCRIPTION | DECODE | |-----------|------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SHIELDING | 7 | Shielding Status. | 0b: Normal operation 1b: Fault condition detected | | OMF_TRANS | 0 | Operating Mode Flag (OMF) Transition. | O: No change in CV/CL operating mode 1: A change in CV/CL operating mode has occurred Indicates a change in the Constant Voltage/Current Limit Operating mode. Any transition between modes will trigger a VNDR_ALRT if this bit is unmasked, but does not trigger a fault. Only valid for CL_EN = 1. Ignore for CL_EN = 0. | #### AUTO\_SHIELD\_STATUS\_0 (0x8C) | ВІТ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|--------------|------------|------------|-------------|-------|------------|---------| | Field | TSHDN | VCONN_REV_OV | VCONN_OCPL | SHLD_EVENT | VCONN_IN_UV | IN_OC | VDD_USB_UV | VBUS_UV | | Reset | 0b0 | Access | Write 1 to | Write 1 to Clear, | Write 1 to | Write 1 to | Write 1 to | Write 1 to | Write 1 to | Write 1 to | |--------|-------------|-------------------|-------------|-------------|-------------|-------------|-------------|-------------| | Туре | Clear, Read | Read | Clear, Read | Clear, Read | Clear, Read | Clear, Read | Clear, Read | Clear, Read | | BITFIELD | BITS | DESCRIPTION | DECODE | |--------------|------|-----------------------------------------|----------------------------------| | TSHDN | 7 | Thermal Shutdown Fault. | 0: No fault<br>1: Fault detected | | VCONN_REV_OV | 6 | V <sub>CONN</sub> Reverse OV Fault. | 0: No fault<br>1: Fault detected | | VCONN_OCPL | 5 | V <sub>CONN</sub> OCP Low Fault. | 0: No fault<br>1: Fault detected | | SHLD_EVENT | 4 | Shield Short-to-Battery Event Fault. | 0: No fault<br>1: Fault detected | | VCONN_IN_UV | 3 | V <sub>CONN</sub> Undervoltage Fault. | 0: No fault<br>1: Fault detected | | IN_OC | 2 | Buck-Boost Input Overcurrent Fault. | 0: No fault<br>1: Fault detected | | VDD_USB_UV | 1 | V <sub>DD_USB</sub> Undervoltage Fault. | 0: No fault<br>1: Fault detected | | VBUS_UV | 0 | V <sub>BUS</sub> Undervoltage Fault. | 0: No fault<br>1: Fault detected | #### AUTO\_SHIELD\_STATUS\_1 (0x8D) | ВІТ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------| | Field | CL_CV | CV_ILIM | VBUS_RNA | VBUS_SHT_GND | IN_UV | DATA_OV | HVCC_OV | VDD_USB_OV | | Reset | 0b0 | Access Type | Read Only | Write 1 to<br>Clear, Read | Write 1 to<br>Clear, Read | Write 1 to Clear,<br>Read | Write 1 to<br>Clear, Read | Write 1 to<br>Clear, Read | Write 1 to<br>Clear, Read | Write 1 to<br>Clear, Read | | BITFIELD | BITS | DESCRIPTION | DECODE | |----------|------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CL_CV | 7 | Operating Mode Status Bit. | 0: Constant Voltage (CV) mode 1: Current-Limit (CL) mode Only valid when CL_EN = 1. Ignore when CL_EN = 0. This bit is read-only and non-latched. Read OMF_TRANS for the latched status. Does not trigger a fault or VNDR_ALRT. | | BITFIELD | BITS | DESCRIPTION | DECODE | |--------------|------|---------------------------------------------|----------------------------------------------------------------------------------------------| | CV_ILIM | 6 | V <sub>BUS</sub> CV I <sub>LIM</sub> Fault. | 0: No fault 1: Fault detected 0 to 1 only. Only valid when CL_EN = 0. Ignore when CL_EN = 1. | | VBUS_RNA | 5 | V <sub>BUS</sub> Runaway Fault. | 0: No fault<br>1: Fault detected | | VBUS_SHT_GND | 4 | V <sub>BUS</sub> STG Fault. | 0: No fault<br>1: Fault detected | | IN_UV | 3 | Input UV Fault. | 0: No fault<br>1: Fault detected | | DATA_OV | 2 | HVD Overvoltage Fault. | 0: No fault<br>1: Fault detected | | HVCC_OV | 1 | HVCC Overvoltage Fault. | 0: No fault<br>1: Fault detected | | VDD_USB_OV | 0 | V <sub>DD_USB</sub> Overvoltage Fault. | 0: No fault<br>1: Fault detected | ### **Applications Information** #### TCPC Functionality (MAX25432B only) The MAX25432B devices incorporate a USB-IF compliant CC PHY capable of encoding/decoding BMC messages. CRC is automatically appended to all outgoing messages and checked on all incoming messages. The MAX25432B's TCPC hardware permits the simple integration with an external MCU, running a TCPM stack, to create a complete USB Type-C PD source. Figure 29. TCPM to TCPC Interface through I2C #### **Receiving USB PD Messages** The MAX25432B TCPC logic facilitates the reception and decoding of USB PD messages, by incorporating a Type-C PHY, and I<sup>2</sup>C-accessible registers. The TCPM responds to interrupts due to changes in status and then read from or write to the appropriate register. The generation and decoding of PD CRC bits is automatically handled by the TCPC logic. Upon receiving a valid USB PD message, the MAX25432 TCPC logic asserts the ALERT pin low to indicate a change in status. Changes in status are latched in the ALERT\_L and ALERT\_H registers located at addresses 0x10 and 0x11 respectively. The TCPM must read the ALERT\_L and ALERT\_H registers to determine the type of status change. Figure 30. Status Registers For example, the TCPM detects that the MAX25432 ALERT pin has been asserted low. The TCPM would then perform an I<sup>2</sup>C Read Word transaction on the ALERT\_L and ALERT\_H registers. I<sup>2</sup>C Read Word from Register 0x10: 0x04, 0x00 Table 10. Reading the RX SOP MESSAGE | REGISTER | ADDRESS | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----------|---------|-------------------------|------------------------------|------------------------------|-----------------------------------|-----------------------------------|-----------------------|-----------------|------------------------------| | ALERT_L | 0x10 | VBUS V<br>ALARM<br>HIGH | TX SOP<br>MESSAGE<br>SUCCESS | TX SOP<br>MESSAGE<br>DISCARD | TX SOP<br>MESSAGE<br>FAIL | RX<br>HARD<br>RESET | RX SOP<br>MESSAGE | POWER<br>STATUS | HVCC<br>STATUS | | | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | ALERT_H | 0x11 | VENDOR<br>ALERT | ALERT<br>EXTENDED | EXTEND<br>STATUS | BEGIN<br>SOP<br>MESSAGE<br>STATUS | VBUS<br>SINK<br>DISCHAR<br>DETECT | RX<br>BUFFER<br>OVRFL | FAULT<br>STATUS | VBUS<br>VOLT<br>ALARM<br>LOW | | | | 0 | 0 | 0 | 0 | 0 | 0 | FAULT | 0 | Bit D2 in ALERT\_L is set, indicating that a message has been received in the RX BUFFER. Next, the message must be extracted from the MAX25432 RX BUFFER and decoded. The message content is stored in the RX\_BUFFER, 32 contiguous bytes starting at address 0x30. The RX\_BUFFER can be read with an I<sup>2</sup>C Read Block transaction, or it can be read with several I<sup>2</sup>C Read Byte transactions. The buffer address pointer will increment automatically after each byte is read. Figure 31. Receive Buffer Continuing with the example, the message data is extracted from the RX BUFFER. #### I<sup>2</sup>C Read Block from Registers 0x30 – 0x4F: 0x03, 0x00, 0x47, 0x0C, 0x16, 0x87, 0x57, 0xF7, 0xEF, 0xD6, 0x2C, 0x40, 0x26, 0x28, 0x03, 0x9B, 0x00, 0x00, 0x00, 0x00, 0x44, 0xD3, 0x15, 0xEA, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00 The first byte indicates that there are three bytes significant to this message. The second byte is the SOP message type, the third and fourth bytes form the message header 0x0C47. **Note:** The TCPC does not erase previous information from the buffer and therefore the TCPM must parse the relevant bytes to decode the message. Figure 32. Message Header - "Get\_Source\_cap" Decoding the header word indicates the PD sink is requesting that the source capabilities be sent. Now that the message has been decoded, the ALERT pin interrupt can be cleared, so that the MAX25432B TCPM's state machine can continue to service PD messages. | REGISTER | ADDRESS | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----------|-----------|-------------------------|------------------------------|------------------------------|-----------------------------------|-----------------------------------|-----------------------|-----------------|------------------------------| | ALERT_L | 0x10 | VBUS V<br>ALARM<br>HIGH | TX SOP<br>MESSAGE<br>SUCCESS | TX SOP<br>MESSAGE<br>DISCARD | TX SOP<br>MESSAGE<br>FAIL | RX<br>HARD<br>RESET | RX SOP<br>MESSAGE | POWER<br>STATUS | HVCC<br>STATUS | | | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | ALERT_H | RT_H 0x11 | VENDO<br>R<br>ALERT | ALERT<br>EXTENDE<br>D | EXTEND<br>STATUS | BEGIN<br>SOP<br>MESSAGE<br>STATUS | VBUS<br>SINK<br>DISCHAR<br>DETECT | RX<br>BUFFER<br>OVRFL | FAULT<br>STATUS | VBUS<br>VOLT<br>ALARM<br>LOW | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 11. Writing 1 to Clear the RX SOP MESSAGE ## I<sup>2</sup>C Write Word to Register 0x10: 0x04, 0x00 The TCPM clears the ALERT\_L register by writing a logic '1' to bit D2. ALERT returns high. #### Sending USB PD Messages The MAX25432B TCPC logic simplifies the TCPM code required to transmit USB PD messages. Sending PD messages is a two-stage process: employing the TX\_BUFFER (31 contiguous byte-wide registers) and the TRANSMIT register. First, the TX\_BUFFER is loaded with an encoded PD message (Control or Data), and then a command byte is written the TRANSMIT register (0x50) to trigger the MAX25432 TCPC transmit process. Figure 33. Transmit Buffer The PD message contents must be written to TX\_BUFFER in a single I<sup>2</sup>C transaction, therefore an I<sup>2</sup>C Write Block transaction (see the <u>I<sup>2</sup>C Interface</u> section) should be used, or the TCPC logic will generate an I<sup>2</sup>C error after the TRANSMIT byte is written to and the message will not be sent. To illustrate the proper TCPM coding approach, we will continue with the MAX25432B's response to the PD sink's Get Source Capabilities example. The TCPM needs to encode and load the requested Source Capabilities message, Header plus Data Objects, into the TX BUFFER. Number of bytes: 0x12 (18 bytes) Message Header: 0x4361 (Source Capabilities with 4 data objects) = 2 bytes Data Object 1: 0x000190F0 (5.00V at 2.4A) = 4 bytes Data Object 2: 0x0002D12C (9.00V at 3A) = 4 bytes Data Object 3: 0x0004B12C (15.00V at 3A) = 4 bytes Data Object 4: 0x0006412C (20.00V at 3A) = 4 bytes Figure 34 and Figure 35 show the corresponding Message Header and Data Object 1 decoding. Figure 34. Message Header – "Source\_Capabilities" Figure 35. Data Object 1 – 5V/2.4A Fixed PDO The assembled message packet is then loaded into the TX\_BUFFER. Figure 36. Transmit Buffer - "Source\_Capabilities" ## I<sup>2</sup>C Write Block to TX BUFFER 0x51: 0x12, 0x61, 0x43, 0xF0, 0x90, 0x01, 0x00, 0x2C, 0xD1, 0x02, 0x00, 0x2C, 0xB1, 0x04, 0x00, 0x2C, 0x41, 0x06, 0x00 Finally, the message is released to the MAX25432B's TCPC logic by writing 0x30 to the TRANSMIT register. Then the entire packet will be appended with the proper CRC, BMC encoded, and transmitted through the corresponding HVCC pin. #### I<sup>2</sup>C Write Byte to TRANSMIT 0x50: 0x30 The MAX25432B's TCPC logic will now assert ALERT low and update the ALERT\_L register with the message status. I<sup>2</sup>C Read Word from Register 0x10: 0x40, 0x00 Table 12. Writing 1 to Clear the TX SOP MESSAGE SUCCESS | REGISTER | ADDRESS | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----------|---------|-------------------------|------------------------------|------------------------------|---------------------------|---------------------|-------------------|-----------------|----------------| | ALERT_L | 0x10 | VBUS V<br>ALARM<br>HIGH | TX SOP<br>MESSAGE<br>SUCCESS | TX SOP<br>MESSAGE<br>DISCARD | TX SOP<br>MESSAGE<br>FAIL | RX<br>HARD<br>RESET | RX SOP<br>MESSAGE | POWER<br>STATUS | HVCC<br>STATUS | | | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | |---------|------|---------------------|-----------------------|------------------|-----------------------------------|-----------------------------------|-----------------------|-----------------|------------------------------| | ALERT_H | 0x11 | VENDO<br>R<br>ALERT | ALERT<br>EXTENDE<br>D | EXTEND<br>STATUS | BEGIN<br>SOP<br>MESSAGE<br>STATUS | VBUS<br>SINK<br>DISCHAR<br>DETECT | RX<br>BUFFER<br>OVRFL | FAULT<br>STATUS | VBUS<br>VOLT<br>ALARM<br>LOW | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | The TCPM reads the ALERT\_L and ALERT\_H registers and sees that bit D6 is set in ALERT\_L, indicating that the previously sent message was successful. Lastly, the TX\_SOP\_MESSAGE\_SUCCESS bit in the ALERT\_L register needs to be cleared by the TCPM. This is done by writing logic '1' to bit D6. I<sup>2</sup>C Write Word to Register 0x10: 0x40, 0x00 #### **Additional Resources** Contact Analog Devices for more information on how to program the TCPM. ## **Buck-Boost Component Selection** Contact Analog Devices to request a calculator to help in buck-boost component selection for your design. #### **Inductor Selection** Choice of inductor is a compromise between the size, efficiency, control bandwidth, and stability of the converter. For a buck-boost application, selecting the right value of inductor becomes even more critical due to the presence of a right-half-plane (RHP) zero in boost and buck-boost mode. A larger inductance value reduces RMS current loss in MOSFETs and core/winding losses in the inductor. On the other hand, it slows the control loop and reduces the frequency of the RHP zero that can cause stability concerns. Start the inductor selection based on the inductor current ripple as a percentage of the maximum inductor current in buck mode using the following equations. Choose the highest inductance between L<sub>BUCK</sub> and L<sub>BOOST</sub>. Minimum duty cycle in buck or boost will yield the highest inductor current ripple. $$L_{BUCK} > \frac{(V_{IN\_MAX} - V_{OUT\_MIN}) \cdot D_{BUCK\_MIN}}{f_{SW} \cdot \Delta I_L} \quad \text{(eq. 1)}$$ $$L_{BOOST} > \frac{(V_{IN\_MIN} - D_{BOOST\_MAX})}{f_{SW} \cdot \Delta I_L} \quad \text{(eq. 2)}$$ $$\Delta I_L = I_{OUT\_MAX} \cdot LIR \quad \text{(eq. 3)}$$ $$D_{BUCK\_MIN} = \frac{(V_{OUT\_MIN})}{V_{IN\_MAX} \cdot \eta_{BUCK}} \quad \text{(eq. 4)}$$ $$D_{BOOST\_MAX} = 1 - \frac{(V_{IN\_MIN} \cdot \eta_{BOOST})}{V_{OUT\_MAX}} \quad \text{(eq. 5)}$$ #### where: - LBUCK, LBOOST = Minimum inductance needed in buck mode and boost mode, respectively, in H - f<sub>SW</sub> = Switching frequency in Hz - V<sub>IN MIN</sub>, V<sub>IN MAX</sub> = Minimum and maximum voltage seen at the power stage input, respectively - IOUT\_MAX = Maximum DC output current supported in the application. - LIR = Desired peak-to-peak inductor current ripple ratio; ratio of ΔIL/IOUT MAX - DBUCK MIN, DBOOST MAX = Minimum and maximum duty cycle in Buck and Boost mode, respectively - η<sub>BUCK</sub>, η<sub>BOOST</sub> = Efficiency at maximum load in buck mode and boost mode, respectively - V<sub>OUT</sub> MIN = Lowest output voltage seen in the application. For fixed PDO applications, use 5.15V (vSafe5V). - V<sub>OUT MAX</sub> = Highest output voltage seen in the application. 5.15V, 9V, 15V, or 20V for fixed PDOs applications Select the final value of inductance considering the ripple in both regions of operation, inductor derating and RHP zero. Once the final value of inductance is selected, calculate the peak inductor current and choose an inductor with saturation current approximately 20% higher than the peak inductor current. Low DCR helps achieve higher efficiency by reducing inductor conduction loss during high output power with low input voltage. #### Example: $P_{OUT\_MAX}$ = 100W; $VIN\_MIN$ = 6V; $V_{IN\_MAX}$ = 18V; $V_{OUT\_MIN}$ = 5.15V; $V_{OUT\_MAX}$ = 20V; $f_{SW}$ = 400kHz; $I_{OUT\_MAX}$ = 5A; $\eta_{BUCK}$ = $\eta_{BOOST}$ = 95%; LIR is chosen to be 55% to keep the inductor small. For this example, L<sub>BUCK</sub> > 3.5μH and L<sub>BOOST</sub> > 3.9μH. Therefore, an inductor with a value of 4.7μH will be selected. Inductor saturation current must be considered when choosing the inductor. The high input current seen during low $V_{IN}$ /high $P_{OUT}$ conditions has an impact on the current saturation rating of the inductor and therefore its size. The MAX25432 advantage is its flexibility with regards to output power due to its scalable peak input current limit. When selecting the input current sense resistor value ( $R_{CS1}$ ), consider the output power, inductor saturation current, minimum input voltage seen at the power stage and the minimum $V_{BUS}$ voltage specification to meet at the user port. When the peak input current reaches the $I_{OC1}$ threshold defined by $R_{CS1}$ , the controller will automatically enter cycle-by-cycle input current limit which may cause $V_{BUS}$ to droop below the minimum specification at the port. Cable compensation will not increase $V_{BUS}$ in this condition as the input current (and therefore the input power) is limited. Once the input sense resistor value is selected, the inductor saturation current rating ( $I_{SAT}$ ) value can be chosen. The ISAT value must be higher than the input peak $I_{LIM}$ threshold by some safe margin to avoid saturating the core. $$I_{SAT} > I_{OC1\_MAX}$$ $$I_{SAT} > \frac{V_{OC1\_MAX}}{R_{CS1}}$$ #### **Example:** $R_{CS1} = 3m\Omega$ and $V_{OC1\ MAX} = 60mV$ yields $I_{OC1\ MAX} = 20A$ , therefore: $I_{SAT} > 20A$ #### **Input Capacitor Design** The input capacitor reduces peak currents drawn from the power source and minimizes noise and voltage ripple on the input caused by the circuit switching. In buck mode, input current is discontinuous with maximum ripple. The RMS current can be calculated using the following equation: $$I_{RMS} = \frac{I_{OUT\_MAX} \cdot \sqrt{V_{OUT} \cdot (V_{IN} - V_{OUT})}}{V_{IN}}$$ (eq. 6) The maximum input RMS current occurs at $V_{IN}$ = 2 x $V_{OUT}$ . Substituting $V_{IN}$ previously, the equation then becomes: $$I_{RMS\_MAX} = \frac{I_{OUT\_MAX}}{2}$$ (eq. 7) The input voltage ripple in buck mode is given by: $$\Delta V_{IN} = \frac{(1 - D_{BUCK}) \cdot I_{OUT} \cdot D_{BUCK}}{f_{SW} \cdot C_{IN}} \text{ (eq. 8)}$$ It is recommended to keep the input voltage ripple below 1% of the input voltage to limit noise that could be conducted through the battery harness. Maximum input voltage ripple occurs in buck mode at a duty cycle of 50% and at maximum output current. Select a higher value for the final total capacitance to account for DC bias and tolerance derating. Use the following equation to determine the input capacitance needed to meet the input voltage ripple requirement: $$C_{IN} > \frac{0.25 \cdot I_{OUT\_MAX}}{f_{SW} \cdot \Delta V_{IN\_MAX} \cdot \left(1 - \left(C_{IN\_TOL} + C_{IN\_DCBIAS}\right)\right)}$$ (eq. 9) #### **Example:** $f_{SW} = 400 \text{kHz}$ ; $I_{OUT\_MAX} = 5A$ ; $D_{BUCK} = 0.5$ ; $C_{IN\_TOL} = 10\%$ ; $C_{IN\_DCBIAS} = 10\%$ ; $\Delta V_{IN\_MAX} = 12 \text{V} \times 0.01 = 0.12 \text{V}$ For this example, $C_{IN} > 27 \mu \text{F}$ . Select the input capacitor that can handle the given RMS current at the operating frequency. Ceramic capacitors come with extremely low ESR and help reduce the peak-to-peak ripple voltage at the input. Good quality electrolytic capacitors are also available with low ESR, which give higher capacitance at low cost. Electrolytic (bulk) input capacitors help reduce input voltage droop during large load transients. ESR in bulk capacitors help dampen line transients. A good combination of electrolytic and ceramic capacitors can help achieve the target specifications and minimize cost. Place a high-frequency decoupling ceramic capacitor to filter high di/dt and reduce EMI caused by Qt1 turn on. Choose a small package, such as 0402, with low ESL. Choose a voltage rating of 50V for applications where a 40V load dump can be seen at the input. #### **Output Capacitor Design** Output capacitance is selected to satisfy the output load-transient requirements. During a load step, the output current changes almost instantaneously whereas the inductor is slow to react. During this transition time, the load-charge requirements are supplied by the output capacitor, which causes an undershoot/overshoot in the output voltage. Select a capacitor based on the maximum allowable overshoot/undershoot on the output voltage. Typically, the worst-case response from a load transient is in Boost mode. Use the following equations to contain the undershoot within the given specifications in Boost mode: $$C_{OUT} \ge \frac{L \cdot \Delta I_{L\_STEP}^2}{2 \cdot V_{IN\_MIN} \cdot D_{BOOST\_MAX} \cdot V_{UNDER}} + \frac{\left(\Delta I_{L\_STEP} \cdot t_{DELAY}\right)}{V_{UNDER}}$$ (eq. 10) where: - t<sub>DELAY</sub> = time delay for the next control pulse after a load step. For fixed-PWM mode, t<sub>DELAY</sub> is the turn-off time in buck/boost mode. - ΔI<sub>I STEP</sub> is the inductor current step during a load step. Select the output capacitance to handle load transients in deep boost mode. t<sub>DELAY</sub> is the delay for the PWM modulator to react after a load step. In PWM mode, the worst-case delay would be (1 - D) x tSW when the load step occurs right after a turn-on cycle. With the previous example values: Once the output capacitance is selected, the output voltage undershoot/overshoot can be calculated for buck region of operation using the following equations: $$V_{\text{UNDER\_BUCK}} = \frac{L \cdot \Delta I_{\text{L\_STEP}}^2}{2 \cdot (V_{\text{IN}} - V_{\text{OUT}}) \cdot D_{\text{BUCK\_MAX}} \cdot C_{\text{OUT}}}$$ (eq. 11) $$V_{\text{OVER\_BUCK}} = \frac{L \cdot \Delta I_{\text{L\_STEP}}^2}{2 \cdot V_{\text{OUT}} \cdot C_{\text{OUT}}}$$ (eq. 12) Select $C_{OUT}$ to ensure low output voltage undershoot and ripple during a USB PD load transient at low $V_{IN}$ . $V_{BUS}$ load transients requirements may vary depending on the application. Contact Analog Devices for assistance with optimizing $C_{OUT}$ for your application. #### **Output Voltage Setting** V<sub>BUS</sub> target is selected using the VBUS\_NONDEFAULT\_TARGET\_L[7:0] and VBUS\_NONDEFAULT\_TARGET\_H[7:0] register. When VBUS\_HIRES = 0b then the LSB is 20.51mV (typ). When VBUS\_HIRES = 1, then the LSB is 10.255mV (typ). Once both registers are written, use the COMMAND[7:0] register to enable the buck-boost and request a new target V<sub>OUT</sub> voltage. See the <u>Enabling/Disabling VBUS</u> section and Register Map for details. #### **Example:** To program $V_{OUT}$ at 15V with VBUS\_HIRES = 0b then write VBUS\_NONDEFAULT\_TARGET\_L[7..0]=EEh and VBUS\_NONDEFAULT\_TARGET\_H[7..0]=02h. #### **Current-Sense Resistors Selection** The MAX25432 devices use three external current-sense resistors to provide current information for several functions. The input current-sense resistor $R_{CS1}$ is used for inductor current control and setting the input cycle-by-cycle peak current limit. The output current-sense resistor $R_{CS2}$ is used for output runaway and negative peak current limit. The $R_{CS3}$ current-sense resistor is used for output DC current-sense and cable compensation. It is highly recommended that designs use an $R_{CS3}$ resistor with an exact value of $5m\Omega$ . Select an input current-sense resistor based on the maximum input current for the application (typically at maximum output power and minimum input voltage). The voltage across R<sub>CS1</sub> for input current-limit is 50mV (typ). Calculate the peak input current using this equation: $$I_{\text{IN\_PEAK}} = \frac{v_{\text{OUT\_MAX}} \cdot I_{\text{OUT\_MAX}}}{v_{\text{IN\_MIN}}} + \frac{v_{\text{IN\_MIN}} \cdot \left(1 - \frac{v_{\text{IN\_MIN}}}{v_{\text{OUT\_MAX}}}\right)}{2 \cdot L \cdot f_{\text{SW}}}$$ (eq. 13) Calculate the input current-sense resistor (R<sub>CS1</sub>) by setting the peak current limit slightly higher than the peak input current (I<sub>IN PEAK</sub>) calculated in equation 13. **Note:** The MAX25432 uses a very fast cycle-by-cycle analog comparator for the peak input current limit with equal rising and falling thresholds. #### **Slope Compensation** Slope compensation is required for current-mode control due to its inherent instability. A properly designed current-mode control with slope compensation removes the instability and provides noise immunity from current-sense signals. The MAX25432 offers a simple way to set the slope compensation peak ramp voltage ( $V_{SLOPE\_PK}$ ) by programming the SLP[2:0] register through I<sup>2</sup>C from 100mV to 800mV in 100mV increments. Once $V_{SLOPE\_PK}$ is calculated, select the next higher value available in the SLP[2:0] register. The steps to calculate $V_{SLOPE\ PK}$ are the following Design the slope compensation to lower the quality factor of the double pole at half the switching frequency of current-mode control. Choose the quality factor to be at or below 0.6 for the entire range of input and output voltages. The quality factor is given by the following equation: $$Q_P = \frac{1}{\pi \cdot (m_C \cdot D' - 0.5)}$$ (eq. 14) where m<sub>C</sub>, the compensation ramp factor, is given by: $$m_C = 1 + \frac{S_e}{S_n}$$ (eq. 15) The compensation ramp slope, S<sub>e</sub>, is: $$S_e = \frac{V_{SLOPE_{PK}}}{T_{SW}} = V_{SLOPE_{PK}} \bullet f_{SW}$$ (eq. 16) And the inductor rising slope, S<sub>n</sub>, is: $$S_n = \frac{(V_{IN} - V_{OUT}) \cdot G_{CS}}{I}$$ (eq. 17) - S<sub>e</sub> = Slope of the external ramp, in V/s - S<sub>n</sub> = Rising slope (upslope) of inductor current, in V/s - V<sub>SLOPE PK</sub> = Slope compensation peak ramp voltage for a theoretical 100% duty cycle, in V - f<sub>SW</sub> = Switching frequency, in Hz - D' = 1 duty cycle ### Example: Due to the several possible output voltages, an optimum SLP[2:0] setting needs to be calculated for each fixed output voltage supported. Verify $Q_p$ does not exceed the design target across the input voltage range. From the previous example, and with a maximum $Q_p$ target of 0.6, we can calculate the optimum SLP[2:0] for $V_{OUT} = 5.15V$ . Using equation 14, $Q_p$ = 0.4 yields $m_c$ = 1.82. With equation 17, we find $S_n$ = 1.89.105V/s. Then, equation 15 gives us $S_e$ = 1.54.105V/s. Finally, rearranging equation 16, we find $V_{SLOPE\ PK}$ = 385mV. Set SLP[2:0] to achieve the desired peak-to-peak voltage for the external compensation as calculated above. Select Set SLP[2:0] = 0b011 for $V_{SLOPE\ PK}$ = 400mV. Repeat the steps above for each output voltage supported. #### **Voltage Loop Compensation Design (VCOMP)** The MAX25432 uses an internal transconductance error amplifier in the voltage loop with its output terminal available to the user for external frequency compensation, as shown in *Figure 37*. Figure 37. External Voltage Compensation Network (V<sub>COMP</sub>) The controller uses a peak current-mode-controlled architecture to regulate the output voltage by forcing the required current through the external inductor. The external current-sense resistor senses the inductor current signal. The current-mode control splits the double pole in the feedback loop caused by the inductor and output capacitor into two single poles. One of the poles is moved to a high frequency outside of the typical bandwidth of the converter, making it a single-pole system. This makes compensation easy with only Type II compensation network. In boost mode, an extra right-half plane (RHP) zero is introduced by the power stage, which adds extra phase delay in the control loop. To avoid any significant effect of the RHP zero on the converter stability, the compensation is designed such that the bandwidth is approximately 1/4 of the worst-case RHP zero frequency. The design of external compensation requires some iterations to reach an optimized design. Care must be taken while designing the compensation for working in 'deep' boost mode and heavy load ( $V_{IN\ MIN}$ as RHP zero frequency reduces. A convenient way to design compensation for both buck and boost modes is to design the compensation at minimum input voltage and heavy load (deep boost mode). At this operating point, RHP zero is at its lowest frequency. Design the compensation to achieve a bandwidth close to 1/4 of the RHP zero frequency in deep boost mode. Verify the gain and phase margin with the designed compensation in buck mode. The closed-loop gain of the converter is a combination of the power-stage gain of the converter and error-amplifier gain. The following equation demonstrates the current-mode-controlled boost power-stage transfer function: $$\frac{\stackrel{\frown}{V_O}}{\stackrel{\frown}{V_C}} = \frac{R_L \cdot (1-D)}{2 \cdot G_{CS}} \cdot \frac{\left(1 + \frac{S}{\omega_{ESR}}\right) \left(1 - \frac{S}{\omega_{RHP}}\right)}{\left(1 + \frac{S}{\omega_{PRODST}}\right) \cdot F_H(S)} \text{ (eq. 18)}$$ where: G<sub>CS</sub>: current-sense gain = 23.R<sub>CS1</sub> $$\omega_{P_{BOOST}} = \frac{2}{R_L \cdot C_{OUT}} (\text{eq. 19})$$ $\omega_{ESR} = \frac{1}{R_C \cdot C_{OUT}} (\text{eq. 20})$ $\omega_{RHP} = \frac{R_L \cdot (1-D)^2}{L} (\text{eq. 21})$ $F_H(S) = 1 + \frac{S}{\omega_N \cdot Q_P} + \left(\frac{S}{\omega_N}\right)^2 (\text{eq. 22})$ $Q_P = \frac{1}{\pi \cdot (m_C \cdot D^* - 0.5)} (\text{eq. 23})$ $\omega_N = \frac{\pi}{T_{SW}} (\text{eq. 24})$ Error-amplifier transfer function: $$H_{EA}(S) = g_M \cdot R_{DC} \cdot \frac{\left(1 + \frac{S}{\omega_{Z_{COMP}}}\right)}{\left(1 + \frac{S}{\omega_{P1_{COMP}}}\right) \left(1 + \frac{S}{\omega_{P2_{COMP}}}\right)} \text{ (eq. 25)}$$ $$\omega_{Z_{COMP}} = \frac{1}{R_{ZERO} \cdot C_{ZERO}} \text{ (eq. 26)}$$ $$\omega_{P1_{COMP}} = \frac{1}{R_{DC} \cdot C_{ZERO}} \text{ (eq. 27)}$$ $$\omega_{P2_{COMP}} = \frac{1}{R_{ZERO} \cdot \left(\frac{C_{POLE} \cdot C_{ZERO}}{C_{POLE} \cdot C_{ZERO}}\right)} \cong \frac{1}{R_{ZERO} \cdot C_{POLE}} \text{ if } C_{POLE} \ll C_{ZERO} \text{ (eq. 28)}$$ Closed loop gain = Power stage gain x EA gain ## Example: Start the compensator design by calculating the critical frequencies for the boost power stage at the minimum input voltage and maximum load. $$f_{PBOOST} = \frac{2}{2\pi \cdot R_L \cdot C_{OUT}} \text{ (eq. 29)}$$ $$f_{ESR} = \frac{1}{2\pi \cdot R_C \cdot C_{OUT}} \text{ (eq. 30)}$$ For a converter operating in boost mode, the inductor selection determines the RHP frequency and hence the stability of converter in deep boost mode. Calculate the RHP zero frequency in deep boost mode using the calculated inductor value. $$f_{RHP} = \frac{R_L \cdot (1 - D_{BOOST\_MAX})}{2\pi \cdot L_{MAX}} \text{ (eq. 31)}$$ where: - $R_L$ = Output load in $\Omega$ ; $R_L = \frac{V_{OUT}}{I_{OUT}}$ - C<sub>OUT</sub> = Output capacitance in F, chosen to be 214μF - $R_C$ = Output capacitor ESR in $\Omega$ , chosen to be $3.5 \text{m}\Omega$ - DBOOST MAX = Maximum duty cycle in boost mode calculated earlier - L = Inductance value calculated earlier, in H Using above values, we find fpBOOST = 372Hz, fESR = 213kHz, and fRHp = 9.2kHz. With RHP zero at 9.2kHz, the loop cutoff frequency for a stable operation must be less than 1/4 of the RHP zero frequency in deep boost mode. Therefore, a target bandwidth for the closed-loop converter close to 1.8kHz is selected. The zero of the error amplifier must be placed well below the bandwidth to give enough phase boost at the crossover frequency. Typically, the zero is placed close to the low-frequency pole. In such a case, resistor (R<sub>ZERO</sub>) of the compensation can be calculated using the following equation: $$R_{ZERO} = 2\pi \cdot f_{BW\_BOOST} \cdot \frac{g_{CS} \cdot c_{OUT}}{g_{m} \cdot (1 - D_{BOOST\_MAX})} \cdot \frac{(R_{BOT} + R_{TOP})}{R_{TOP}} \text{ (eq. 32)}$$ where: - f<sub>BW BOOST</sub> = Desired converter bandwidth in boost mode - g<sub>m</sub> = Error-amplifier transconductance, 854µS, typ (or A/V) - R<sub>TOP</sub>, R<sub>BOT</sub> = Top and bottom internal feedback network resistances, in Ω - R<sub>TOP</sub> = 96kΩ $$R_{BOT} = \frac{R_{TOP}}{\frac{V_{OUT\_MAX}}{1.25V} - 1}$$ (eq. 33) Choosing $f_{BW}$ BOOST = 1.8kHz yields $R_{ZERO}$ = 11k $\Omega$ And with fZCOMP chosen to be 1.2kHz (below the converter's bandwidth), $$C_{ZERO} = \frac{1}{R_{ZERO} \cdot 2\pi \cdot f_{ZCOMP}}$$ (eq. 34) Therefore, C<sub>ZERO</sub> = 12nF. C<sub>POLE</sub> determines the location of high-frequency pole. Select the high-frequency pole location higher than the bandwidth in buck mode so that it does not affect the phase margin and helps attenuate any high-frequency noise. For $f_{P2COMP} = 140kHz$ , $$C_{POLE} = \frac{1}{R_{ZERO} \cdot 2\pi \cdot f_{P2COMP}}$$ (eq. 35) which yields CPOLF = 100pF. For this example, the following component values would be selected: $R_{ZERO} = 11k\Omega$ , $C_{ZERO} = 12nF$ , and $C_{POLE} = 100pF$ . #### **Current Loop Compensation Design (ICOMP)** The MAX25432 includes a transconductance error amplifier in the current loop that requires external frequency compensation. The current loop frequency crossover is targeted just above the cable compensation loop frequency of 1kHz. This results in the fixed compensation components shown in the *Typical Application Circuits*. #### **External MOSFET Selection** Four external MOSFETs are required for the H-bridge buck-boost architecture supported by the MAX25432, as shown in the $\underline{Typical\ Application\ Circuits}$ . During the buck-mode of operation, $Q_{t2}$ remains on and $Q_{b2}$ remains off. $Q_{t1}$ and $Q_{b1}$ switch to regulate the output voltage. During the boost mode, $Q_{t1}$ remains on, $Q_{b1}$ remains off, and $Q_{t2}$ and $Q_{b2}$ switch to regulate the output voltage. In the buck-boost region, all four switches are used to control the output voltage. The MOSFETs must be selected based on certain critical parameters such as on-resistance, breakdown voltage, output capacitance, and input capacitance. A low $R_{DSON}$ reduces the conduction losses in the MOSFET and a small gate/output capacitance reduces switching losses. Typically, a lower R<sub>DSON</sub> MOSFET would have higher gate charge for the same breakdown voltage. Hence, a compromise must be made depending on conditions to which the MOSFET is subjected. The MAX25432 comes with a 5V gate drive with a high-current capability to support switching of four MOSFETs at a high frequency. In the buck-boost region, the device switches between pure buck and boost modes to reduce the gate-drive current and increase the efficiency. ### **Boost Cap and Diode Selection** A bootstrap circuit is used to drive the floating gates of high-side switches $Q_{t1}$ and $Q_{t2}$ . A boost capacitor provides the gate charge to the high-side FET during the high-side turn-on and is recharged when the bottom switch turns on. Hence, the capacitance value of the boost capacitor must be selected such that the voltage drop during the discharge is within acceptable limits. Choosing a very large capacitor value slows down the charging of the capacitor, and it might not completely charge in the minimum off-time of the top switch. Select the boost diode based on the average gate-drive current and blocking voltage for the diode. The maximum blocking voltage for the diode must be high enough to block the maximum drain-to-source voltage for the FET. A fast reverse-recovery diode would prevent any current being sourced into the bias supply from drain-to-source voltage. For the MAX25432 devices, the gate drive is powered by the BIAS regulator, which is 5V (typ). Since the boost capacitor provides gate charge to the top switch, the value of the boost capacitance needed for less than a $\Delta V_{BOOST}$ ripple on boost capacitor can be written as: $$C_{\mathrm{BOOST}} \geq \frac{Q_G}{\Delta V_{\mathrm{BOOST}}}$$ (eq. 36) Average gate-drive current through the diode can be calculated as: where: Q<sub>G</sub> = Total gate charge of the top MOSFET #### Shield Short-to-Battery The shield short-to-battery protection circuit requires that the total ground-path resistance from USB ground to system ground is in the range of $10m\Omega$ to $13m\Omega$ . This is required to achieve the correct threshold detection values and avoid false detection or surge currents larger than desired. Contact Analog Devices for support in selecting a FET outside this RDSON range for your application. An N-channel FET with $V_{DS}$ = 40V (min) must be chosen. The 1nF shield capacitor must be rated for 50V (min). A single NVTFS5C466NLTAG can be used as a FET meeting those requirements. #### **USB Cable Compensation** Contact Analog Devices to request a calculator to help in cable compensation for your design. Figure 38 shows a DC model of the voltage-correction function of the MAX25432. Figure 38. DC Voltage Adjustment Model Without voltage adjustment ( $V_{ADJ} = 0$ , GAIN[5:0] = 0), the voltage seen by the device at the end of the captive cable ( $V_{DUT}$ ) will decrease linearly as load current increases. To compensate for this, the output voltage target of the buckboost controller should increase linearly with load current (see *Figure 39*). The increase in V<sub>OUT</sub> over load current is called V<sub>ADJ</sub>, such that: $$V_{ADJ} = R_{COMP} \cdot I_{OUT}$$ (eq. 38) And R<sub>COMP</sub> is the slope of V<sub>OUT</sub> over the load current: $$R_{\text{COMP}} = GAIN [5:0] \cdot R_{\text{COMP}} LSB \cdot R_{\text{CS3}} / 5m\Omega \text{ (eq. 39)}$$ where: R<sub>COMP LSB</sub> is the gain setting LSB and is equal to 8.2mΩ (typ). The $R_{COMP}$ adjustment discrete values available on the MAX25432 can be selected with the GAIN[5:0] register and are based on a $5m\Omega$ sense resistor. Use equation 41 to select the appropriate setting based on the calculated $R_{COMP}$ value. The R<sub>COMP</sub> value must be calculated to take into account all series element and voltage drops in the charging path, including ground return. User cable can be of different length and type, and therefore should not be included in the calculations. For $V_{DUT} = V_{OUT}N_{OLOAD}$ ; $0 \le I_{OUT} \le 5A$ , $R_{COMP}$ must equal the sum of the system resistances. Calculate the minimum RCOMP for the system so that $V_{DUT}$ stays constant: $$RCOMP SYS = RLR + RCS3 + RPCB + RCABLE VBUS + RCABLE GND (eq. 40)$$ where: - R<sub>CABLE\_VBUS</sub> and R<sub>CABLE\_GND</sub> are the V<sub>BUS</sub> and GND resistance of the USB captive cable, respectively (including the effect from the cable shield, if it conducts current). - R<sub>I R</sub> is the converter's load regulation expressed in m $\Omega$ (2m $\Omega$ , typ). - RPCB is the resistance of any additional VBUS parasitics (PCB trace, ferrite, and the connector). For G-suffix devices, R<sub>SHIELD</sub> is the series resistance of the shield short-to-battery protection external FET and any PCB GND trace parasitics. Find the setting for GAIN[5:0] using the minimum R<sub>COMP</sub>: $$GAIN[5:0] = ceiling (R_{COMP SYS}/R_{COMP LSB}) (eq. 41)$$ The nominal DUT voltage can then be estimated at any load current by: $$V_{\text{DUT}} = V_{\text{OUT NO LOAD}} + I_{\text{OUT}}(R_{\text{COMP LSB}} \cdot GAIN[5:0] - R_{\text{COMP SYS}}) \text{ (eq. 42)}$$ These equations presume a $5m\Omega$ sense resistor, which is recommended. Use equation 39 to scale for other resistance values. Note that the $V_{BUS}$ current limit and OCP threshold will be scaled with a factor of $5m\Omega/R_{CS3}$ . The nominal cable resistance (with tolerance) for both $V_{BUS}$ and GND should be determined from the cable manufacturer. In addition, be sure to include the resistance from the connector at the end of the captive cable. Determine the desired operating temperature range for the application, and consider the change in resistance over temperature. Contact Analog Devices for assistance with optimizing the cable compensation for your application. #### **Example:** With R<sub>LR</sub> = $2m\Omega$ , R<sub>CS3</sub> = $5m\Omega$ , R<sub>PCB</sub> = $40m\Omega$ , R<sub>CABLE</sub> = $150m\Omega$ , R<sub>SHIELD</sub> = $13m\Omega$ , the total system resistance is then R<sub>COMP SYS</sub> = $210m\Omega$ . In this application, the voltage drop at the far end of the captive cable is 630mV when the load current is 3A. Therefore, cable compensation is required to comply with USB and Apple specifications. The desired GAIN[5:0] register setting is then ceiling(210/8.2) = 25.6 = 0x1A, which sets the adjustment level to $208m\Omega$ . Figure 39. Increase in V<sub>OUT</sub> vs. I<sub>OUT</sub> ## **Capacitors on CC Lines** To comply with the USB PD specification, a cReceiver capacitance must be present on each CC line to ground when the BMC driver is not transmitting. Analog Devices recommends using 270pF ceramic capacitors to meet this requirement. On MAX25432A, the capacitors can be placed on either the CC or HVCC side. On the MAX25432B, the capacitors should be placed on the HVCC side. See the <u>Typical Application Circuits</u> for details. Table 13. cReceiver Specification from USB PD | NAME | MIN | MAX | UNIT | |-----------|-----|-----|------| | cReceiver | 200 | 600 | pF | Table 14. cReceiver Capacitance Breakdown | CAPACITANCE | MIN | MAX | UNIT | |---------------------------------------------------|-----|-----|------| | MAX25432 device capacitance on HVCC pins at +25°C | 120 | 150 | pF | | External capacitor X7R 10% tolerance | 243 | 297 | pF | | Total | 363 | 447 | pF | ## **VCONN Voltage Drop Budgeting** Care must be taken when designing a $V_{CONN}$ source. Resistance in the $V_{CONN}$ switch, PCB traces and connector will impact the voltage seen by the E-marked cable under load. This is even more important when using a 3.3V supply to provide $V_{CONN}$ power. Use the following formula to estimate the $V_{CONN}$ voltage drop from the power supply to the user's port (assuming no captive cable). #### where: - R<sub>PCB1</sub>: The PCB trace resistance from the V<sub>CONN</sub> source (DC-DC or LDO) - R<sub>ON</sub> = MAX25432 V<sub>CONN</sub> switch resistance - RPCB2 = PCB trace resistance from the HVCC pin of the MAX25432 to the Type-C receptacle - R<sub>CON</sub> = Contact resistance of the Type-C receptacle CC pin The Type-C specification requires the source to provide at least 3.0V under 1W of power at the receptacle for ports, including the SSTX/SSRX signals (USB 3.0 or higher), but also for $V_{CONN}$ -powered USB devices (VPD) such as applications with remote LED lighting in a captive cable. For other applications where charging above 3A is needed, the $V_{CONN}$ power required is 100mW at 3.0V. **Table 15. VCONN Requirements** | | PORT FEATURES | | V <sub>CONN</sub> POWER REQUIRED | |-------|----------------|-----|----------------------------------| | D+/D- | SSTX/SSRX, VPD | >3A | ACONN LOAMER KEROIKED | | No | No | No | Not required | | Yes | No | No | Not required | | Yes | Yes | No | 1W | | No | No | Yes | 100mW | | Yes | No | Yes | 100mW | | Yes | Yes | Yes | 1W | For a given V<sub>CONN</sub> power and voltage to meet at the port, the required current is calculated: $$I_{\text{VCONN}_{\text{PMIN}}} = \frac{P_{\text{MIN}}}{V_{\text{DUT}_{\text{MIN}}}} = \frac{1W}{3.0V} = 0.33A \text{ (eq. 44)}$$ The minimum $V_{CONN}$ supply voltage needed to guarantee $V_{DUT\ MIN}$ at $P_{MIN}$ at the receptacle is: #### Example: $R_{PCB1} = 10m\Omega$ ; $R_{ON~MAX} = 600m\Omega$ ; $R_{PCB2} = 20m$ ; $R_{CON} = 40m$ VCCMIN = 3.22V For a 3.3V supply with a 2% output voltage tolerance, the lowest voltage supplied is: VCC<sub>LOW</sub> = VCC<sub>TYP</sub> • (1-VCC<sub>TOL</sub>) = 3.3 • (1-0.02) = 3.234V > VCC<sub>MIN</sub> (eq. 46) ## **PCB Layout Guidelines** Refer to the EV kit for a complete layout reference. Contact Analog Devices to request for a review of your design. #### **Buck-Boost PCB Layout Guidelines** Careful PCB layout is critical to achieve low switching power losses and low-noise, stable operation. Use a multilayer board whenever possible for best noise immunity and thermals. Use the following guidelines and see Figure 40 for an optimized buck-boost layout: - 1. Arrange the high-power components in a compact layout away from the sensitive signals, such as the current-sense and gate-drive signals, to avoid stray noise pickup. - Place the input capacitor and the input current-sense resistor close to the input MOSFETs (Q<sub>t1</sub> and Q<sub>b1</sub>) to make a small input current AC loop. High-frequency AC currents flow in this loop in buck mode and a small loop helps with the EMI and noise performance. Add high-frequency decoupling capacitors to improve the high-frequency performance. - 3. Place the output capacitor and the output current-sense resistor close to the output MOSFETs (Qt2 and Qb2) to make a small output-current AC loop. High-frequency AC currents flow in this loop in boost mode and a small loop helps with the EMI and noise performance. Add high-frequency decoupling capacitors to improve the high-frequency performance. - 4. The switching nodes (LX1 and LX2) carry high-frequency, high-current switching signals. Make LX1 and LX2 areas small to reduce parasitic inductance in the switching nodes. Since high currents flow through these nodes, a compromise must be made between thermal dissipation and noise mitigation. - 5. Route CSP1/CSN1 and CSP2/OUT/CSN2 current sense lines on the same layer, preferably inner layer and with as much ground shielding to protect from noisy signals. Use a Kelvin sense connection for the current-sense resistors and route the sense traces close to each other to ensure a balanced measurement of the differential signal. Route these traces away from noisy signals, such as the MOSFETs gate drive outputs (LX, DH, DL) - 6. Route the MOSFET gate drive outputs away from sensitive signals, such as CSA sense traces. It is recommended to route gate drive outputs in an inner layer to not interrupt ground plane near the power stage as well as to provide shielding since these traces have high di/dt during MOSFET turn-on and turn-off. Do not run adjacent to or overlap sensitive traces. Route DH1 alongside LX1 and DH2 alongside LX2 to minimize loop area on high side drivers. Route DL1 and DL2 adjacent to a ground trace or plane to minimize loop area on low side drivers. Use appropriate trace width and length to minimize parasitic inductance which may cause ringing. Connect LX1 and LX2 traces to the MOSFET rather than the inductor. Avoid using more than two layers for routing gate drive outputs and limit the number of vias in series to two per trace. - 7. Using internal PCB layers as a ground plane helps to improve EMI performance. A solid ground plane immediately below the top layer acts as a shield against radiated noise. Have multiple vias spread around the board, especially near the ground connections, to have better overall ground connection. - 8. Connect the PGND and AGND pins directly to the exposed pad under the IC. This ensures the shortest connection path between AGND and PGND. - 9. Solder the exposed pad to a large copper-plane area under the device. To effectively use this copper area as a heat exchanger between the PCB and ambient, expose the copper area on the top and bottom side. Add several small vias or one large via on the copper pad for efficient heat transfer. - 10. Place the BIAS ceramic capacitor as close as possible to the BIAS pin. The BIAS pin carries significant transients and supplies everything in the IC. Low inductance from the pin to the capacitor and low inductance to the GND return plane is key. Pay extra care in reducing parasitic inductance to reduce EMI. As the AGND pin is located after the IN and V<sub>COMP</sub> and I<sub>COMP</sub> pins, a trade-off must be made. Always give more importance to the BIAS capacitor placement over the IN-pin decoupling capacitor and compensation networks, as it helps filter out high di/dt switching currents. - 11. Place the compensation network components close to the V<sub>COMP</sub> and I<sub>COMP</sub> pins. Minimize trace inductance and provide a short ground return path using several vias to the ground plane underneath. Place the compensation network components away from the power stage in order to prevent high-frequency switching noise to couple into the feedback loop. - 12. Place the bootstrap capacitors close to the respective BST and LX pins to minimize inductance. - 13. Leave the option to place series gate and BST resistors on the PCB to mitigate possible EMI issues at a later design stage. - 14. Place the 100nF and $1\mu$ F ceramic capacitor close to the IN pin with a short path to the ground layer underneath. Place the 100nF capacitor closer to the pin. - 15. Place vias as close to the AGND pins as possible to provide a low impedance path to the ground plane underneath. *Figure 40* shows a recommended PCB layout for the buck-boost. Figure 40. Recommended Buck-Boost PCB Layout #### **USB PCB Layout Guidelines** Use the following guidelines for an optimized layout on USB-related IC pins: - Place the V<sub>DD\_USB</sub> ceramic capacitor close to the respective pin and with a low impedance to ground. Use vias to the ground plane underneath. The V<sub>DD\_USB</sub> capacitor helps provide a low-impedance AC return path to ground during OV transients or ESD events on the USB data protection switches. - 2. Place the V<sub>CONN</sub> ceramic capacitor close to the respective pin and with a low impedance to ground. Use vias to the ground plane underneath. The V<sub>CONN</sub> capacitor helps provide a low impedance AC return path to ground on the respective HVCC pin during a V<sub>CONN</sub> short-to-V<sub>BUS</sub> event. The V<sub>CONN</sub> capacitor also helps minimize droop on the upstream supply during high inrush current events such as capacitive load switching or a hot STG event. - Keep the HVCC traces large and short to minimize V<sub>CONN</sub> voltage drop from the MAX25432 to the Type-C receptacle. - See the <u>USB Eye Diagram</u> section for recommendations when the MAX25432 is used in the USB Hi-Speed signal path. - 5. On MAX25432B devices, place the V<sub>DD\_BMC</sub> ceramic capacitor close to the respective pin with a low impedance to ground. Use vias to the ground plane underneath. ## **Shield Short-to-Battery PCB Layout Guidelines** The shield FET should be placed as close as possible to the Type-C connector and must be connected to the connector with a plane. Where the FET's source connects to the PCB system ground, there should be several vias placed for a low-impedance path to ground. The 1nF capacitor from SHLD\_SNS to system ground should also be placed close to the Type-C connector. Keep the SHLD\_SNS Kelvin sense line away from switching traces or planes. Figure 41 shows a recommended layout for the shield short-to-battery feature. Figure 41. Recommended Shield Short-to-Battery Component Layout ## **USB Eye Diagram** USB Hi-Speed mode requires careful PCB layout with $90\Omega$ controlled differential impedance, having matched traces of equal length, minimum vias, and no stubs or test points. The MAX25432 includes high-bandwidth USB data switches (>1GHz). This means that data-line tuning is generally not required. Figure 42. Near-Eye Diagram (with No MAX25432) Figure 43. Untuned Near-Eye Diagram (with MAX25432) ## **System-Level ESD Protection** The MAX25432 requires no external system-level ESD protection. All ADI devices incorporate ESD protection structures to protect against electrostatic discharges encountered during handling and assembly. After an ESD event, the MAX25432 continues to work without latch-up, while competing solutions can latch up and require the power to be cycled. When used with the configurations shown in the <u>Typical Application Circuits</u>, the MAX25432 is characterized for protection to the following limits: - ±15kV IEC 61000-4-2 (150pF, 330Ω) Air-Gap Discharge - ±8kV IEC 61000-4-2 (150pF, 330Ω) Contact Discharge - ±15kV ISO 10605 (330pF, 2kΩ) Air-Gap Discharge - ±8kV ISO 10605 (330pF, 2kΩ) Contact Discharge Note: All application-level ESD testing is performed on the standard EV kit. ## **ESD Test Conditions** ESD performance depends on a variety of conditions. Contact Analog Devices for test setup, test methodology, and test results. ## **Human Body ESD** <u>Figure 44</u> shows the Human Body Model, and <u>Figure 45</u> shows the current waveform it generates when discharged into a low impedance. This model consists of a 100pF capacitor charged to the ESD voltage of interest, which is then discharged into the device through a 1.5kΩ resistor. Figure 44. Human Body ESD Test Model Figure 45. Human Body Current Waveform #### IEC 61000-4-2 ESD The IEC 61000-4-2 standard covers ESD testing and performance of finished equipment. The MAX25432 helps users design equipment that meets Level 4 of IEC 61000-4-2. The main difference between tests done using the Human Body Model and IEC 61000-4-2 is a higher peak current in IEC 61000-4-2. Because the series resistance is lower in the IEC 61000-4-2 ESD test model *Figure 46*, the ESD withstand-voltage measured to this standard is generally lower than that measured using the Human Body Model. *Figure 47* shows the current waveform for the 8kV, IEC 61000-4-2 Level 4 ESD Contact Discharge test. The Air-Gap Discharge test involves approaching the device with a charged probe. The Contact Discharge method connects the probe to the device before the probe is energized. Figure 46. IEC 61000-4-2 ESD Test Model Figure 47. IEC 61000-4-2 Current Waveform # **Typical Application Circuits** ## MAX25432B Application Diagram This figure shows the MAX25432BATLP/V+ with an external TCPM in a 100W single-port USB PD PPS application operating at 400kHz. # **Ordering Information** | PART NUMBER | TEMP<br>RANGE | USB PD<br>ARCHITECT. | SSTB<br>PROTECTION | USB PD PHY<br>MAX GND LIFT <sup>2</sup> | ALT.<br>MODE | SOFTWARE<br>PRICING<br>INCLUDED | PIN-<br>PACKAGE | |-------------------|--------------------|-------------------------|--------------------|-----------------------------------------|--------------|---------------------------------|-----------------| | MAX25432BATLP/V+ | -40°C to<br>+125°C | Integrated <sup>1</sup> | Yes | 130mV | Yes | Yes | | | MAX25432BATLGS/V+ | | Integrated <sup>1</sup> | Yes | 130mV | No | Yes | 40-pin | | MAX25432BATLG/V+ | | Integrated <sup>1</sup> | Yes | 130mV | No | No | TQFN-EP | | MAX25432BATLM/V+ | | Integrated <sup>1</sup> | No | 800mV | No | No | | ### For variants with different options, contact factory. /V+ Denotes automotive-qualified parts. For tape-and-reel versions, add the suffix 'T' to the end of the part number (i.e., MAX25432BATLP/V+T). - + Denotes a lead(Pb)-free/RoHS compliant package. - 1 Variant with integrated USB PD BMC analog front-end (TCPC) for use with an external I<sup>2</sup>C controller which contains the USB PD FW stack (TCPM). - 2 Features a BMC Tx/Rx GND compensation circuit that lifts the BMC driver ground reference to reduce offset due to charging current. ## Part Number Breakdown # **Revision History** | REVISION<br>NUMBER | REVISION DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | 0 | 09/21 | Initial release | _ | | 1 | 12/23 | Added MAX25432BATLP/V+; updated front page, various block diagrams, registers description, I2C terminology, fault table, Updated Register Map descriptions, layout guidelines | All | | 2 | 2/24 | Added MAX25432BATLGS/V+ | 132 |