| | REVISIONS | | | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------| | LTR | DESCRIPTION | DATE (YR-MO-DA) | APPROVED | | Α | To correct test conditions $V_{\text{CCA}}$ , $V_{\text{CCB}}$ limit for high/low level output voltage $(V_{\text{OH}}, V_{\text{OL}})$ , input hold current $(I_{\text{I(hold)}})$ and power off leakage $(I_{\text{OFF}})$ to table IA. Update test condition of $V_{\text{CC}}$ voltage limit for SEL and SEU to SEP test table IB MAA | 12-01-19 | Thomas M. Hess | | В | To correct absolute maximum rating DC input/output clamp current $(I_{ K},I_{OK})$ in section 1.3. Update DC input voltage range and add footnote 5/ in section 1.3 and 1.4. Remove class M requirements throughout. – . MAA | 16-09-22 | Thomas M. Hess | | С | Add die for device type 01 with die appendix A MAA | 17-03-13 | Thomas M. Hess | | D | Add device with case outline Y for grounded lid for class V device. Update boilerplate paragraphs as required by the MIL-PRF-38535 MAA | 19-01-28 | Thomas M. Hess | | REV | | | | | | | | | | | | | | | | | | | | | |---------------------------------------------------------------------------------------------------------|-------------------------|------|-----------------------------------|-------------------------------|----------------|--------------|----------|-----|----------------------------------------------------------------------------------------|-----------------------|----------------|-------|-------|------------------------|-------|-------|------|-----|----|----| | SHEET | | | | | | | | | | | | | | | | | | | | | | REV | D | D | D | D | D | D | D | D | D | D | D | D | | | | | | | | | | SHEET | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | | | | | | | | | | REV STATUS | REV STATUS<br>DF SHEETS | | | REV | | | D | D | D | D | D | D | D | D | D | D | D | D | D | D | | OF SHEETS | | | | SHE | ΞT | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | | PMIC N/A | | | | | ARED<br>amma | BY<br>d Akba | r | | | DLA LAND AND MARITIME | | | | | | | | | | | | STAN<br>MICRO | CIR | CUIT | | | KED E<br>namma | BY<br>d Akba | r | | COLUMBUS, OHIO 43218-3990<br>http://www.dla.mil/landandmaritime | | | | | | | | | | | | | DRA<br>THIS DRAWIN | | | BLE | APPROVED BY<br>Thomas M. Hess | | | | | MICROCIRCUIT, DIGITAL, RADIATION HARDENED,<br>LOW VOLTAGE CMOS, 16-BIT DUAL SUPPLY BUS | | | | | | | | | | | | | THIS DRAWING IS AVAILABLE<br>FOR USE BY ALL DEPARTMENTS<br>AND AGENCIES OF THE<br>DEPARTMENT OF DEFENSE | | Ē | DRAWING APPROVAL DATE<br>11-09-22 | | | | | HOL | D, A S | SIDE | SERII | ES RE | SIST | RANSI<br>ORS,<br>C SIL | AND | THR | – - | JS | | | | AMS | AMSC N/A | | | REVIS | SION L | EVEL | <b>)</b> | | | SIZ | ZE<br><b>\</b> | _ | GE CO | | | 59 | 962- | 112 | 07 | | | | | | | | | L | , | | | | | | | SHEE | T 1 ( | OF 26 | | | | | 5962-E186-19 # 1. SCOPE - 1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels is reflected in the PIN. - 1.2 PIN. The PIN is as shown in the following example: - 1.2.1 <u>RHA designator</u>. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. - 1.2.2 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows: | Device type | Generic number | Circuit function | |-------------|----------------|--------------------------------------------------------------------------------------------------------------------------------| | 01 | 54VCXH163245 | 16-bit dual supply bus transceiver and level translator with bus hold, A side series output resistors, and three-state outputs | 1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows: Device class Device requirements documentation Q or V Certification and qualification to MIL-PRF-38535 1.2.4 <u>Case outline(s)</u>. The case outline(s) are as designated in MIL-STD-1835 and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | |----------------|------------------------|------------------|----------------------| | Χ | See figure 1 | 48 | Flat pack | | Υ | See figure 1 | 48 | Flat pack <u>1</u> / | 1.2.5 Lead finish. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V. 1/ Package case outline Y flat pack with grounded lid. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-11207 | |----------------------------------------------------|-----------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET 2 | # 1.3 Absolute maximum ratings. 1/ 2/ 3/ | Supply voltage range (V <sub>CCA</sub> , V <sub>CCB</sub> ) at Bus A and B | 0.5 V dc to +4.6 V dc <u>5</u> / | |----------------------------------------------------------------------------|----------------------------------------| | DC input voltage range $(V_{IN}:DIR,\overline{G})$ | 0.5 V dc to 4.6 V dc 5/ | | DC input voltage range (V <sub>i</sub> /oA, Vi/oB) | | | DC output voltage range (VoutA) at Bus A | 0.5 V dc to V <sub>CCA</sub> +0.5 V dc | | DC output voltage range (Voutb) at Bus B | | | DC input/output clamp current (I <sub>IK</sub> , I <sub>OK</sub> ) | | | DC output current (per pin) (I <sub>OUT</sub> ) | | | DC Vcc or GND current (per output pin) (Icc, IGND) | | | Maximum power dissipation (P <sub>D</sub> ) | | | Storage temperature range (T <sub>STG</sub> ) | | | Lead temperature (soldering, 10 seconds) | | | Thermal resistance, junction-to-case (θ <sub>JC</sub> ) | | | Junction temperature (T <sub>J</sub> ) | | # 1.4 Recommended operating conditions. 2/ 3/ | Supply voltage range (V <sub>CCA</sub> , V <sub>CCB</sub> ) at Bus A and B | +1.8 V dc to +3.6 V dc 5/ | |--------------------------------------------------------------------------------|------------------------------------| | DC input voltage range (V <sub>IN</sub> : DIR, G) | | | DC input voltage range (V <sub>I</sub> /0A, V <sub>I</sub> /0B) at Bus A and B | +0.0 V dc to +3.6 V dc | | DC output voltage range (VoutA) at Bus A | +0.0 V dc to V <sub>CCA</sub> V dc | | DC output voltage range (V <sub>OUTB</sub> ) at Bus B | +0.0 V dc to V <sub>CCB</sub> V dc | | Case operating temperature range (T <sub>C</sub> ) | 55°C to +125°C | | Input rise or fall time rate (Δt/Δv) at Vcc =3 V | 0 to 10 ns/V | #### 1.5 Radiation features. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-11207 | |----------------------------------------------------|-----------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET 3 | <sup>1/</sup> Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. <sup>2/</sup> Unless otherwise noted, all voltages are referenced to GND. <sup>3/</sup> The limits for the parameters specified herein shall apply over the full specified V<sub>CC</sub> range and case temperature range of -55°C to +125°C. <sup>4/</sup> Maximum junction temperature shall not be exceeded except for allowable short duration burn-in screening conditions in accordance with method 5004 of MIL-STD-883. <sup>5/</sup> For supply voltage range V<sub>CCA</sub> must be higher or equal to V<sub>CCB</sub>, and DC input voltage range Vin (DIR, $\overline{G}$ ) are supplied by V<sub>CCA</sub>. # 2. APPLICABLE DOCUMENTS 2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issue of these documents is those cited in the solicitation or contract. ### DEPARTMENT OF DEFENSE SPECIFICATION MIL-PRF-38535 - Integrated Circuits Manufacturing, General Specification for. ## DEPARTMENT OF DEFENSE STANDARDS MIL-STD-883 - Test Method Standard Microcircuits. MIL-STD-1835 - Interface Standard Electronic Component Case Outlines. #### DEPARTMENT OF DEFENSE HANDBOOKS MIL-HDBK-103 - List of Standard Microcircuit Drawings. MIL-HDBK-780 - Standard Microcircuit Drawings. (Copies of these documents are available online at https://quicksearch.dla.mil/) 2.2 <u>Non-Government publications</u>. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract. #### ASTM INTERNATIONAL (ASTM) ASTM F1192 - Standard Guide for the Measurement of Single Event Phenomena (SEP) Induced by Heavy Ion Irradiation of semiconductor Devices. (Copies of these documents are available online at <a href="http://www.astm.org">http://www.astm.org</a> or from ASTM International, 100 Barr Harbor Drive, P.O. Box C700, West Conshohocken, PA, 19428-2959). 2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. # 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. - 3.1.1 Microcircuit die. For the requirements for microcircuit die, see appendix A to this document. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V. - 3.2.1 Case outline. The case outline shall be in accordance with 1.2.4 and figure 1 herein. - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 2. - 3.2.3 Truth table. The truth table shall be as specified on figure 3. - 3.2.4 Logic diagram. The logic diagram shall be as specified on figure 4. - 3.2.5 <u>Ground bounce waveforms and test circuit</u>. The ground bounce waveforms and test circuit shall be as specified on figure 5. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-11207 | |----------------------------------------------------|-----------|------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL D | SHEET 4 | - 3.2.6 <u>Irradiation test connections</u>. The irradiation test connections shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing and acquiring activity upon request. - 3.2.7 <u>Radiation exposure circuit</u>. The radiation exposure circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. - 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and post irradiation parameter limits are as specified in table IA and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are defined in table IA. - 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. - 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. - 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). The certificate of compliance submitted to DLA Land and Maritime-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 shall be provided with each lot of microcircuits delivered to this drawing. STANDARD MICROCIRCUIT DRAWING DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 SIZE A REVISION LEVEL 5962-11207 5 SHEET | Test and MIL-STD-883 test method 1/ | Symbol | Test cond<br>-55°C ≤ T | Vcca | Vccв | Group A subgroups | Limi | ts <u>4</u> / | Uni | | | | |-----------------------------------------|-------------------|--------------------------------------------------------------------|--------------------------|--------|---------------------------------------------------------------------|------------------------|---------------|-----------|---------|--|-----| | test method <u>i</u> / | | +1.8 V ≤ \<br>unless other | | | | Min | Max | | | | | | Negative input<br>clamp voltage<br>3022 | V <sub>IC</sub> - | For input under test,<br>I <sub>IN</sub> = -1.0 mA | | Open | Open | 1 | -1.5 | -0.4 | V | | | | High level | V <sub>OH</sub> | Bus A output | I <sub>OH</sub> =-100μA | 3.0 V | 2.3 V | 1, 2, 3 | 2.8 | | V | | | | output voltage<br>3006 | | V <sub>IN</sub> =V <sub>IH</sub> (min)<br>or V <sub>IL</sub> (max) | I <sub>OH</sub> = -8 mA | 3.0 V | 2.3 V | 1, 2, 3 | 2.4 | | | | | | | | , , | I <sub>OH</sub> = -8 mA | 3.0 V | 1.65 V | 1, 2, 3 | 2.4 | | | | | | | | | I <sub>OH</sub> = -6 mA | 2.3 V | 1.65 V | 1, 2, 3 | 1.8 | | | | | | | | Bus B output | I <sub>OH</sub> =-100μA | 3.0 V | 2.3 V | 1, 2, 3 | 2.1 | | | | | | | | V <sub>IN</sub> =V <sub>IH</sub> (min)<br>or V <sub>IL</sub> (max) | I <sub>OH</sub> = -18 mA | 3.0 V | 2.3 V | 1, 2, 3 | 1.7 | | | | | | | | , | I <sub>OH</sub> = -6 mA | 3.0 V | 1.65 V | 1, 2, 3 | 1.25 | | | | | | | | | I <sub>OH</sub> = -6 mA | 2.3 V | 1.65 V | 1, 2, 3 | 1.25 | | | | | | Low level V <sub>OL</sub> | | I <sub>OL</sub> = 100 μA | 3.0 V | 2.3 V | 1, 2, 3 | | 0.2 | V | | | | | output<br>voltage | | $V_{IN} = V_{IH} (min)$<br>or $V_{IL} (max)$ | I <sub>OL</sub> = 8mA | 3.0 V | 2.3 V | 1, 2, 3 | | 0.55 | | | | | 3007 | | | I <sub>OL</sub> = 8 mA | 3.0 V | 1.65 V | 1, 2, 3 | | 0.55 | | | | | | | | I <sub>OL</sub> = 6 mA | 2.3 V | 1.65 V | 1, 2, 3 | | 0.40 | | | | | | | Bus B output | I <sub>OL</sub> = 100 μA | 3.0 V | 2.3 V | 1, 2, 3 | | 0.2 | | | | | | | | | | V <sub>IN</sub> = V <sub>IH</sub> (min)<br>or V <sub>IL</sub> (max) | I <sub>OL</sub> = 18mA | 3.0 V | 2.3 V | 1, 2, 3 | | 0.6 | | | | - ( ) | I <sub>OL</sub> = 6 mA | 3.0 V | 1.65 V | 1, 2, 3 | | 0.3 | | | | | | | | I <sub>OL</sub> = 6 mA | 2.3 V | 1.65 V | 1, 2, 3 | | 0.3 | | | | | High level input | ViH | Bus A | | 1.8 V | 1.8 V | 1, 2, 3 | 0.65*Vcca | | ٧ | | | | voltage | | | | 2.5 V | 2.5 V | 1, 2, 3 | 1.6 | | | | | | | | | | 3.3 V | 3.3 V | 1, 2, 3 | 2.0 | | | | | | | | Bus B | | 1.8 V | 1.8 V | 1, 2, 3 | 0.65*Vссв | | | | | | | | | | 2.5 V | 2.5 V | 1, 2, 3 | 1.6 | | | | | | | | | | 3.3 V | 3.3 V | 1, 2, 3 | 2.0 | | | | | | Low level input | VIL | Bus A | | 1.8 V | 1.8 V | 1, 2, 3 | | 0.35*Vcca | ٧ | | | | voltage | | | | 2.5 V | 2.5 V | 1, 2, 3 | | 0.7 | | | | | | | | | 3.3 V | 3.3 V | 1, 2, 3 | | 0.8 | | | | | | | Bus B | | 1.8 V | 1.8 V | 1, 2, 3 | | 0.35*Vccb | | | | | | | | | 2.5 V | 2.5 V | 1, 2, 3 | | 0.7 | | | | | | | | | 3.3. V | 3.3 V | 1, 2, 3 | | 0.8 | | | | See footnotes at end of table. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-11207 | |----------------------------------|-----------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 6 | | Test and<br>MIL-STD-883 | Symbol | -55 | t conditions $\underline{2}/\underline{3}/$ $^{\circ}C \le T_{C} \le +125^{\circ}C$ | Vcca | Vccb | Group A subgroups | | | Unit | |----------------------------------------------------------------|----------------------|------------------------------------------------|----------------------------------------------------------------------------------------------|-----------|--------|-------------------|-----|---------|------| | test method 1/ | | | $3 \text{ V} \le V_{CC} \le +3.6 \text{ V}$<br>s otherwise specified | | | | Min | Max | | | Input leakage<br>current high<br>3010 | Іін | For input<br>For all ot | and $n\overline{G}$ input:<br>under test, $V_{IN} = V_{CC}$<br>her inputs,<br>CC or GND | 3.6 V | 2.7 V | 1, 2, 3 | | 5 | μА | | Input leakage<br>current low<br>3009 | I <sub>IL</sub> | For input<br>For all ot | and $n\overline{G}$ input:<br>under test, $V_{IN} = 0.0^{\circ}$<br>her inputs,<br>oc or GND | 3.6 V | 2.7 V | 1, 2, 3 | -5 | | μА | | Quiescent supply | Іссн | | = V <sub>CCB</sub> or GND | 3.6 V | 3.6 V | 1 | | 20 | μА | | current, output high 3005 | | | A, $V_{INA} = V_{CCA}$ or GND B, $V_{INB} = V_{CCB}$ or GND | | | 2, 3 | | 100 | | | Quiescent supply | Iccl | DIR or G | = V <sub>CCB</sub> or GND | 3.6 V | 3.6 V | 1 | | 20 | μА | | current, output low<br>3005 | | | A, $V_{INA} = V_{CCA}$ or GND B, $V_{INB} = V_{CCB}$ or GND | | | 2, 3 | | 100 | j . | | Quiescent supply | Iccz | | = V <sub>CCB</sub> or GND | 3.6 V | 3.6 V | 1 | | 20 | μА | | current, output<br>three-state 3005 | | | A, $V_{INA} = V_{CCA}$ or GND<br>B, $V_{INB} = V_{CCB}$ or GND | | | 2, 3 | | 100 | | | Quiescent supply<br>current delta,<br>TTL input levels<br>3005 | Δlcc | V <sub>IH</sub> = V <sub>0</sub><br>For all ot | under test,<br>cc - 0.6 V<br>her inputs,<br>cc or GND | 3.6 V | 3.6 V | 1, 2, 3 | | 750 | μА | | Input hold current | I <sub>I(HOLD)</sub> | Bus A | V <sub>INA</sub> = 0.7 V | 2.3 V | 1.65 V | 1, 2, 3 | 45 | | μА | | | | | V <sub>INA</sub> = 1.6 V | 2.3 V | 1.65 V | 1, 2, 3 | | -45 | | | | | | V <sub>INA</sub> = 0.8 V | 3.0 V | 1.65 V | 1, 2, 3 | 75 | | | | | | | V <sub>INA</sub> = 2.0 V | 3.0 V | 1.65 V | 1, 2, 3 | | -75 | | | | | | V <sub>INA</sub> = 0.8 V | 3.0 V | 2.3 V | 1, 2, 3 | 75 | | | | | | | V <sub>INA</sub> = 2.0 V | 3.0 V | 2.3 V | 1, 2, 3 | | -75 | | | | | | V <sub>INA</sub> = 0.0 to 3.6 V | 3.6 V | 2.7 V | 1, 2, 3 | | ±500 | | | | | Bus B | V <sub>INB</sub> = 0.57 V | 2.3 V | 1.65 V | 1, 2, 3 | 25 | | μА | | | | | V <sub>INB</sub> = 1.07 V | 2.3 V | 1.65 V | 1, 2, 3 | | -25 | | | | | | V <sub>INB</sub> = 0.57 V | 3.0 V | 1.65 V | 1, 2, 3 | 25 | | | | | | | V <sub>INB</sub> = 1.07 V | 3.0 V | 1.65 V | 1, 2, 3 | | -25 | | | | | | V <sub>INB</sub> = 0.7 V | 3.0 V | 2.3 V | 1, 2, 3 | 45 | | | | | | | V <sub>INB</sub> = 1.6 V | 3.0 V | 2.3 V | 1, 2, 3 | | -45 | | | | | | V <sub>INB</sub> = 0.0 to 2.7 V | 3.6 V | 2.7 V | 1, 2, 3 | | ±500 | | | Power off leakage<br>current | loff | For Bus A | = GND to 3.6 V<br>A, V <sub>INA</sub> = GND to 3.6 \<br>B, V <sub>INB</sub> = GND to 3.6 \ | | 0.0V | 1, 2, 3 | -10 | +10 | μА | | See footnotes at end o | of table. | | | | | | | | | | MICRO | STAND | | ING | SIZE<br>A | | | | 5962-11 | 1207 | | DLA L | AND AND | | E | | REVIS | ION LEVEL<br>D | SH | HEET 7 | | | | | ΓABLE IA. <u>Electrical performance</u> | characteris | <u>tics</u> - Conti | nued. | | | | |----------------------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------|-------------|---------------------|-------------------|------|---------------|------| | Test and MIL-STD-883 test method 1/ | Symbol | Test conditions $2/3$ / $-55^{\circ}C \le T_{C} \le +125^{\circ}C$ $+1.8 \ V \le V_{CC} \le +3.6 \ V$ | Vcca | Vссв | Group A subgroups | Limi | ts <u>4</u> / | Unit | | | | unless otherwise specified | | | | Min | Max | | | Three-state output<br>leakage current high<br>3021 | Іоzн | $V_{IN} = V_{IH}$ minimum<br>or $V_{IL}$ maximum<br>$V_{OUT} = V_{CC}$ or GND | 3.6 V | 2.7 V | 1, 2, 3 | | +5 | μА | | Three-state output leakage current low 3020 | l <sub>OZL</sub> | V <sub>IN</sub> = V <sub>IH</sub> minimum<br>or V <sub>IL</sub> maximum<br>V <sub>OUT</sub> = V <sub>CC</sub> or GND | 3.6 V | 2.7 V | 1, 2, 3 | -5 | | μА | | Input capacitance | Cin | See 4.4.1c, T <sub>C</sub> = +25°C | GND | GND | 4 | | 10 | pF | | Output capacitance | Соит | See 4.4.1c, T <sub>C</sub> = +25°C | GND | GND | 4 | | 12 | pF | | Power dissipation capacitance | C <sub>PD</sub> <u>5</u> / | See 4.4.1c<br>T <sub>C</sub> = +25°C, f = 1 MHz | 3.3 V | 2.5 V | 4 | | 20 | pF | | Functional tests | | V <sub>IN</sub> = V <sub>IH</sub> minimum | 3.6 V | 1.8 V | 7, 8 | L | Н | | | 3014 | | or V <sub>IL</sub> maximum<br>See 4.4.1b | 2.7 V | 2.3 V | 7, 8 | L | Н | | | Propagation delay | t <sub>PHL1</sub> , | C <sub>L</sub> = 30 pF minimum | 2.5 V | 1.8 V | 9, 10, 11 | 1.0 | 6.0 | ns | | time, mAn to mBn<br>3003 | | $R_L = 500\Omega$<br>See figure 6 | 3.3 V | 1.8 V | 9, 10, 11 | 1.0 | 6.0 | | | | | | 3.3 V | 2.5 V | 9, 10, 11 | 1.0 | 5.5 | | | Propagation delay | t <sub>PHL2</sub> , | C <sub>L</sub> = 30 pF minimum | 2.5 V | 1.8 V | 9, 10, 11 | 1.0 | 7.5 | ns | | time, mBn to mAn<br>3003 | t <sub>PLH2</sub> | $R_L = 500\Omega$<br>See figure 6 | 3.3 V | 1.8 V | 9, 10, 11 | 1.0 | 7.0 | | | | | | 3.3 V | 2.5 V | 9, 10, 11 | 1.0 | 7.0 | | | Propagation delay time, output enable, | t <sub>PZL1,</sub><br>t <sub>PZH1</sub> | $C_L = 30 \text{ pF minimum}$<br>$R_L = 500\Omega$ | 2.5 V | 1.8 V | 9, 10, 11 | 1.0 | 10.0 | ns | | mG to mBn | LPZH1 | See figure 6 | 3.3 V | 1.8 V | 9, 10, 11 | 1.0 | 10.0 | - | | 3003 | | | 3.3 V | 2.5 V | 9, 10, 11 | 1.0 | 7.0 | | | Propagation delay | t <sub>PZL2</sub> , | C <sub>L</sub> = 30 pF minimum | 2.5 V | 1.8 V | 9, 10, 11 | 1.0 | 8.5 | ns | | time, output enable,<br>mG to mAn | t <sub>PZH2</sub> | $R_L = 500\Omega$<br>See figure 6 | 3.3 V | 1.8 V | 9, 10, 11 | 1.0 | 8.5 | | | 3003 | | | 3.3 V | 2.5 V | 9, 10, 11 | 1.0 | 8.0 | | | Propagation delay | tPLZ1, | C <sub>L</sub> = 30 pF minimum | 2.5 V | 1.8 V | 9, 10, 11 | 1.0 | 6.0 | ns | | time, output disable,<br>mG to mBn | t <sub>PHZ1</sub> | $R_L = 500\Omega$<br>See figure 6 | 3.3 V | 1.8 V | 9, 10, 11 | 1.0 | 6.0 | | | 3003 | | | 3.3 V | 2.5 V | 9, 10, 11 | 1.0 | 5.5 | | | Propagation delay | t <sub>PLZ2</sub> , | C <sub>L</sub> = 30 pF minimum | 2.5 V | 1.8 V | 9, 10, 11 | 1.0 | 7.5 | ns | | time, output disable,<br>mG to mAn | t <sub>PHZ2</sub> | $R_L = 500\Omega$<br>See figure 6 | 3.3 V | 1.8 V | 9, 10, 11 | 1.0 | 7.0 | | | 3003 | | | 3.3 V | 2.5 V | 9, 10, 11 | 1.0 | 7.0 | | See footnotes on next sheet. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-11207 | |----------------------------------|-----------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 8 | # TABLE IA. Electrical performance characteristics - Continued. - 1/ For tests not listed in the referenced MIL-STD-883, [e.g. V<sub>IH</sub>, V<sub>IL</sub>], utilize the general test procedure under the conditions listed herein. - Each input/output, as applicable, shall be tested at the specified temperature, for the specified limits, to the tests in table I herein. Output terminals not designated shall be high level logic, low level logic, or open, except as follows: - a. For $V_{IC}$ test, the $V_{CC}$ terminal shall be open. $T_C = +25$ °C. - b. For all $I_{CC}$ and $\Delta I_{CC}$ tests, the output terminal shall be open. When performing these tests, the current meter shall be placed in the circuit such that all current flows through the meter. - 3/ Device 01 supplied to this drawing meet all levels M, D, P, L, R and F of irradiation. However, these parts are only tested at the "F" level. Pre and post irradiation values are identical unless otherwise specified in table IA. When performing post irradiation electrical measurements for any RHA level, T<sub>A</sub> = 25°C. - 4/ For negative and positive voltage and current values, the sign designates the potential difference in reference to GND and the direction of current flow, respectively; and the absolute value of the magnitude, not the sign, is relative to the minimum and maximum limits, as applicable, listed herein. All devices shall meet or exceed the limits specified in table I, as applicable, at 1.8 V ≤ V<sub>CC</sub> ≤ 3.6 V. - 5/ Power dissipation capacitance (C<sub>PD</sub>) determines both the power consumption (P<sub>D</sub>) and dynamic current consumption (I<sub>S</sub>). Where: ``` P_D = (C_{PD} + C_L) (V_{CC} \times V_{CC})f + (I_{CC} \times V_{CC}) + (n \times d \times \Delta I_{CC} \times V_{CC}) I_S = (C_{PD} + C_L) V_{CC}f + I_{CC} + n \times d \times \Delta I_{CC} ``` For both $P_D$ and $I_S$ , n is number of device inputs at TTL levels; d is duty cycle of the input signal; f is the frequency of the input signal; and $C_L$ is the external output load capacitance. 6/ Tests shall be performed in sequence, attributes data only. Functional tests shall include the truth table and other logic patterns used for fault detection. The test vectors used to verify the truth table shall, at a minimum, test all functions of each input and output. All possible input to output logic patterns per function shall be guaranteed, if not tested, to the truth table in figure 3 herein. Functional tests shall be performed in sequence as approved by the qualifying activity on qualified devices. Allowable tolerances in accordance with MIL-STD-883 for the input voltage levels may be incorporated. For outputs, L ≤ V<sub>IL</sub> maximum, H ≥ V<sub>IH</sub> minimum. TABLE IB. SEP test limits. 1/ 2/ 3/ | Device<br>types | V <sub>CC</sub> = 1.65 t | o 3.6 V <u>4</u> / | Bias V <sub>CC</sub> = 4.6 V<br>For SEL test | |-----------------|--------------------------|----------------------------------------------|----------------------------------------------| | | Effective LET no upsets | Maximum device cross section | no SEL occurs at<br>effective LET <u>5</u> / | | 01 | LET ≤ 60 MeV/(mg/cm²) | 5 x 10 <sup>-6</sup> cm <sup>2</sup> /device | LET ≤ 110 MeV/(mg/cm²) | - 1/ For SEP test conditions, see 4.4.4.2 herein. - 2/ Technology characterization and model verification supplemented by in-line data may be used in lieu of end-of-line testing. Test plan must be approved by TRB and qualifying activity. - 3/ Worst case temperature is $T_A$ = +125°C ± 10°C for SEL and $T_A$ = +25°C ± 10°C for SEU. - 4/ Tested to effective LET= 60 MeV/(mg/cm²) and no single event upsets (SEU) occurs. - 5/ Tested to effective LET= 110 MeV/(mg/cm²) and no single event latch-up (SEL) occurs. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-11207 | |----------------------------------|-----------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 9 | # Case outline X and Y | | Dimensions | | | | | |--------|------------|------|--------|-------|--| | Symbol | Incl | hes | Millim | eters | | | | Min | Max | Min | Max | | | А | .086 | .107 | 2.18 | 2.72 | | | b | .008 | .012 | 0.20 | 0.30 | | | С | .005 | .007 | 0.12 | 0.18 | | | D | .613 | .627 | 15.57 | 15.92 | | | E | .375 | .385 | 9.52 | 9.78 | | | E2 | .245 | .255 | 6.22 | 6.48 | | | E3 | .060 | .070 | 1.52 | 1.78 | | | е | .025 | BSC | 0.635 | BSC | | | f | .008 BSC | | 0.20 | BSC | | | L | .270 | .370 | 6.85 | 9.40 | | | Q | .026 | .036 | 0.66 | 0.92 | | | S1 | .010 | .024 | 0.25 | 0.61 | | | N | 4 | 8 | 48 | | | Note: Package case outline X flat pack with isolated lid. Package case outline Y flat pack with grounded lid. FIGURE 1. Case outline. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-11207 | |----------------------------------|-----------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 10 | | Device type | | All | | |--------------------|--------------------|--------------------|--------------------| | Case outline | | X and Y | | | Terminal<br>number | Terminal<br>symbol | Terminal<br>number | Terminal<br>symbol | | 1 | 1DIR | 25 | $\overline{2G}$ | | 2 | 1B1 | 26 | 2A8 | | 3 | 1B2 | 27 | 2A7 | | 4 | GND | 28 | GND | | 5 | 1B3 | 29 | 2A6 | | 6 | 1B4 | 30 | 2A5 | | 7 | V <sub>CCB</sub> | 31 | Vcca | | 8 | 1B5 | 32 | 2A4 | | 9 | 1B6 | 33 | 2A3 | | 10 | GND | 34 | GND | | 11 | 1B7 | 35 | 2A2 | | 12 | 1B8 | 36 | 2A1 | | 13 | 2B1 | 37 | 1A8 | | 14 | 2B2 | 38 | 1A7 | | 15 | GND | 39 | GND | | 16 | 2B3 | 40 | 1A6 | | 17 | 2B4 | 41 | 1A5 | | 18 | $V_{CCB}$ | 42 | $V_{CCA}$ | | 19 | 2B5 | 43 | 1A4 | | 20 | 2B6 | 44 | 1A3 | | 21 | GND | 45 | GND | | 22 | 2B7 | 46 | 1A2 | | 23 | 2B8 | 47 | 1A1 | | 24 | 2DIR | 48 | <del>IG</del> | FIGURE 2. Terminal connections. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-11207 | |----------------------------------|-----------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 11 | | Inputs | 1 | Funct | tion | | |--------|------|-------------|--------|---------| | mG | mDIR | A bus B bus | | Outputs | | L | L | output | input | A = B | | L | Н | input | output | B = A | | Н | X | Z | Z | Z | H = High voltage level L = Low voltage level X = Irrelevant or don't care Z = High impedance FIGURE 3. Truth table. FIGURE 4. Logic diagram. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-11207 | |----------------------------------|-----------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 12 | # NOTES: - 1. C<sub>L</sub> includes a 47 pF chip capacitor (-0 percent, +20 percent) and at least 3 pF of equivalent capacitance from the test jig and probe. - 2. $R_L = 500\Omega$ ±1 percent, chip resistor in series with a $50\Omega$ termination. For monitored outputs, the $50\Omega$ termination shall be the $50\Omega$ characteristic impedance of the coaxial connector to the oscilloscope. - 3. Input signal to the device under test: - a. $V_{IN} = 0.0 \text{ V}$ to 3.3 V; duty cycle = 50 percent; $f_{IN} \ge 1 \text{ MHz}$ . - b. t<sub>r</sub>, t<sub>f</sub> = 3.0 ns ±0.1 ns. For input signal generators incapable of maintaining these values of t<sub>r</sub> and t<sub>f</sub>, the 3.0 ns limit may be increased up to 10 ns, as needed, maintaining the ±1.0 ns tolerance and guaranteeing the results at 3.0 ns ±1.0 ns; skew between any two switching input signals (t<sub>sk</sub>) ≤ 250 ps. FIGURE 5. Ground bounce waveforms and test circuit. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-11207 | |----------------------------------|-----------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 13 | FIGURE 6. Switching waveforms and test circuit. | STANDARD MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-11207 | |-------------------------------|-----------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 14 | | Comple at | Vcc | | |----------------|--------------------------|-------------------------| | Symbol | 1.8 V and 2.3 V to 2.7 V | 3.0 V to 3.6 V | | ViH | Vcc | 2.7 V | | V <sub>M</sub> | Vcc/2 | 1.5 V | | Vx | V <sub>OL</sub> + 0.15 V | V <sub>OL</sub> + 0.3 V | | VY | V <sub>OH</sub> - 0.15 V | Vон - 0.3 V | ### NOTES: - When measuring t<sub>PLH</sub> and t<sub>PHL</sub>: S1 = open. When measuring t<sub>PLZ</sub> and t<sub>PZL</sub>: S1 = 2V<sub>CC</sub> for V<sub>CC</sub> = 1.8 V and V<sub>CC</sub> = 2.3 V to 2.7 V; S1 = 6.0 V for V<sub>CC</sub> = 3.0 V to 3.6 V. When measuring t<sub>PHZ</sub> and t<sub>PZH</sub>: S1 = GND. - 2. The tpzL and tpzH reference waveform is for the output under test with internal conditions such that the output is low at Vol except when disabled by the output enable control. The tpzH and tpHz reference waveform is for the output under test with internal conditions such that the output is high at VoH except when disabled by the output enable control. - 3. C<sub>L</sub> = 30 pF minimum or equivalent (includes test jig and probe capacitance). - 4. $R_T = 50\Omega$ or equivalent, $R_L = 500\Omega$ or equivalent. - 5. Input signal from pulse generator: $V_{IN}$ = 0.0 V to $V_{IH}$ ; PRR $\leq$ 1 MHz; $Z_O$ = 50 $\Omega$ ; $t_r \leq$ 2.0 ns; $t_r \leq$ 2.0 ns; $t_r$ and $t_f$ shall be measured from 10% of $V_{IH}$ to 90% of $V_{IH}$ and from 90% of $V_{IH}$ to 10% of $V_{IH}$ , respectively; duty cycle = 50 percent. - 6. Timing parameters shall be tested at a minimum input frequency of 1 MHz. - 7. The outputs are measured one at a time with one transition per measurement. FIGURE 6. Switching waveforms and test circuit - Continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-11207 | |----------------------------------------------------|-----------|---------------------|-------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET<br>15 | # 4. VERIFICATION - 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. - 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection - 4.2.1 Additional criteria for device classes Q and V. - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883. - b. Interim and final electrical test parameters shall be as specified in table II herein. - c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B. - 4.3 <u>Qualification inspection for device classes Q and V.</u> Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). - 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein (see 4.4.1 through 4.4.4). #### 4.4.1 Group A inspection - a. Tests shall be as specified in table II herein. - b. The test vectors used to verify the truth table shall, at a minimum, test all functions of each input and output. All possible input to output logic patterns per function shall be guaranteed, if not tested, to the truth table in figure 3, herein. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device. - c. C<sub>IN</sub>, C<sub>OUT</sub>, and C<sub>PD</sub> shall be measured only for initial qualification and after process or design changes which may affect capacitance. C<sub>IN</sub> and C<sub>OUT</sub> shall be measured between the designated terminal and GND at a frequency of 1MHz. This test may be performed at 10 MHz and guaranteed, if not tested, at 1 MHz. The DC bias for the pin under test (V<sub>BIAS</sub>) = 2.5 V or 3.0 V. For C<sub>IN</sub>, C<sub>OUT</sub>, and C<sub>PD</sub>, tests all applicable pins on five devices with zero failures. For $C_{\text{IN}}$ and $C_{\text{OUT}}$ , a device manufacturer may qualify devices by functional groups. A specific functional group shall be composed of functional types, that by design, will yield the same capacitance values when tested in accordance with table IA, herein. The device manufacturer shall set a function group limit for the $C_{\text{IN}}$ and $C_{\text{OUT}}$ tests. The device manufacturer may then test one device functional group, to the limits and conditions specified herein. All other device functions in that particular functional group shall be guaranteed, if not tested, to the limits and test conditions specified in table IA, herein. The device manufacturers shall submit to DLA Land and Maritime-VA the device functions listed in each functional group and the test results for each device tested. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-11207 | |----------------------------------|-----------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 16 | d. Ground and V<sub>CC</sub> bounce tests are required for all device classes. These tests shall be performed only for initial qualification, after process or design changes which may affect the performance of the device, and any changes to the test fixture. V<sub>OLP</sub>, V<sub>OLV</sub>, V<sub>OHP</sub>, and V<sub>OHV</sub> shall be measured for the worst case outputs of the device. All other outputs shall be guaranteed, if not tested, to the limits established for the worst case outputs. The worst case outputs tested are to be determined by the manufacturer. Test 5 devices assembled in the worst case package type supplied to this document. All other package types shall be guaranteed, if not tested, to the limits established for the worst case package. The 5 devices to be tested shall be the worst case device type supplied to this drawing. All other device types shall be guaranteed, if not tested, to the limits established for the worst case device type. The package type and device type to be tested shall be determined by the manufacturer. The device manufacturer will submit to DLA Land and Maritime-VA data that shall include all measured peak values for each device tested and detailed oscilloscope plots for each V<sub>OLP</sub>, V<sub>OLV</sub>, V<sub>OHP</sub>, and V<sub>OHV</sub> from one sample part per function. The plot shall contain the waveforms of both a switching output and the output under test. Each device manufacturer shall test product on the fixtures they currently use. When a new fixture is used, the device manufacturer shall inform DLA Land and Maritime-VA of this change and test the 5 devices on both the new and old test fixtures. The device manufacturer shall then submit to DLA Land and Maritime-VA data from testing on both fixtures, that shall include all measured peak values for each device tested and detailed oscilloscope plots for each Volp, Volp, Vohp, and Vohy from one sample part per function. The plot shall contain the waveforms of both a switching output and the output under test. For $V_{\text{OLP}}$ , $V_{\text{OLP}}$ , $V_{\text{OHP}}$ , and $V_{\text{OHV}}$ , a device manufacturer may qualify devices by functional groups. A specific functional group shall be composed of function types, that by design, will yield the same test values when tested in accordance with table IA, herein. The device manufacturer shall set a functional group limit for the $V_{\text{OLP}}$ , $V_{\text{OLV}}$ , $V_{\text{OHP}}$ , and $V_{\text{OHV}}$ tests. The device manufacturer may then test one device function from a functional group, to the limits and conditions specified herein. All other device functions in that particular functional group shall be guaranteed, if not tested, to the limits and conditions specified in table IA, herein. The device manufacturers shall submit to DLA Land and Maritime-VA the device functions listed in each functional group and test results, along with the oscilloscope plots, for each device tested. - 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table II herein. - 4.4.2.1 <u>Additional criteria for device classes Q and V</u>. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883. - 4.4.3 <u>Group D inspection</u>. The group D inspection end-point electrical parameters shall be as specified in table II herein. | STANDARD MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-11207 | |-------------------------------|-----------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 17 | TABLE II. Electrical test requirements. | Test requirements | Subgroups<br>(in accordance with<br>MIL-PRF-38535, table III) | | | |---------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------|--| | · | Device<br>class Q | Device<br>class V | | | Interim electrical parameters (see 4.2) | | 1, 7, 9 | | | Final electrical parameters (see 4.2) | <u>1</u> / 1, 2, 3, 7, 8, 9, 10, 11 | <u>2</u> / <u>3</u> / 1, 2, 3, 7,<br>8, 9, 10, 11 | | | Group A test requirements (see 4.4) | 1, 2, 3, 4, 7,<br>8, 9, 10, 11 | 1, 2, 3, 4, 7,<br>8, 9, 10, 11 | | | Group C end-point electrical parameters (see 4.4) | 1, 2, 3 | 1, 2, 3, 7,<br>8, 9, 10 , 11<br><u>3</u> / | | | Group D end-point electrical parameters (see 4.4) | 1, 2, 3 | 1, 2, 3, 7,<br>8, 9, 10, 11 | | | Group E end-point electrical parameters (see 4.4) | 1, 7, 9 | 1, 7, 9 | | TABLE III. Burn-in and operating life test, delta parameters (+25°C). | Electrical parameters 1/ | Symbol | Delta limits | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------| | Quiescent supply current | Iссн, Iссь, Iссz | ±1 μA | | Quiescent supply current delta | Δlcc | ±0.2 mA | | Input current low level | IιL | ±100 nA | | Input current high level | Ін | ±100 nA | | Output voltage low level Bus A, ( $I_{OL}$ = 8 mA, $V_{CCA}$ = 3.0 V, $V_{CCB}$ = 2.3 V) Bus B, ( $I_{OL}$ = 18 mA, $V_{CCA}$ = 3.0 V, $V_{CCB}$ = 2.3 V) | VoL | ±0.08 V | | Output voltage high level Bus A, (I <sub>OH</sub> = -8mA, V <sub>CCA</sub> = 3.0 V, V <sub>CCB</sub> = 2.3 V) Bus B, (I <sub>OH</sub> = -18 mA, V <sub>CCA</sub> = 3.0 V, V <sub>CCB</sub> = 2.3 V) | Vон | ±0.20 V | $<sup>\</sup>underline{1}$ / These parameters shall be recorded before and after the required burn-in and life tests to determined delta limits. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-11207 | |----------------------------------|-----------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 18 | <sup>1/</sup> PDA applies to subgroup 1. 2/ PDA applies to subgroups 1, 7, and deltas. 3/ Delta limits, as specified in table III shall be required, and the delta limits shall be completed with reference to the zero hour electrical parameters. - 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). - a. End-point electrical parameters shall be as specified in table II herein. - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table IA at T<sub>A</sub> = +25 C ±5°C, after exposure, to the subgroups specified in table II herein. - 4.4.4.1 <u>Total dose irradiation testing</u>. Total dose irradiation testing shall be performed in accordance with MIL-STD-883, method 1019, condition A, and as specified herein. Prior to and during total dose irradiation characterization and testing, the devices for characterization shall be biased so that 50 percent are at inputs high and 50 percent are at inputs low, and the devices for testing shall be biased to the worst case condition established during characterization. Devices shall be biased as follows: - a. Inputs tested high, $V_{CC}$ = 3.6 V dc ±5%, $V_{IN}$ = $V_{CC}$ , $R_{IN}$ = 1 k $\Omega$ ±20%, and all outputs are open. - b. Inputs tested low, $V_{CC}$ = 3.6 V dc ±5%, $V_{IN}$ = 0.0 V, $R_{IN}$ = 1 k $\Omega$ ±20%, and all outputs are open. - 4.4.4.1.1 <u>Accelerated annealing test</u>. Accelerated annealing shall be performed on classes M, Q, and V devices requiring an RHA level greater than 5K Rad (Si). The post-anneal end-point electrical parameter limits shall be as specified in table I herein and shall be the pre-irradiation end-point electrical parameter limit at $25^{\circ}$ C. Testing shall be performed at initial qualification and after any design or process changes which may affect the RHA response of the device. - 4.4.4.2 <u>Single event phenomena (SEP)</u>. When specified in the purchase order or contract, SEP testing shall be performed on class V devices. SEP testing shall be performed on the Standard Evaluation Circuit (SEC) or alternate SEP test vehicle as approved by the qualifying activity at initial qualification and after any design or process changes which may affect the upset or latchup characteristics. Test four devices with zero failures. ASTM F1192 may be used as a guideline when performing SEP testing. The test conditions for SEP are as follows: - a. The ion beam angle of incidence shall be between normal to the die surface and $60^{\circ}$ to the normal, inclusive (i.e. $0^{\circ} \le \text{angle} \le 60^{\circ}$ ). No shadowing of the ion beam due to fixturing or package related effects is allowed. - b. The fluence shall be $\geq 100$ errors or $\geq 10^7$ ions/cm<sup>2</sup>. - c. The flux shall be between 10<sup>2</sup> and 10<sup>5</sup> ions/cm<sup>2</sup>/s. The cross-section shall be verified to be flux independent by measuring the cross-section at two flux rates which differ by at least an order of magnitude. - d. The particle range shall be $\geq$ 20 microns in silicon. - e. The upset test temperature shall be +25°C. The latch-up test temperature shall be at the maximum rated operating temperature ±10°C. - f. Bias conditions shall be V<sub>CC</sub> = 1.8 V dc for the upset measurements, and V<sub>CC</sub> = 3.6 V dc for the latch-up measurements. - g. For SEP test limits, see table IB herein. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-11207 | |----------------------------------|-----------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 19 | - 4.5 Methods of inspection. Methods of inspection shall be specified as follows: - 4.5.1 <u>Voltage and current</u>. Unless otherwise specified, all voltages given are referenced to the microcircuit GND terminal. Currents given are conventional current and positive when flowing into the referenced terminal. - 5. PACKAGING - 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V. - 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal. - 6.3 <u>Record of users</u>. Military and industrial users should inform DLA Land and Maritime when a system application requires configuration control and which SMD's are applicable to that system. DLA Land and Maritime will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DLA Land and Maritime -VA, telephone (614) 692-8108. - 6.4 <u>Comments</u>. Comments on this drawing should be directed to DLA Land and Maritime-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0547. - 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331. - 6.6 Sources of supply. - 6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DLA Land and Maritime-VA and have agreed to this drawing. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-11207 | |----------------------------------------------------|-----------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET 20 | # APPENDIX A FORMS A PART OF SMD 5962-11207 # A.1 SCOPE A.1.1 <u>Scope</u>. This appendix establishes minimum requirements for microcircuit die to be supplied under the Qualified Manufacturers List (QML) Program. QML microcircuit die meeting the requirements of MIL-PRF-38535 and the manufacturers approved QM plan for use in monolithic microcircuits, multi-chip modules (MCMs), hybrids, electronic modules, or devices using chip and wire designs in accordance with MIL-PRF-38534 are specified herein. Two product assurance classes consisting of military high reliability (device class Q) and space application (device Class V) are reflected in the Part or Identification Number (PIN). When available a choice of Radiation Hardiness Assurance (RHA) levels is reflected in the PIN. A.1.2 PIN. The PIN is as shown in the following example: A.1.2.1 RHA designator. Device classes Q and V RHA identified die shall meet the MIL-PRF-38535 specified RHA levels. A dash (-) indicates a non-RHA die. A.1.2.2 <u>Device type(s)</u>. The device type(s) shall identify the circuit function as follows: | Device type | Generic number | Circuit function | |-------------|----------------|--------------------------------------------------------------------------------------------------------------------------------| | 01 | 54VCXH163245 | 16-bit dual supply bus transceiver and level translator with bus hold, A side series output resistors, and three-state outputs | A.1.2.3 <u>Device class designator</u>. Device class Device requirements documentation Q or V Certification and qualification to the die requirements of MIL-PRF-38535. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-11207 | |----------------------------------|-----------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 21 | # APPENDIX A FORMS A PART OF SMD 5962-11207 A.1.2.4 <u>Die Details</u>. The die details designation shall be a unique letter which designates the die's physical dimensions, bonding pad location(s) and related electrical function(s), interface materials, and other assembly related information, for each product and variant supplied to this appendix. A.1.2.4.1 Die physical dimensions. <u>Die type</u> <u>Figure number</u> 01 A-1 A.1.2.4.2 Die bonding pad locations and electrical functions. <u>Die type</u> <u>Figure number</u> 01 A-1 A.1.2.4.3 Interface materials. <u>Die type</u> <u>Figure number</u> 01 A-1 A.1.2.4.4 Assembly related information. <u>Die type</u> <u>Figure number</u> 01 A-1 A.1.3 Absolute maximum ratings. See paragraph 1.3 herein for details. A.1.4 Recommended operating conditions. See paragraph 1.4 herein for details. | STANDARD | |---------------------------| | MICROCIRCUIT DRAWING | | DLA LAND AND MARITIME | | COLUMBUS, OHIO 43218-3990 | | SIZE<br>A | | 5962-11207 | |-----------|---------------------|------------| | | REVISION LEVEL<br>D | SHEET 22 | #### APPENDIX A FORMS A PART OF SMD 5962-11207 #### A.2 APPLICABLE DOCUMENTS. A.2.1 <u>Government specifications, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract. #### DEPARTMENT OF DEFENSE SPECIFICATION MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for. # DEPARTMENT OF DEFENSE STANDARDS MIL-STD-883 - Test Method Standard Microcircuits. #### DEPARTMENT OF DEFENSE HANDBOOKS MIL-HDBK-103 - List of Standard Microcircuit Drawings. MIL-HDBK-780 - Standard Microcircuit Drawings. (Copies of these documents are available online at https://quicksearch.dla.mil/) A.2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing shall take precedence. #### A.3 REQUIREMENTS - A.3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not effect the form, fit or function as described herein. - A.3.2 <u>Design, construction and physical dimensions</u>. The design, construction and physical dimensions shall be as specified in MIL-PRF-38535 and the manufacturer's QM plan, for device classes Q and V and herein. - A.3.2.1 <u>Die physical dimensions</u>. The die physical dimensions shall be as specified in A.1.2.4.1 and on figure A-1. - A.3.2.2 <u>Die bonding pad locations and electrical functions</u>. The die bonding pad locations and electrical functions shall be as specified in A.1.2.4.2 and on figure A-1. - A.3.2.3 Interface materials. The interface materials for the die shall be as specified in A.1.2.4.3 and on figure A-1. - A.3.2.4 Assembly related information. The assembly related information shall be as specified in A.1.2.4.4 and figure A-1. - A.3.2.5 Truth table. The truth table shall be as defined in paragraph 3.2.3 herein. - A.3.2.6 Radiation exposure circuit. The radiation exposure circuit shall be as defined in paragraph 3.2.6 herein. - A.3.3 <u>Electrical performance characteristics and post-irradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and post-irradiation parameter limits are as specified in table IA of the body of this document. - A.3.4 <u>Electrical test requirements</u>. The wafer probe test requirements shall include functional and parametric testing sufficient to make the packaged die capable of meeting the electrical performance requirements in table IA. | STANDARD MICROCIRCUIT DRAWING DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 | SIZE<br>A | | 5962-11207 | |-------------------------------------------------------------------------------|-----------|---------------------|------------| | | | REVISION LEVEL<br>D | SHEET 23 | # APPENDIX A APPENDIX A FORMS A PART OF SMD 5962-11207 - A.3.5 <u>Marking</u>. As a minimum, each unique lot of die, loaded in single or multiple stack of carriers, for shipment to a customer, shall be identified with the wafer lot number, the certification mark, the manufacturer's identification and the PIN listed in A.1.2 herein. The certification mark shall be a "QML" or "Q" as required by MIL-PRF-38535. - A.3.6 <u>Certification of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see A.6.4 herein). The certificate of compliance submitted to DLA Land and Maritime-VA prior to listing as an approved source of supply for this appendix shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and the requirements herein. - A.3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 shall be provided with each lot of microcircuit die delivered to this drawing. #### A.4 VERIFICATION - A.4.1 <u>Sampling and inspection</u>. For device classes Q and V, die sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modifications in the QM plan shall not effect the form, fit or function as described herein. - A.4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and as defined in the manufacturer's QM plan. As a minimum it shall consist of: - a) Wafer lot acceptance for Class V product using the criteria defined in MIL-STD-883, method 5007. - b) 100% wafer probe (see paragraph A.3.4 herein). - c) 100% internal visual inspection to the applicable class Q or V criteria defined in MIL-STD-883 method 2010 or the alternate procedures allowed in MIL-STD-883, method 5004. #### A.4.3 Conformance inspection. A.4.3.1 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be identified as radiation assured (see A.3.5 herein). RHA levels for device classes Q and V shall be as specified in MIL-PRF-38535. End point electrical testing of packaged die shall be as specified in table II herein. Group E tests and conditions are as specified in paragraphs 4.4.4 herein. #### A.5 DIE CARRIER A.5.1 <u>Die carrier requirements</u>. The requirements for the die carrier shall be accordance with the manufacturer's QM plan or as specified in the purchase order by the acquiring activity. The die carrier shall provide adequate physical, mechanical and electrostatic protection. # A.6 NOTES - A.6.1 <u>Intended use</u>. Microcircuit die conforming to this drawing are intended for use in microcircuits built in accordance with MIL-PRF-38535 or MIL-PRF-38534 for government microcircuit applications (original equipment), design applications and logistics purposes. - A.6.2 <u>Comments</u>. Comments on this appendix should be directed to DLA Land and Maritime-VA, Columbus, Ohio, 43218-3990 or telephone (614)-692-0547. - A.6.3 <u>Abbreviations, symbols and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331. - A.6.4 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed within QML-38535 have submitted a certificate of compliance (see A.3.6 herein) to DLA Land and Maritime-VA and have agreed to this drawing. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-11207 | |----------------------------------|-----------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 24 | # APPENDIX A APPENDIX A FORMS A PART OF SMD 5962-11207 # Note: - 1. Pad numbers reflect terminal numbers when placed in Case Outline X see figure 1. - 2. The die corner highlighted in red in the die layout drawing above is positioned in the waffle pack as indicated in the schematics beside. FIGURE A-1. Die bonding pad locations and electrical functions. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-11207 | |----------------------------------------------------|-----------|---------------------|-------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET<br>25 | # APPENDIX A FORMS A PART OF SMD 5962-11207 # Die physical dimensions. Die size: $2430 \mu m \times 1390 \mu m$ Die thickness: $280 \mu m \pm 15 \mu m$ Pad size: $59 \mu m \times 59 \mu m$ Interface materials. Top to bottom metallization: Si Al Cu 5 layer metallization thickness: $3.4 \mu m$ Backside metallization: None (lapped Si) Glassivation. Type: Nitride 6000Å Pvapox 5000Å Substrate: Silicon Assembly related information. Substrate potential: Floating or tied to ground Special assembly instructions: Bond pad # 42 first. FIGURE A-1. <u>Die bonding pad locations and electrical functions</u> - Continued. | STANDARD MICROCIRCUIT DRAWING DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 | SIZE<br>A | | 5962-11207 | |-------------------------------------------------------------------------------|-----------|---------------------|-------------| | | | REVISION LEVEL<br>D | SHEET<br>26 | #### STANDARD MICROCIRCUIT DRAWING BULLETIN DATE: 19-01-28 Approved sources of supply for SMD 5962-11207 is listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DLA Land and Maritime-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DLA Land and Maritime maintains an online database of all current sources of supply at <a href="https://landandmaritimeapps.dla.mil/Programs/Smcr/">https://landandmaritimeapps.dla.mil/Programs/Smcr/</a>. | Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / | |----------------------------------------------------|--------------------------|-------------------------------------| | 5962F1120701VXC | F8859 | RHFXH163245K01V | | 5962F1120701VYC | F8859 | RHFXH163245K03V | | 5962F1120701V9A | F8859 | RHFXH163245D2V | - 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed, contact the vendor to determine its availability. - <u>2</u>/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing. Vendor CAGE number F8859 STMicroelectronics 3 rue de Suisse CS 60816 35208 RENNES cedex2-FRANCE The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.