# **ON Semiconductor**

# Is Now



To learn more about onsemi™, please visit our website at www.onsemi.com

onsemi and Onsemi. and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/ or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application,

# LIN Transceiver, Stand-alone

#### Description

The NCV7327 is a fully featured local interconnect network (LIN) transceiver designed to interface between a LIN protocol controller and the physical bus.

The LIN bus is designed to communicate low rate data from control devices such as door locks, mirrors, car seats, and sunroofs at the lowest possible cost. The bus is designed to eliminate as much wiring as possible and is implemented using a single wire in each node. Each node has a slave MCU-state machine that recognizes and translates the instructions specific to that function.

The main attraction of the LIN bus is that all the functions are not time critical and usually relate to passenger comfort.

#### **Features**

- LIN-Bus Transceiver
  - Compliant to ISO 17987–4 (Backwards Compatible to LIN Specification rev. 2.x, 1.3) and SAE J2602
  - ♦ Bus Voltage ±42 V
  - Transmission Rate up to 20 kbps (No low limit due to absence of TxD Timeout function)
  - Integrated Slope Control
- Protection
  - Thermal Shutdown
  - Undervoltage Protection
  - Bus Pins Protected Against Transients in an Automotive Environment
- Modes
  - ◆ Normal Mode: LIN Transceiver Enabled, Communication via the Bus is Possible
  - ◆ Sleep Mode: LIN Transceiver Disabled, the Consumption from V<sub>BB</sub> is Minimized
  - Standby Mode: Transition Mode Reached after Wake-up Event on the LIN Bus
- Compatibility
  - ◆ Pin-Compatible Subset with NCV7321
  - ◆ K-line Compatible
  - NCV7327 differs from NCV7329 only by absence of TxD Timeout function

#### Quality

- Wettable Flank Package for Enhanced Optical Inspection
- AEC-Q100 Qualified and PPAP Capable
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant



## ON Semiconductor®

www.onsemi.com



A = Assembly Location

L = Wafer Lot Y = Year W = Work Week • = Pb-Free Package

(Note: Microdot may be in either location)

#### **PIN CONNECTIONS**





#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 10 of this data sheet

# **BLOCK DIAGRAM**



Figure 1. Block Diagram

# **TYPICAL APPLICATION**



Figure 2. Typical Application Diagram for a Master Node

#### **Table 1. PIN DESCRIPTION**

| Pin | Name     | Description                                                                                      |  |  |
|-----|----------|--------------------------------------------------------------------------------------------------|--|--|
| 1   | RxD      | Receive Data Output; Low in Dominant State; Open-Drain Output                                    |  |  |
| 2   | EN       | Enable Input, Transceiver in Normal Operation Mode when High, Pull-down Resistor to GND          |  |  |
| 3   | NC       | Not Connected                                                                                    |  |  |
| 4   | TxD      | Transmit Data Input, Low for Dominant State, Pull-down to GND                                    |  |  |
| 5   | GND      | Ground                                                                                           |  |  |
| 6   | LIN      | LIN Bus Output/Input                                                                             |  |  |
| 7   | $V_{BB}$ | Battery Supply Input                                                                             |  |  |
| 8   | NC       | Not Connected                                                                                    |  |  |
| -   | EP       | Exposed Pad. Recommended to connect to GND or left floating in application (DFNW8 package only). |  |  |

**Table 2. ABSOLUTE MAXIMUM RATINGS** 

| Symbol              | Parameter                                                                                              | Min         | Max  | Unit |
|---------------------|--------------------------------------------------------------------------------------------------------|-------------|------|------|
| $V_{BB}$            | Voltage on Pin V <sub>BB</sub>                                                                         | -0.3        | +42  | V    |
| $V_{LIN}$           | LIN Bus Voltage with respect to GND                                                                    | -42         | +42  | V    |
|                     | LIN Bus Voltage with respect to V <sub>BB</sub>                                                        | -42         | +42  | V    |
| V_Dig_IO            | DC Input Voltage on Pins (EN, RxD, TxD)                                                                | -0.3        | +7   | V    |
| V <sub>ESD</sub>    | Human Body Model (LIN Pin) (Note 1)                                                                    | -8          | +8   | kV   |
|                     | Human Body Model (All pins) (Note 1)                                                                   | -4          | +4   | kV   |
|                     | Charged Device Model (All Pins) (Note 2)                                                               | -750        | +750 | V    |
|                     | Machine Model (All Pins) (Note 3)                                                                      | -200        | +200 | V    |
| V <sub>ESDIEC</sub> | Electrostatic Discharge Voltage (LIN Pin) System Human Body<br>Model (Note 4) Conform to IEC 61000-4-2 | -8          | +8   | kV   |
| TJ                  | Junction Temperature Range                                                                             | -40         | +150 | °C   |
| T <sub>STG</sub>    | Storage Temperature Range                                                                              | <b>–</b> 55 | +150 | °C   |
| MSL <sub>SOIC</sub> | Moisture sensitivity level for SOIC-8                                                                  | 2           |      | -    |
| MSL <sub>DFN</sub>  | Moisture sensitivity level for DFNW8                                                                   | 1           |      | -    |
| T <sub>SLD</sub>    | Lead Temperature Soldering Reflow (SMD Styles Only), Pb-Free Versions (Note 5)                         | 260 °       |      | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- Standardized human body model electrostatic discharge (ESD) pulses in accordance to EIA-JESD22. Equivalent to discharging a 100 pF capacitor through a 1.5 kΩ resistor.
- 2. Standardized charged device model ESD pulses when tested according to AEC-Q100-011.
- 3. In accordance to JEDEC JESD22-A115. Equivalent to discharging a 200 pF capacitor through a 10  $\Omega$  resistor and 0.75  $\mu$ H coil.
- 4. Equivalent to discharging a 150 pF capacitor through a 330 Ω resistor. System HBM levels are verified by an external test-house.
- 5. For information, please refer to our Soldering and Mounting Techniques Reference Manual, SOLDERRM/D

**Table 3. THERMAL CHARACTERISTICS** 

| Parameter                                                                                                                                                                | Symbol                               | Value     | Unit         |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-----------|--------------|
| Thermal characteristics, SOIC-8 (Note 6) Thermal Resistance Junction-to-Air, Free air, 1S0P PCB (Note 7) Thermal Resistance Junction-to-Air, Free air, 2S2P PCB (Note 8) | $R_{	hetaJA} \ R_{	hetaJA}$          | 131<br>81 | °C/W<br>°C/W |
| Thermal characteristics, DFNW8 (Note 6) Thermal Resistance Junction-to-Air, Free air, 1S0P PCB (Note 7) Thermal Resistance Junction-to-Air, Free air, 2S2P PCB (Note 8)  | R <sub>θJA</sub><br>R <sub>θJA</sub> | 125<br>58 | °C/W<br>°C/W |

- Refer to ELECTRICAL CHARACTERISTICS, RECOMMENDED OPERATING RANGES and/or APPLICATION INFORMATION for Safe Operating parameters.
- 7. Values based on test board according to EIA/JEDEC Standard JESD51-3, signal layer with 10% trace coverage.
- 8. Values based on test board according to EIA/JEDEC Standard JESD51-7, signal layers with 10% trace coverage.

# **ELECTRICAL CHARACTERISTICS**

#### **Definitions**

All voltages are referenced to GND (pin 5) unless otherwise specified. Positive currents flow into the IC. Sinking current means the current is flowing into the pin; sourcing current means the current is flowing out of the pin.

**Table 4. DC CHARACTERISTICS** ( $V_{BB}$  = 5 V to 18 V;  $T_J$  =  $-40^{\circ}$ C to +150°C; Bus Load = 500  $\Omega$  ( $V_{BB}$  to LIN); unless otherwise specified. Typical values are given at  $V_{BB}$  = 12 V and  $T_J$  = 25°C, unless otherwise specified.)

| Symbol                   | Parameter                                     | Conditions                                                    | Min   | Тур   | Max   | Unit            |
|--------------------------|-----------------------------------------------|---------------------------------------------------------------|-------|-------|-------|-----------------|
| SUPPY PIN (V             | вв)                                           |                                                               |       |       | •     |                 |
| V <sub>BB</sub>          | Battery Supply Voltage                        |                                                               | 5.0   | _     | 18    | V               |
| I <sub>BB</sub>          | Battery Supply Current                        | Normal Mode; LIN Recessive                                    | 0.2   | 0.55  | 1.2   | mA              |
| I <sub>BB</sub>          | Battery Supply Current                        | Normal Mode; LIN Dominant                                     | 2.0   | 3.9   | 6.5   | mA              |
| I <sub>BB</sub>          | Battery Supply Current                        | Sleep and Standby Mode;<br>LIN Recessive; VLIN = VBB; TJ<85°C | -     | 6.0   | 10    | μΑ              |
| I <sub>BB</sub>          | Battery Supply Current                        | Sleep and Standby Mode;<br>LIN Recessive; VLIN = VBB          | -     | 6.0   | 15    | μΑ              |
| POR AND V <sub>BB</sub>  | MONITOR                                       |                                                               |       |       |       |                 |
| PORH_V <sub>BB</sub>     | Power-on Reset; High Level on V <sub>BB</sub> | V <sub>BB</sub> Rising                                        | 2.7   | 3.5   | 4.4   | V               |
| PORL_V <sub>BB</sub>     | Power-on Reset; Low Level on V <sub>BB</sub>  | V <sub>BB</sub> Falling                                       | 1.3   | 2.1   | 2.7   | V               |
| MONH_V <sub>BB</sub>     | Battery Monitoring High Level                 | V <sub>BB</sub> Rising                                        | 3.2   | 4.2   | 5.0   | V               |
| MONL_V <sub>BB</sub>     | Battery Monitoring Low Level                  | V <sub>BB</sub> Falling                                       | 3.0   | 4.0   | 4.8   | V               |
| TRANSMITTER              | R DATA INPUT (PIN TxD)                        |                                                               | •     | •     |       |                 |
| V <sub>IL_TxD</sub>      | Low Level Input Voltage                       |                                                               | -0.3  | -     | +0.8  | V               |
| V <sub>IH_TxD</sub>      | High Level Input Voltage                      |                                                               | 2.0   | -     | 7.0   | V               |
| R <sub>PD_TxD</sub>      | Pull-down Resistor on TxD Pin                 |                                                               | 50    | 125   | 325   | kΩ              |
| RECEIVER DA              | TA OUTPUT (PIN RxD)                           |                                                               | -     | -     |       |                 |
| I <sub>OL_RxD</sub>      | Low Level Output Current                      | V <sub>RxD</sub> = 0.4 V                                      | 2.0   | _     | -     | mA              |
| I <sub>OH_RxD</sub>      | High Level Output Current                     |                                                               | -5    | -     | +5    | μΑ              |
| ENABLE INPU              | T (PIN EN)                                    |                                                               |       |       |       |                 |
| $V_{IL}EN$               | Low Level Input Voltage                       |                                                               | -0.3  | -     | +0.8  | V               |
| V <sub>IH_EN</sub>       | High Level Input Voltage                      |                                                               | 2.0   | -     | 7.0   | V               |
| R <sub>PD_EN</sub>       | Pull-down Resistor to Ground                  |                                                               | 100   | 250   | 650   | kΩ              |
| LIN BUS LINE             | (PIN LIN)                                     |                                                               |       |       |       |                 |
| V <sub>BUS_DOM</sub>     | Bus Voltage for Dominant State                |                                                               | _     | -     | 0.4   | $V_{BB}$        |
| V <sub>BUS_REC</sub>     | Bus Voltage for Recessive State               |                                                               | 0.6   | -     | -     | V <sub>BB</sub> |
| V <sub>REC_DOM</sub>     | Receiver Threshold                            | LIN Bus Recessive - Dominant                                  | 0.4   | -     | 0.6   | $V_{BB}$        |
| V <sub>REC_REC</sub>     | Receiver Threshold                            | LIN Bus Dominant – Recessive                                  | 0.4   | -     | 0.6   | $V_{BB}$        |
| V <sub>REC_CNT</sub>     | Receiver Centre Voltage                       | (V <sub>REC_DOM</sub> + V <sub>REC_REC</sub> ) / 2            | 0.475 | 0.500 | 0.525 | $V_{BB}$        |
| V <sub>REC_HYS</sub>     | Receiver Hysteresis                           | (V <sub>REC_REC</sub> - V <sub>REC_DOM</sub> )                | 0.050 | -     | 0.175 | $V_{BB}$        |
| V <sub>LIN_DOM</sub>     | Dominant Output Voltage                       | Normal mode; V <sub>BB</sub> = 7 V                            | -     | -     | 1.2   | V               |
|                          |                                               | Normal mode; V <sub>BB</sub> = 18 V                           | -     | -     | 2.0   | V               |
| I <sub>BUS_no_GND</sub>  | Communication not Affected                    | V <sub>BB</sub> = GND = 12 V; 0 < V <sub>LIN</sub> < 18 V     | -1.0  | -     | +1.0  | mA              |
| I <sub>BUS_no_VBB</sub>  | LIN Bus Remains Operational                   | V <sub>BB</sub> = GND = 0 V; 0 < V <sub>LIN</sub> < 18 V      | -     | -     | 5.0   | μΑ              |
| I <sub>BUS_LIM</sub>     | Current Limitation for Driver                 | Dominant State; V <sub>LIN</sub> = V <sub>BB_MAX</sub>        | 40    | -     | 200   | mA              |
| I <sub>BUS_PAS_dom</sub> | Receiver Leakage Current; Driver OFF          | TxD = High; V <sub>LIN</sub> = 0 V; V <sub>BB</sub> = 12 V    | -1.0  | _     | -     | mA              |

**Table 4. DC CHARACTERISTICS** ( $V_{BB}$  = 5 V to 18 V;  $T_J$  =  $-40^{\circ}$ C to +150°C; Bus Load = 500  $\Omega$  ( $V_{BB}$  to LIN); unless otherwise specified. Typical values are given at  $V_{BB}$  = 12 V and  $T_J$  = 25°C, unless otherwise specified.)

| Symbol                 | Parameter                                      | Conditions                                                                                                     | Min | Тур  | Max  | Unit |  |
|------------------------|------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----|------|------|------|--|
| LIN BUS LINE (PIN LIN) |                                                |                                                                                                                |     |      |      |      |  |
| I <sub>sleep</sub>     | Receiver Leakage Current;<br>see Figure 1      | Sleep Mode; V <sub>LIN</sub> = 0 V; V <sub>BB</sub> = 12 V                                                     | -16 | -8.0 | -3.0 | μΑ   |  |
| IBUS_PAS_rec           | Receiver Leakage Current; Driver OFF; (Note 9) | TxD = High; 8 V < V <sub>BB</sub> < 18 V;<br>8 V < V <sub>LIN</sub> < 18 V; V <sub>LIN</sub> ≥ V <sub>BB</sub> | -   | -    | 20   | μΑ   |  |
| V <sub>SEDiode</sub>   | Voltage Drop on Serial Diode                   | Voltage drop on D <sub>S,</sub> see Figure 1                                                                   | 0.4 | 0.7  | 1.0  | V    |  |
| R <sub>SLAVE</sub>     | Internal Pull-up Resistance                    | See Figure 1                                                                                                   | 20  | 30   | 60   | kΩ   |  |
| C <sub>LIN</sub>       | Capacitance on Pin LIN, (Note 9)               |                                                                                                                | _   | 20   | 30   | pF   |  |
| THERMAL SHU            | JTDOWN                                         |                                                                                                                |     |      |      |      |  |
| $T_{J(sd)}$            | Shutdown Junction Temperature                  | Temperature Rising                                                                                             | 160 | 180  | 200  | °C   |  |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

<sup>9.</sup> Values based on design and characterization. Not tested in production.

**Table 5. AC CHARACTERISTICS** ( $V_{BB}$  = 5 V to 18 V;  $T_J$  =  $-40^{\circ}$ C to +150°C; unless otherwise specified. For the transmitter parameters, the following bus loads are considered: L1 = 1 k $\Omega$  / 1 nF; L2 = 660  $\Omega$  / 6.8 nF; L3 = 500  $\Omega$  / 10 nF)

| Symbol                    | Parameter                                                                                               | Conditions                                                                                                                                                                                 | Min   | Тур | Max   | Unit |
|---------------------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|------|
| LIN TRANSMITTE            | R                                                                                                       |                                                                                                                                                                                            | •     | -   |       |      |
| D1                        | Duty Cycle 1 = t <sub>BUS_REC(min)</sub> / (2xt <sub>BIT</sub> )                                        | $\begin{aligned} TH_{REC(max)} &= 0.744 \text{ x V}_{BB} \\ TH_{DOM(max)} &= 0.581 \text{ x V}_{BB} \\ t_{BIT} &= 50  \mu\text{s} \\ V_{BB} &= 5 \text{ V to } 18 \text{ V} \end{aligned}$ | 0.396 | -   | 0.500 | -    |
| D2                        | D2 Duty Cycle 2 = $t_{BUS\_REC(max)}$ / (2xt <sub>BIT</sub> )                                           |                                                                                                                                                                                            | 0.500 | -   | 0.581 | ı    |
| D3                        | Duty Cycle 3 = t <sub>BUS_REC(min)</sub> / (2xt <sub>BIT</sub> )                                        | $TH_{REC(max)} = 0.778 \text{ x V}_{BB}$ $TH_{DOM(max)} = 0.616 \text{ x V}_{BB}$ $t_{BIT} = 96  \mu\text{s}$ $V_{BB} = 5 \text{ V to } 18 \text{ V}$                                      | 0.417 | -   | 0.500 | -    |
| D4                        | Duty Cycle 4 = t <sub>BUS_REC(max)</sub> / (2xt <sub>BIT</sub> )                                        | $TH_{REC(min)} = 0.389 \text{ x V}_{BB} \\ TH_{DOM(min)} = 0.251 \text{ x V}_{BB} \\ t_{BIT} = 96  \mu\text{s} \\ V_{BB} = 5 \text{ V to } 18 \text{ V}$                                   | 0.500 | -   | 0.590 | -    |
| <sup>t</sup> TX_PROP_DOWN | Propagation Delay of TxD to LIN. TxD<br>High to Low                                                     |                                                                                                                                                                                            | -     | -   | 14    | μs   |
| t <sub>TX_PROP_UP</sub>   | Propagation Delay of TxD to LIN. TxD Low to High                                                        |                                                                                                                                                                                            | _     | -   | 14    | μS   |
| LIN RECEIVER              |                                                                                                         |                                                                                                                                                                                            | •     | •   |       |      |
| t <sub>RX_PD</sub>        | Propagation Delay of Receiver, Rising and Falling Edge (See Figure 5)                                   | $R_{RxD}$ = 2.4 k $\Omega$ ; $C_{RxD}$ = 20 pF                                                                                                                                             | 0.1   | -   | 6.0   | μs   |
| t <sub>RX_SYM</sub>       | Propagation Delay Symmetry                                                                              | $R_{\text{RxD}}$ = 2.4 k $\Omega$ ; $C_{\text{RxD}}$ = 20 pF;<br>Rising Edge with Respect to<br>Falling Edge                                                                               | -2.0  | -   | +2.0  | μs   |
| MODE TRANSITIO            | ONS AND TIMEOUTS                                                                                        |                                                                                                                                                                                            |       |     |       |      |
| t <sub>LIN_WAKE</sub>     | Duration of LIN Dominant for Detection of Wake-up via LIN Bus (See Figure 6)                            | Sleep Mode                                                                                                                                                                                 | 40    | 70  | 150   | μS   |
| t <sub>INIT_NORM</sub>    | Time from Rising Edge of EN pin to the moment when the Transmitter is able to correctly transmit        |                                                                                                                                                                                            | 15    | 30  | 75    | μs   |
| t <sub>ENABLE</sub>       | Duration of EN pin in High Level State for transition to Normal Mode                                    |                                                                                                                                                                                            | 11    | 20  | 55    | μs   |
| <sup>†</sup> DISABLE      | Duration of EN pin in Low Level State for transition to Sleep Mode                                      |                                                                                                                                                                                            | 11    | 20  | 55    | μs   |
| t <sub>TO_STB</sub>       | Delay from LIN Bus Dominant to<br>Recessive Edge to Entering of Standby<br>Mode after Valid LIN Wake-up | Sleep Mode                                                                                                                                                                                 | -     | 10  | -     | μS   |

<sup>10.</sup> Values based on design and characterization. Not tested in production.

#### **FUNCTIONAL DESCRIPTION**

#### **Overall Functional Description**

LIN is a serial communication protocol that efficiently supports the control of mechatronic nodes in distributed automotive applications.

The NCV7327 contains the LIN transmitter, LIN receiver, power-on-reset (POR) circuits and thermal shutdown (TSD). The LIN transmitter is optimized for a maximum specified transmission speed of 20 kbps.

**Table 6. OPERATING MODES** 

| Pin EN | Mode      | Pin RxD                          | LIN bus       |
|--------|-----------|----------------------------------|---------------|
| х      | Unpowered | Floating                         | OFF; Floating |
| Low    | Sleep     | Floating                         | OFF; Floating |
| Low    | Standby   | Low indicates<br>wake-up         | OFF; 30 kΩ    |
| High   | Normal    | LOW: dominant<br>HIGH: recessive | ON; 30 kΩ     |

#### **Unpowered Mode**

As long as  $V_{\rm BB}$  remains below its power-on-reset level, the chip is kept in a safe unpowered state. The LIN transmitter is inactive, the LIN pin is left floating and only a weak pull-down is connected on pin TxD. Pin RxD remains floating.

The unpowered state will be entered from any other state when  $V_{BB}$  falls below its power-on-reset level (PORL\_V\_BB). When  $V_{BB}$  rises above the power-on-reset high threshold (PORH\_V\_BB), the NCV7327 switches to a Sleep mode.

## **Normal Mode**

In the Normal mode, the full functionality of the LIN transceiver is available. The transceiver can transmit and receive data via the LIN bus with speed up to 20 kbps. Data according the state of TxD input are sent to the LIN bus while pin RxD reflects the logical symbol received on the LIN bus – high–impedant for recessive and Low for dominant. A 30 k $\Omega$  resistor in series with a reverse–protection diode is internally connected between LIN and  $V_{BB}$  pins.

In case the junction temperature increases above the thermal shutdown threshold  $(T_{J(sd)})$ , e.g. due to a short of the LIN wiring to the battery, the transmitter is disabled and releases the LIN bus to recessive. Once the junction temperature decreases back below the thermal shutdown

level, the transmission can be enabled again. However, to avoid thermal oscillations, first a High logical level on TxD must be encountered before the transmitter is enabled.

As required by SAE J2602, the transceiver must behave safely below its operating range – it shall either continue to transmit correctly (according its specification) or remain silent (transmit a recessive state regardless of the TxD signal). A battery monitoring circuit in NCV7327 deactivates the transmitter in the Normal mode if the  $V_{BB}$  level drops below MONL\_ $V_{BB}$ . Transmission is enabled again when  $V_{BB}$  reaches MONH\_ $V_{BB}$ . The internal logic remains in the Normal mode and the reception from the LIN line is still possible even if the battery monitor disables the transmission. Although the specifications of the monitoring and power–on–reset levels are overlapping, it's ensured by the implementation that the monitoring level never falls below the power–on–reset level.

The Normal mode can be entered from either Standby or Sleep mode when EN Pin is High for longer than t<sub>ENABLE</sub>. When the transition is made from Standby mode, TxD pull-down is set to weak and RxD is put into a high-impedance immediately after EN becomes High (before the expiration of t<sub>ENABLE</sub> filtering time). This excludes signal conflicts between the Standby mode pin settings and the signals required to control the chip in the Normal mode after a local wake-up vs. High logical level on TxD required to send a recessive symbol to the LIN bus.

#### Sleep Mode

Sleep mode provides extremely low current consumption. The LIN transceiver is inactive and the battery consumption is minimized.

This mode is entered in one of the following ways:

- After the voltage level at V<sub>BB</sub> pin rises above its power-on-reset level (PORH\_V<sub>BB</sub>). In this case, RxD Pin remains high-impedant and the pull-down applied on pin TxD remains weak.
- After assigning Low logical level to pin EN for longer than t<sub>DISABLE</sub> while NCV7327 is in the Normal mode.

#### Standby Mode

Standby mode is entered from the Sleep mode when a remote wake-up event occurred. The Low level on RxD pin indicates interrupt flag for the microcontroller.

# **OPERATING STATES**



Figure 3. State Diagram

# **MEASUREMENT SETUPS AND DEFINITIONS**



Figure 4. LIN Transmitter Duty Cycle



Figure 5. LIN Receiver Timing



Figure 6. Remote (LIN) Wake-up Detection

# **DEVICE ORDERING INFORMATION**

| Part Number   | Description                  | Temperature Range | Package             | Shipping <sup>†</sup> |
|---------------|------------------------------|-------------------|---------------------|-----------------------|
| NCV7327D10R2G | LIN Transceiver, Stand-alone | -40°C to +150°C   | SOIC-8<br>(Pb-Free) | 3000 / Tape & Reel    |
| NCV7327MW0R2G | LIN Transceiver, Stand-alone | -40°C to +150°C   | DFNW8<br>(Pb-Free)  | 3000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### PACKAGE DIMENSIONS

#### SOIC-8 CASE 751AZ **ISSUE B**



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
   CONTROLLING DIMENSION: MILLIMETERS.
   DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.004 mm IN EXCESS OF MAXIMUM MATERIAL CONDITION.
  4. DIMENSION D DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS
- DIMENSION D DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.006 mm PER SIDE. DIMENSION ET DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSIONS HALL NOT EXCEED 0.010 mm PER SIDE. THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM. DIMENSIONS D AND E1 ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY AT DATUM H. DIMENSIONS A AND B ARE TO BE DETERMINED AT DATUM H. DIMENSIONS 6 AND C APPLY TO THE FLAT SECTION OF THE LEAD BETWEFN 0.10 TO 70.25 FROM THE I FLAT IS

- MINEMONIOR AND CAPTED THE LEAD TIP.
   BETWEEN 0.10 TO 0.25 FROM THE LEAD TIP.
   AT IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY.

|     | MILLIMETERS |      |  |  |  |
|-----|-------------|------|--|--|--|
| DIM | MIN         | MAX  |  |  |  |
| Α   |             | 1.75 |  |  |  |
| A1  | 0.10        | 0.25 |  |  |  |
| A2  | 1.25        |      |  |  |  |
| b   | 0.31        | 0.51 |  |  |  |
| С   | 0.10        | 0.25 |  |  |  |
| D   | 4.90        | BSC  |  |  |  |
| Е   | 6.00        | BSC  |  |  |  |
| E1  | 3.90        | BSC  |  |  |  |
| е   | 1.27        | BSC  |  |  |  |
| h   | 0.25        | 0.41 |  |  |  |
| L   | 0.40        | 1.27 |  |  |  |
| L2  | 0.25 BSC    |      |  |  |  |

#### **RECOMMENDED SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

# PACKAGE DIMENSIONS





E2

ax h

0.10 l c l A B

0.05

C NOTE 3

#### NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS.
- DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.10 AND 0.20mm FROM THE TERMINAL TIP. COPLANARITY APPLIES TO THE EXPOSED
- PAD AS WELL AS THE TERMINALS.
  THIS DEVICE CONTAINS WETTABLE FLANK DESIGN FEATURES TO AID IN FILLET FORMATION ON THE LEADS DURING MOUNTING.

|     | MILLIMETERS |          |      |  |  |
|-----|-------------|----------|------|--|--|
| DIM | MIN         | NOM      | MAX  |  |  |
| Α   | 0.80        | 0.85     | 0.90 |  |  |
| A1  |             |          | 0.05 |  |  |
| A3  |             | 0.20 REF |      |  |  |
| A4  | 0.10        |          |      |  |  |
| b   | 0.25        | 0.30     | 0.35 |  |  |
| D   | 2.95        | 3.00     | 3.05 |  |  |
| D2  | 2.30        | 2.40     | 2.50 |  |  |
| E   | 2.95        | 3.00     | 3.05 |  |  |
| E2  | 1.50        | 1.60     | 1.70 |  |  |
| е   |             | 0.65 BSC | ;    |  |  |
| K   |             | 0.30 REF |      |  |  |
| Ĺ   | 0.35        | 0.40     | 0.45 |  |  |
| L3  | 0.00        | 0.05     | 0.10 |  |  |

#### RECOMMENDED **SOLDERING FOOTPRINT\***



DIMENSIONS: MILLIMETERS

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and the are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. coverage may be accessed at <a href="https://www.onsemi.com/site/pat/ratent-warring.pgr">www.onsemi.com/site/pat/ratent-warring.pgr</a>. On Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

# **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT

ax I

е

**BOTTOM VIEW** 

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

0 NCV7327/D