



## Datasheet

## 600 V three-phase BLDC controller with embedded STM32 MCU

# 50 Margaret

QFN 10x10 72L pitch 0.5



| Product status link |
|---------------------|
| STSPIN32G0601       |
|                     |



## Features

- Three-phase gate drivers
  - High-voltage rail up to 600 V
  - dV/dt transient immunity ±50 V/ns
  - Gate driving voltage range from 9 V to 20 V
- Driver current capability:
  - 200/350 mA source/sink current @ 25 °C
- 32-bit ARM<sup>®</sup> Cortex<sup>®</sup>-M0+ MCU core:
  - Up to 64 MHz clock frequency
  - 8-Kbyte SRAM with hardware parity check
  - 64-Kbyte flash memory with protection and securable area
  - CRC calculation unit
- Up to 32 general-purpose I/O ports (GPIO)
- 1 advanced timer for motor control, 16-bit with up to 6 x PWM channels
- 5 general-purpose timers (1x 32-bit)
- 2 low-power timers
- 12-bit ADC converter (up to 15 channels) with 2 MSps conversion rate
- 5-channel DMA controller with flexible mapping
- Internal high precision voltage reference
  - Full set of interfaces: 2x I<sup>2</sup>C, 2x SPI, 3x UART and 1x low-power UART
- Matched propagation delay for all channels
- Integrated bootstrap diodes
- Comparator for fast overcurrent protection
- UVLO, interlocking, and deadtime functions
- Smart shutdown (smartSD) function
- Standby mode for low power consumption
- On-chip debug support via SWD
- Extended temperature range: -40 to +125 °C
- QFN 10x10 72L pitch 0.5 creepage 1.8 mm package

## **Applications**

•

- Three-phase motor drivers
- Inverters
- Industrial appliances and fans



## 1 Description

The STSPIN32G0601 is a system-in-package providing an integrated solution suitable for driving three-phase applications.

It embeds an MCU (STM32G031x8x3) featuring an Arm 32-bit Cortex®-M0+ CPU and a 600 V triple half-bridge gate driver, able to drive N-channel power MOSFETs or IGBTs.

A comparator featuring an advanced smartSD function is integrated in the device, ensuring fast and effective protection against overload and overcurrent.

The high-voltage bootstrap diodes are also integrated, as well as anti cross-conduction (interlocking), deadtime, and UVLO protection on both the lower and upper driving sections, which prevents the power switches from operating in low efficiency or dangerous conditions. Matched delays between low and high-side sections guarantee no cycle distortion.

The integrated MCU is based on the high-performance 32-bit Arm Cortex®-M0+ core, operating at a frequency up to 64 MHz and featuring a memory protection unit (MPU), which enhances the application's security.

This microcontroller represents the perfect choice for advanced motor control applications thanks to the comprehensive set of features such as the 12-bit ADC, an internal voltage reference buffer, one general-purpose 32-bit timer, one 16-bit PWM timer dedicated to motor control, four general-purpose 16-bit timers, two 16-bit low-power timers, a 5-channel DMA that performs data transfers between memory-mapped peripherals and/or memories to offload the CPU.

It also embeds high-speed memories (64 KB of flash memory, and 8 KB of SRAM) with several protection mechanisms, up to 32 available GPIOs, main interfaces (I<sup>2</sup>C, SPI, and UART), a comprehensive set of power-saving modes, and an analog independent supply input for ADC.

Such a feature-rich microcontroller allows running sensorless or sensored Field Oriented Control (FOC) with one, two or three shunts or a more traditional six-step control mode.

The STSPIN32G0601 also features a full set of protections and an extended temperature range (-40 °C to +125 °C), guaranteeing stable operation even in the most demanding industrial applications. An SWD interface is provided for microcontroller firmware programming and debugging.



# 2 Block diagram





3

57

# Pin description and connection diagram



## Table 1. Legend/abbreviations used in the pin description table

| Name          |                        | Symbol                                                           | Definition                                                                                  |  |  |
|---------------|------------------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--|--|
| Pin name      |                        | · · · · · · · · · · · · · · · · · · ·                            | fied in brackets below the pin name, the pin<br>er reset is the same as the actual pin name |  |  |
|               |                        | AO                                                               | Gate driver analog output                                                                   |  |  |
|               |                        | Р                                                                | Gate driver supply\GND pin                                                                  |  |  |
| Pin type      |                        | S                                                                | Supply pin                                                                                  |  |  |
|               |                        | I                                                                | Input-only pin                                                                              |  |  |
|               |                        | I/O                                                              | Input / output pin                                                                          |  |  |
|               |                        | FT                                                               | 5 V-tolerant I/O                                                                            |  |  |
|               |                        | RST                                                              | Bidirectional reset pin with embedded weak pull-up resistor                                 |  |  |
| I/O structure |                        | FT_a                                                             | I/O, with analog switch function                                                            |  |  |
|               |                        | FT_f                                                             | I/O, Fm+ capable                                                                            |  |  |
|               |                        | FT_e                                                             | I/O, with switchable diode to VDD                                                           |  |  |
| Notes         |                        | Unless otherwise specifie                                        | d, all I/Os are set as floating inputs during and after reset                               |  |  |
| Disfunctions  | Alternate<br>functions | Functions selected through GPIOx_AFR registers                   |                                                                                             |  |  |
| Pin functions | Additional functions   | Functions directly selected/enabled through peripheral registers |                                                                                             |  |  |

## Table 2. Pin description

| Pin N. | Name     | Туре        | MCU | Driver | Function                                                                        |
|--------|----------|-------------|-----|--------|---------------------------------------------------------------------------------|
| 1      | SGND     | Р           |     | Y      | Driver signal ground                                                            |
| 2      | PC13     | I/O - FT    | Y   |        | TIM1_BK, TAMP_IN1, RTC_TS, RTC_OUT1, WKUP2                                      |
| 3      | PC14     | I/O - FT    | Y   |        | TIM1_BK2, OSC32_IN                                                              |
| 4      | PC15     | I/O - FT    | Y   |        | OSC32_EN, OSC_EN, OSC32_OUT                                                     |
| 5      | VBAT     | S           | Y   |        | VBAT                                                                            |
| 6      | VREF+    | S           | Y   |        | VREF_OUT                                                                        |
| 7      | VDD/VDDA | S           | Y   |        |                                                                                 |
| 8      | VSS/VSSA | S           | Y   |        |                                                                                 |
| 9      | PF0      | I/O - FT    | Y   |        | TIM14_CH1, OSC_IN                                                               |
| 10     | PF1      | I/O - FT    | Y   |        | OSC_EN, OSC_OUT                                                                 |
| 11     | PF2/NRST | I/O         | Y   |        | MCO, NRST (default functionality)                                               |
| 12     | PA0      | I/O - FT_a  | Y   |        | SPI2_SCK, USART2_CTS, TIM2_CH1_ETR, LPTIM1_OUT, ADC_IN0, TAMP_IN2, WKUP1        |
| 13     | PA1      | I/O - FT_ea | Y   |        | SPI1_SCK/I2S1_CK, USART2_RTS_DE_CK, TIM2_CH2, I2C1_SMBA, EVENTOUT, ADC_IN1      |
| 14     | PA2      | I/O - FT_a  | Y   |        | SPI1_MOSI/I2S1_SD, USART2_TX, TIM2_CH3, LPUART1_TX, ADC_IN2, WKUP4, LSCO        |
| 15     | PA3      | I/O - FT_ea | Y   |        | SPI2_MISO, USART2_RX, TIM2_CH4, LPUART1_RX, EVENTOUT, ADC_IN3                   |
| 16     | PA4      | I/O - FT_a  | Y   |        | SPI1_NSS/I2S1_WS, SPI2_MOSI, TIM14_CH1, LPTIM2_OUT, EVENTOUT, ADC_IN4, RTC_OUT2 |
| 17     | PA5      | I/O - FT_ea | Y   |        | SPI1_SCK/I2S1_CK, TIM2_CH1_ETR, LPTIM2_ETR, EVENTOUT, ADC_IN5                   |
| 18     | SGND     | Р           |     | Y      | Driver signal ground                                                            |
| 19     | PA6      | I/O - FT_ea | Y   |        | SPI1_MISO/I2S1_MCK, TIM3_CH1, TIM1_BK, TIM16_CH1, LPUART1_CTS, ADC_IN6          |
| 20     | PA7      | I/O - FT_a  | Y   |        | SPI1_MOSI/I2S1_SD, TIM3_CH2, TIM1_CH1N, TIM14_CH1, TIM17_CH1, ADC_IN7           |
| 21     | PB0      | I/O - FT_ea | Y   |        | SPI1_NSS/I2S1_WS, TIM3_CH3, TIM1_CH2N, LPTIM1_OUT, ADC_IN8                      |
| 22     | PB1      | I/O - FT_ea | Y   |        | TIM14_CH1, TIM3_CH4, TIM1_CH3N, LPTIM2_IN1, LPUART1_RTS_DE, EVENTOUT, ADC_IN9   |
| 23     | PB2      | I/O - FT_ea | Y   |        | SPI2_MISO, LPTIM1_OUT, EVENTOUT, ADC_IN10                                       |
| 24     | PB10     | I/O - FT_fa | Y   |        | LPUART1_RX, TIM2_CH3, SPI2_SCK, I2C2_SCL, ADC_IN11                              |
| 25     | PB11     | I/O - FT_fa | Y   |        | SPI2_MOSI, LPUART1_TX, TIM2_CH4, I2C2_SDA, ADC_IN15                             |
| 26     | OD       | AO          |     | Y      | Open drain comparator output                                                    |
| 27     | CIN      | I           |     | Y      | Comparator positive input                                                       |
| 28     | SGND     | Р           |     | Y      | Driver signal ground                                                            |
| 29     | PGND     | Р           |     | Y      | Driver power ground                                                             |
| 30     | LVG1 (1) | AO          |     | Y      | Phase 1 low-side driver output                                                  |
| 31     | LVG2 (1) | AO          |     | Y      | Phase 2 low-side driver output                                                  |
| 32     | LVG3 (1) | AO          |     | Y      | Phase 3 low-side driver output                                                  |
| 33     | SGND     | Р           |     | Y      | Driver signal ground                                                            |
| 38     | OUT1     | Р           |     | Y      | Phase 1 high-side (floating) common voltage                                     |

# STSPIN32G0601

Pin description and connection diagram

| Pin N. | Name                | Туре        | MCU | Driver | Function                                                                   |
|--------|---------------------|-------------|-----|--------|----------------------------------------------------------------------------|
| 39     | HVG1 <sup>(1)</sup> | AO          |     | Y      | Phase 1 high-side driver output                                            |
| 40     | BOOT1               | Р           |     | Y      | Phase 1 bootstrap supply voltage                                           |
| 44     | NC                  |             |     |        | Not connected                                                              |
| 45     | OUT2                | Р           |     | Y      | Phase 2 high-side (floating) common voltage                                |
| 46     | HVG2 <sup>(1)</sup> | AO          |     | Y      | Phase 2 high-side driver output                                            |
| 47     | BOOT2               | Р           |     | Y      | Phase 2 bootstrap supply voltage                                           |
| 51     | OUT3                | Р           |     | Y      | Phase 3 high-side (floating) common voltage                                |
| 52     | HVG3 <sup>(1)</sup> | AO          |     | Y      | Phase 3 high-side driver output                                            |
| 53     | BOOT3               | Р           |     | Y      | Phase 3 bootstrap supply voltage                                           |
| 58     | SGND                | Р           |     | Y      | Driver signal ground                                                       |
| 59     | VCC                 | Р           |     | Y      | Driver power supply                                                        |
| 60     | PA12                | I/O - FT_f  | Y   |        | SPI1_MOSI/I2S1_SD, USART1_RTS_DE_CK, TIM1_ETR, I2S_CKIN, I2C2_SDA          |
| 61     | PA13                | I/O - FT_ea | Y   |        | SWDIO, IR_OUT, EVENTOUT, ADC_IN17                                          |
| 62     | PA14/BOOT0          | I/O - FT_a  | Y   |        | SWCLK, USART2_TX, EVENTOUT, ADC_IN18, BOOT0                                |
| 63     | PA15                | I/O - FT    | Y   |        | SPI1_NSS/I2S1_WS, USART2_RX, TIM2_CH1_ETR, EVENTOUT                        |
| 64     | PD1                 | I/O - FT    | Y   |        | EVENTOUT, SPI2_SCK, TIM17_CH1                                              |
| 65     | PD2                 | I/O - FT    | Y   |        | TIM3_ETR, TIM1_CH1N                                                        |
| 66     | PB3                 | I/O - FT    | Y   |        | SPI1_SCK/I2S1_CK, TIM1_CH2, TIM2_CH2, USART1_RTS_DE_CK, EVENTOUT           |
| 67     | PB4                 | I/O - FT    | Y   |        | SPI1_MISO/I2S1_MCK, TIM3_CH1, USART1_CTS, TIM17_BK, EVENTOUT               |
| 68     | PB5                 | I/O - FT    | Y   |        | SPI1_MOSI/I2S1_SD, TIM3_CH2, TIM16_BK, LPTIM1_IN1, I2C1_SMBA, WKUP6        |
| 69     | PB6                 | I/O - FT_f  | Y   |        | USART1_TX, TIM1_CH3, TIM16_CH1N, SPI2_MISO, LPTIM1_ETR, I2C1_SCL, EVENTOUT |
| 70     | PB7                 | I/O - FT_f  | Y   |        | USART1_RX, SPI2_MOSI, TIM17_CH1N, LPTIM1_IN2, I2C1_SDA, EVENTOUT, PVD_IN   |
| 71     | PB8                 | I/O - FT_f  | Y   |        | SPI2_SCK, TIM16_CH1, I2C1_SCL, EVENTOUT                                    |
| 72     | PB9                 | I/O - FT_f  | Y   |        | IR_OUT, TIM17_CH1, SPI2_NSS, I2C1_SDA, EVENTOUT                            |
| -      | EPAD                | Р           |     | Y      | Exposed pad, internally connected to SGND                                  |

 The circuit guarantees less than 1 V on the LVG and HVG pins (at I<sub>sink</sub> = 10 mA), with VCC > 3 V. This allows omitting the "bleeder" resistor connected between the gate and the source of the external MOSFETs normally used to hold the pin low. When the EN is set low, gate driver outputs are forced low and assure low impedance.

## Table 3. STSPIN32G0601 MCU-Driver internal connections

| MCU pad | Туре       | Controller pad | Function                             |
|---------|------------|----------------|--------------------------------------|
| PB12    | I/O - FT_a | FAULT          | Gate driver fault output             |
| PB13    | I/O - FT_f | LIN1           | Gate driver low-side input driver 1  |
| PB14    | I/O - FT_f | LIN2           | Gate driver low-side input driver 2  |
| PB15    | I/O - FT   | LIN3           | Gate driver low-side input driver 3  |
| PA8     | I/O - FT   | HIN1           | Gate driver high-side input driver 1 |
| PA9     | I/O - FT_f | HIN2           | Gate driver high-side input driver 2 |
| PA10    | I/O - FT_f | HIN3           | Gate driver high-side input driver 3 |
| PA11    | I/O - FT_f | EN             | Gate driver shutdown input           |

Note: Each unused GPIO inside the system-in-package should be configured in OUTPUT mode low level after startup by the software.

# 4 Electrical data

57

## 4.1 Absolute maximum ratings

Each voltage referred to SGND unless otherwise specified.

| Symbol                                                   | Parameter                             | Test condition                 | Min.                   | Max.                           | Unit |
|----------------------------------------------------------|---------------------------------------|--------------------------------|------------------------|--------------------------------|------|
|                                                          |                                       | rest condition                 |                        |                                |      |
| VCC                                                      | Power supply voltage                  |                                | -0.3                   | 21                             | V    |
| V <sub>PGND</sub>                                        | Low-side driver ground                |                                | VCC – 21               | VCC + 0.3                      | V    |
| V <sub>PS</sub> <sup>(1)</sup>                           | Low-side driver ground                |                                | -21                    | 21                             | V    |
| V <sub>OUT</sub>                                         | Output voltage                        |                                | V <sub>BOOT</sub> – 21 | V <sub>BOOT</sub> + 0.3        | V    |
| V <sub>BOOT</sub>                                        | Bootstrap voltage                     |                                | -0.3                   | 620                            | V    |
| V <sub>HVG</sub>                                         | High-side gate output voltage         |                                | V <sub>OUT</sub> – 0.3 | V <sub>BOOT</sub> + 0.3        | V    |
| $V_{LVG}$                                                | Low-side gate output voltage          |                                | $V_{PGND} - 0.3$       | VCC + 0.3                      | V    |
| V <sub>CIN</sub>                                         | Comparator input voltage              |                                | -0.3                   | 20                             | V    |
| V <sub>OD</sub>                                          | Open-drain voltage (OD, FAULT)        |                                | -0.3                   | 21                             | V    |
| dV <sub>OUT</sub> /dt                                    | Common-mode transient immunity        |                                |                        | 50                             | V/ns |
| V <sub>IN</sub>                                          | MCU logic input voltage (2)           | Input voltage on<br>FT_xx      | -0.3                   | VDD + 4.0 <sup>(3)</sup>       | V    |
| V IN                                                     |                                       | Input voltage on any other pin | -0.3                   | 4                              | V    |
| I <sub>IO</sub>                                          | MCU I/O output current <sup>(2)</sup> | 2                              | -25                    | 15                             | mA   |
| ΣI <sub>IO</sub>                                         | MCU I/O total output current (2)      |                                | -80                    | 80                             | mA   |
| V <sub>DD</sub> , V <sub>DDA</sub> ,<br>V <sub>BAT</sub> | MCU main supply voltages              |                                | -0.3                   | 4                              | V    |
| V <sub>REF+</sub>                                        |                                       |                                | -0.3                   | Min(V <sub>DD</sub> +0.4, 4.0) | V    |
| T <sub>STG</sub>                                         | Storage temperature                   |                                | -55                    | 150                            | °C   |
| TJ                                                       | Junction temperature                  |                                | -40                    | 150                            | °C   |
| P <sub>TOT</sub>                                         | Total power dissipation               |                                |                        | 4.5                            | W    |
| ESD                                                      | Human Body Model                      |                                |                        | 2                              | kV   |

#### Table 4. Absolute maximum ratings

1.  $V_{PS} = V_{PGND} - V_{SGND}$ 

2. For details refer to the Absolute maximum ratings section in the STM32G031x8x3 datasheet; all voltages are defined with respect to VSS.

3. To sustain a voltage higher than 4 V, the internal pull-up/pull-down resistors must be disabled.



## 4.2 Recommended operating conditions

## Table 5. Recommended operating conditions

| Symbol                         | Parameter                       | Test condition         | Min.                                  | Тур. | Max.             | Unit |
|--------------------------------|---------------------------------|------------------------|---------------------------------------|------|------------------|------|
| VCC                            | Power supply voltage            |                        | (V <sub>CCthON</sub> ) <sub>MAX</sub> |      | 20               | V    |
| V <sub>LS</sub> <sup>(1)</sup> | Low-side driver supply voltage  |                        | 4                                     |      | 20               | V    |
| V <sub>PS</sub> <sup>(2)</sup> | Low-side driver ground          |                        | -5                                    |      | 5                | V    |
| V <sub>BO</sub> <sup>(3)</sup> | Floating supply voltage         |                        | (V <sub>BOthON</sub> ) <sub>MAX</sub> |      | 20               | V    |
| V <sub>CIN</sub>               | Comparator input voltage        |                        | 0                                     |      | 15               | V    |
| V <sub>OUT</sub>               | DC output voltage               |                        | -10 (4)                               |      | 580              | V    |
| F <sub>SW</sub>                | Maximum switching frequency (5) |                        |                                       |      | 800              | kHz  |
| V <sub>DD</sub>                | Standard MCU operating voltage  |                        | 1.7 <sup>(6)</sup>                    |      | 3.6              | V    |
| V                              |                                 | For ADC operation      | 1.62                                  |      | 3.6              | V    |
| V <sub>DDA</sub>               | Analog supply voltage           | For VREFBUF operation  | 2.4                                   |      | 3.6              | V    |
| V <sub>BAT</sub>               | Backup operating voltage        |                        | 1.55                                  |      | 3.6              | V    |
| M                              |                                 | V <sub>DDA</sub> ≥2V   | 2                                     |      | V <sub>DDA</sub> | V    |
| V <sub>REF+</sub>              | ADC positive reference voltage  | V <sub>DDA</sub> < 2 V | V <sub>DD</sub>                       | A    |                  | V    |
| TJ                             | Operating junction temperature  |                        | -40                                   |      | 125              | °C   |

1.  $V_{LS} = VCC - V_{PGND}$ 

2.  $V_{PS} = V_{PGND} - V_{SGND}$ 

3.  $V_{BO} = V_{BOOT} - V_{OUT}$ 

4. LVG off. VCC = 9 V. Logic is operational if  $V_{BOOT} > 5 V$ 

5. Actual maximum  $F_{SW}$  depends on power dissipation.

6. When RESET is released, functionality is guaranteed down to  $V_{PDR}$  min.

## 4.3 Thermal data

## Table 6. Thermal data

| Symbol              | Parameter                                  | Value | Unit |
|---------------------|--------------------------------------------|-------|------|
| R <sub>th(JA)</sub> | Thermal resistance junction to ambient (1) | 22.4  | °C/W |

1. JEDEC 2s2p PCB in still air.



# 5 Electrical characteristics

## Table 7. Electrical characteristics

| Symbol                         | Parameter                                                                                                                                             | Test condition                                                                            | Min. | Тур. | Max. | Unit |
|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------|------|------|------|
| Power supply                   | y and standby mode                                                                                                                                    |                                                                                           |      |      |      |      |
| Ιαςςυ                          | VCC undervoltage<br>quiescent supply<br>current                                                                                                       | VCC = 7 V;<br>EN = 5 V; CIN = SGND                                                        |      | 430  | 744  | μA   |
| lacc                           | VCC quiescent supply current                                                                                                                          | EN = 5 V;<br>CIN = SGND<br>LVG & HVG: OFF                                                 |      | 950  | 1450 | μA   |
| VCC <sub>thON</sub>            | VCC UVLO turn-on threshold                                                                                                                            |                                                                                           | 8    | 8.5  | 9    | V    |
| VCC <sub>thOFF</sub>           | VCC UVLO turn-off threshold                                                                                                                           |                                                                                           | 7.5  | 8    | 8.5  | V    |
| VCC <sub>hys</sub>             | VCC UVLO threshold hysteresis                                                                                                                         |                                                                                           | 0.4  | 0.5  | 0.6  | V    |
|                                | V <sub>DD</sub> current<br>consumption                                                                                                                | Range 1; PLL enabled; $f_{HCLK}$ = $f_{PLLRCLK}$ = 64 MHz <sup>(2)</sup>                  |      | 5.2  |      |      |
| I <sub>DD</sub> <sup>(1)</sup> | (Supply current in run<br>mode, code executing<br>from flash memory; all<br>I/O pins are in analog<br>input mode, all<br>peripherals are<br>disabled) | Range 2; PLL enabled;<br>f <sub>HCLK</sub> = f <sub>PLLRCLK</sub> = 16 MHz <sup>(2)</sup> |      | 1.2  |      | mA   |
| (1) (5) VD                     | V <sub>DDA</sub> current                                                                                                                              | ADC consumption $f_S = 2.5 \text{ MSps}$                                                  |      | 410  |      | μA   |
| UDA CARA                       | $\frac{V_{\text{DDA}} \text{ current}}{\text{consumption}} \qquad \frac{f_{\text{S}} = 2.5 \text{ MSps}}{\text{VREFBUF consumption}}$                 |                                                                                           | 35   |      | μΑ   |      |
|                                | Brownout reset                                                                                                                                        | V <sub>DD</sub> rising edge                                                               | 2.05 | 2.1  | 2.18 | V    |
| V <sub>BOR1</sub>              | threshold 1                                                                                                                                           | V <sub>DD</sub> falling edge                                                              | 1.95 | 2.0  | 2.08 | V    |
| V <sub>hyst_BORH1</sub>        | V <sub>BOR1</sub> hysteresis voltage                                                                                                                  |                                                                                           |      | 100  |      | mV   |
| High-side flo                  | ating section supply                                                                                                                                  |                                                                                           |      |      |      | 1    |
| Iqbou                          | VBO undervoltage<br>quiescent supply<br>current                                                                                                       | VCC = V <sub>BO</sub> = 6.5 V;<br>EN = 5 V; CIN = SGND                                    |      | 25   | 62   | μA   |
| Iqbo                           | V <sub>BO</sub> quiescent supply current                                                                                                              | V <sub>BO</sub> = 15 V<br>EN = 5 V; CIN = SGND<br>LVG OFF; HVG = ON                       |      | 84   | 150  | μA   |
| V <sub>BOthON</sub>            | V <sub>BO</sub> UVLO turn-on threshold                                                                                                                |                                                                                           | 7.5  | 8    | 8.5  | V    |
| V <sub>BOthOff</sub>           | V <sub>BO</sub> UVLO turn-off threshold                                                                                                               |                                                                                           | 7    | 7.5  | 8    | V    |
| V <sub>BOhys</sub>             | V <sub>BO</sub> UVLO threshold hysteresis                                                                                                             |                                                                                           | 0.4  | 0.5  | 0.6  | V    |
| lк                             | High-voltage leakage current                                                                                                                          | BOOT = HVG = OUT = 620 V                                                                  |      |      | 15   | μA   |
| R <sub>Dboot</sub>             | Bootstrap diode on-<br>resistance                                                                                                                     | T <sub>J</sub> = 25 °C, LVG ON                                                            |      | 215  | 240  | Ω    |

# STSPIN32G0601

**Electrical characteristics** 

| Symbol                           | Parameter                              | Test condition                                                  |                                                   | Min.                                   | Тур. | Max.                                   | Unit |
|----------------------------------|----------------------------------------|-----------------------------------------------------------------|---------------------------------------------------|----------------------------------------|------|----------------------------------------|------|
| Output drivi                     | ing buffers                            |                                                                 |                                                   |                                        |      |                                        |      |
| la a                             | Source peak ourrent                    | T <sub>J</sub> = 25 °C                                          |                                                   | 160                                    | 200  | 300                                    | mA   |
| I <sub>SO</sub>                  | Source peak current                    | Full temperature range (3)                                      | 130                                               |                                        | 350  | mA                                     |      |
| L.                               | Sink pook ourront                      | T <sub>J</sub> = 25 °C<br>Full temperature range <sup>(3)</sup> |                                                   | 230                                    | 350  | 430                                    | mA   |
| I <sub>SI</sub>                  | Sink peak current                      |                                                                 |                                                   | 200                                    |      | 500                                    | mA   |
|                                  |                                        | I = 10 mA, T <sub>J</sub> = 25 °C                               |                                                   | 24                                     | 35   | 46                                     | Ω    |
| R <sub>DSonON</sub>              | Source R <sub>DSon</sub>               | I = 10 mA,<br>Full temperature range <sup>(3)</sup>             |                                                   | 20                                     |      | 56                                     | Ω    |
|                                  |                                        | I = 10 mA, T <sub>J</sub> = 25 °C                               |                                                   | 11                                     | 16   | 21                                     | Ω    |
| R <sub>DSonOFF</sub>             | Sink R <sub>DSon</sub>                 | I = 10 mA,<br>Full temperature range <sup>(3)</sup>             |                                                   | 8                                      |      | 27                                     | Ω    |
| Logic input                      | s                                      |                                                                 |                                                   |                                        |      |                                        |      |
|                                  | Low level logic                        |                                                                 |                                                   |                                        |      | 0.3 · V <sub>DD</sub><br>(4)           | V    |
| V <sub>il</sub>                  | threshold voltage                      | 1.62 V < V <sub>DD</sub> < 3.6 V                                |                                                   |                                        |      | 0.39 ·<br>V <sub>DD</sub> -0.06<br>(5) | V    |
|                                  |                                        |                                                                 | 0.7 · V <sub>DD</sub><br>(4)                      |                                        |      | V                                      |      |
| V <sub>ih</sub>                  | High level logic<br>threshold voltage  | 1.62 V < V <sub>DD</sub> < 3.6 V                                |                                                   | 0.49 ·<br>V <sub>DD</sub> +0.26<br>(5) |      |                                        | V    |
| V <sub>hyst</sub> <sup>(5)</sup> | Input hysteresis                       | FT_xx, NRST,<br>1.62 V < VDD < 3.6 V                            |                                                   |                                        | 200  |                                        | mV   |
|                                  | Input leakage current                  |                                                                 | 0 < V <sub>IN</sub> ≤<br>V <sub>DD</sub>          |                                        |      | ± 70                                   |      |
| I <sub>lkg</sub> <sup>(5)</sup>  |                                        | All except FT_e                                                 | $V_{DD} \le V_{IN} \le V_{DD} + 1 V$              |                                        |      | 600 (6)                                | nA   |
| ·ikg                             |                                        |                                                                 | V <sub>DD</sub> +1 V <<br>V <sub>IN</sub> ≤ 5.5 V |                                        |      | 150 (6)                                |      |
|                                  |                                        | FT_e <sup>(7)</sup>                                             | 0 < V <sub>IN</sub> ≤<br>V <sub>DD</sub>          |                                        |      | 10                                     |      |
| V <sub>SSDh</sub>                | SmartSD restart threshold              |                                                                 |                                                   | 3.5                                    | 4    | 4.3                                    | V    |
| V <sub>SSDI</sub>                | SmartSD unlatch threshold              |                                                                 |                                                   |                                        | 0.56 | 0.75                                   | V    |
| Sense com                        | parator and FAULT <sup>(8)</sup>       |                                                                 |                                                   |                                        |      |                                        |      |
| V <sub>REF</sub>                 | Internal voltage reference             |                                                                 |                                                   | 410                                    | 460  | 510                                    | mV   |
| CIN <sub>hyst</sub>              | Comparator input hysteresis            |                                                                 |                                                   | 40                                     | 70   |                                        | mV   |
| CIN <sub>PD</sub>                | Comparator input pull-<br>down current | V <sub>CIN</sub> = 1 V                                          |                                                   | 7                                      | 10   | 13                                     | μA   |
| I <sub>OD</sub>                  | OD internal current source             |                                                                 |                                                   | 2.5                                    | 5    | 7.5                                    | μA   |
| R <sub>ON_OD</sub>               | OD on-resistance                       | I <sub>OD</sub> = 16 mA                                         |                                                   | 19                                     | 25   | 36                                     | W    |
| ISAT_OD                          | OD saturation current                  | V <sub>OD</sub> = 5 V                                           |                                                   |                                        | 95   |                                        | mA   |



| Symbol                          | Parameter                                                             | Test condition                                                                   | Min. | Тур. | Max. | Unit |
|---------------------------------|-----------------------------------------------------------------------|----------------------------------------------------------------------------------|------|------|------|------|
| V <sub>FLOAT_OD</sub>           | OD floating voltage level                                             | OD connected only to an external<br>capacitance                                  | 4.4  | 4.8  | 5.2  | V    |
| I <sub>OL_OD</sub>              | OD low level sink current                                             | V <sub>OD</sub> = 400 mV                                                         | 11   | 16   | 21   | mA   |
| R <sub>ON_F</sub>               | FAULT on-resistance                                                   | I <sub>FAULT</sub> = 8 mA                                                        |      | 50   | 100  | Ω    |
| I <sub>OL_F</sub>               | FAULT low level sink current                                          | V <sub>FAULT</sub> = 400 mV                                                      | 4    | 8    | 12   | mA   |
| t <sub>OD</sub>                 | Comparator propagation delay                                          | $R_{pu}$ = 100 kΩ to 5 V;<br>0 to 3.3 V voltage step on CIN<br>50% CIN to 90% OD |      | 350  | 500  | ns   |
| t <sub>CIN-F</sub>              | Comparator triggering to FAULT                                        | 0 to 3.3 V voltage step on CIN;<br>50% CIN to 90% FAULT                          |      | 350  | 500  | ns   |
| t <sub>CINoff</sub>             | Comparator triggering<br>to high/low-side driver<br>propagation delay | 0 to 3.3 V voltage step on CIN 50% CIN to 90% LVG/HVG                            |      | 360  | 510  | ns   |
| t <sub>FCIN</sub>               | Comparator input filter time                                          |                                                                                  | 200  | 300  | 400  | ns   |
| SR                              | Slew rate                                                             | $C_L$ = 1 nF; R <sub>pu</sub> = 1 kΩ to 5 V;<br>90% to 10% OD                    | 4    | 7.7  | 10.3 | V/µs |
| Driver dynar                    | mic characteristics                                                   |                                                                                  |      |      |      |      |
| t <sub>on</sub> <sup>(3)</sup>  | High/low-side driver<br>turn-on propagation<br>delay                  | OUT = 0 V                                                                        |      | 85   |      | ns   |
| t <sub>off</sub> <sup>(3)</sup> | High/low-side driver<br>turn-off propagation<br>delay                 | BOOT = VCC<br>C <sub>L</sub> = 1 nF<br>V <sub>in</sub> = 0 to 3.3 V              |      | 85   |      | ns   |
| t <sub>EN</sub> <sup>(3)</sup>  | Enable to high/low-<br>side driver<br>propagation delay               | see Figure 3                                                                     |      | 345  |      | ns   |
| t <sub>r</sub>                  | Rise time                                                             | C <sub>L</sub> = 1 nF                                                            |      | 120  |      | ns   |
| t <sub>f</sub>                  | Fall time                                                             | C <sub>L</sub> = 1 nF                                                            |      | 50   |      | ns   |

1. The current consumption depends on the firmware loaded in the microcontroller. See STM32G031x8x3 datasheet.www.st.com

2. V<sub>DD</sub> = 3.0 V for values in Typ. columns, all peripherals disabled, cache enabled, prefetch disabled for code. Prefetch and cache enabled when fetching from Flash memory.

- 3. Values provided by characterization, not tested.
- 4. Data tested in production.
- 5. Data guaranteed by design not tested in production.
- 6. This value represents the pad leakage of the I/O itself. The total product pad leakage is provided by this formula:  $I_{Total_lleak\_max} = 10 \ \mu A + [number of I/Os where V_{IN} is applied on the pad] \times I_{lkg}(Max).$
- 7. FT\_e with diode enabled. Input leakage current of FT\_e I/Os with the diode disabled is the same as standard I/Os.
- 8. The comparator is disabled when VCC is in UVLO condition.











#### Figure 5. Deadtime and interlocking waveforms definition





## 6 Device description

The STSPIN32G0601 is a system-in-package providing an integrated solution suitable for driving high-voltage three-phase applications.

## 6.1 Gate driver

The STSPIN32G0601 integrates a triple half-bridge gate driver able to drive N-channel power MOSFETs or IGBTs. The high-side section is supplied by a bootstrapped voltage technique with an integrated bootstrap diode. All the input lines are connected to a pull-down resistor with a typical value of 100 k $\Omega$ .

The high- and low-side outputs of the same half-bridge cannot be simultaneously driven high thanks to an integrated interlocking function.

#### 6.1.1 Inputs and outputs

The device is controlled through the following logic inputs:

- EN: enable input, active high;
- LIN: low-side driver inputs, active low;
- HIN: high-side driver inputs, active low.

#### Table 8. Inputs truth table (applicable when the device is not in UVLO or SmartSD protection)

|              | Input pins |     |     | Output pins |      |  |
|--------------|------------|-----|-----|-------------|------|--|
|              | EN         | LIN | HIN | LVG         | HVG  |  |
|              | L          | Х   | Х   | Low         | Low  |  |
|              | Н          | Н   | Н   | Low         | Low  |  |
|              | Н          | L   | Н   | HIGH        | Low  |  |
|              | Н          | Н   | L   | Low         | HIGH |  |
| Interlocking | Н          | L   | L   | Low         | Low  |  |

#### Note: X : Do not care.

The FAULT and OD pins are open-drain outputs. The FAULT signal is set low in case VCC UVLO is detected, or in case the SmartShutDown comparator triggers an event. It is only used to signal a UVLO or SmartSD activation to external circuits, and its state does not affect the behavior of other functions or circuits inside the driver. The OD behavior is explained in Section 6.1.5.

#### 6.1.2 Deadtime

The deadtime feature, in companion with the interlocking feature, guarantees that driver outputs of the same channel are not high simultaneously and at least a DT time passes between the turn-off of one driver's output and the turn-on of the companion output of the same channel. If a deadtime longer than the internal DT is applied to the LIN and HIN inputs by the external controller, the internal DT is ignored and the outputs follow the deadtime determined by the inputs. Refer to Figure 5 for the deadtime and interlocking waveforms.

## 6.1.3 VCC UVLO protection

Undervoltage protection is available on VCC and BOOT supply pins. In order to avoid intermittent operation, a hysteresis sets the turn-off threshold with respect to the turn-on threshold.

When VCC voltage goes below the V<sub>CCthOFF</sub> threshold, all the outputs are switched off, both LVG and HVG. When VCC voltage reaches the V<sub>CCthON</sub> threshold, the driver returns to normal operation and sets the LVG outputs according to actual input pin status; HVG is also set according to input pin status if the corresponding V<sub>BO</sub> section is not in UVLO condition. The FAULT output is kept low when VCC is in UVLO condition. The following figures show some examples of typical operation conditions.









## 6.1.4 V<sub>BO</sub> UVLO protection

Dedicated undervoltage protection is available on each bootstrap section between BOOTx and OUTx supply pins. In order to avoid intermittent operation, a hysteresis sets the turn-off threshold with respect to the turn-on threshold.

When the  $V_{BO}$  voltage goes below the  $V_{BOthOFF}$  threshold, the HVG output of the corresponding bootstrap section is switched off. When the  $V_{BO}$  voltage reaches the  $V_{BOthON}$  threshold, the device returns to normal operation and the output remains off up to the next input pin transition that requests HVG to turn on.

## 

## Figure 8. V<sub>BO</sub> power-ON and UVLO timing

## 6.1.5 Comparator and Smart shutdown

The STSPIN32G0601 integrates a comparator committed to the fault protection function, thanks to the SmartShutDown (SmartSD) circuit.

The SmartSD architecture allows immediate turn-off of the gate driver outputs in the case of overload or overcurrent condition, by minimizing the propagation delay between the fault detection event and the actual output switch-off. In fact, the time delay between the fault detection and the output turn-off is not dependent on the value of the external components connected to the OD pin, which are only used to set the duration of disable time after the fault.

This provides the possibility to increase the duration of the output disable time after the fault event up to very large values without increasing the delay time of the protection. The duration of the disable time is determined by the values of the external capacitor  $C_{OD}$  and of the optional pull-up resistor connected to the OD pin.

The comparator has an internal voltage reference  $V_{REF}$  connected to the inverting input, while the non-inverting input is available on the CIN pin. The comparator's CIN input can be connected to an external shunt resistor in order to implement a fast and simple overcurrent protection function. The output signal of the comparator is filtered from glitches shorter than  $t_{FCIN}$  and then fed to the SmartSD logic.

If the impulse on the CIN pin is higher than  $V_{REF}$  and wider than  $t_{FCIN}$ , the SmartSD logic is triggered and immediately sets all of the driver outputs to low-level (OFF).

At the same time, FAULT is forced low to signal the event (for example to an MCU input) and OD starts to discharge the external  $C_{OD}$  capacitor used to set the duration of the output disable time of the fault event.

The FAULT pin is released and driver outputs restart following the input pins as soon as the *output disable time* expires.



(1)

(2)

(4)

The overall disable time is composed of two phases:

- The OD *unlatch time* ( $t_1$  in Figure 9), which is the time required to discharge the C<sub>OD</sub> capacitor down to the V<sub>SSDI</sub> threshold. The discharge starts as soon as the SSD comparator is triggered.
- The OD Restart time (t<sub>2</sub> in Figure 9), which is the time required to recharge the C<sub>OD</sub> capacitor up to the V<sub>SSDh</sub> threshold. The recharge of C<sub>OD</sub> starts when the OD internal MOSFET is turned-off, which happens when the fault condition has been removed (CIN < V<sub>REF</sub> C<sub>INhyst</sub>) and the voltage on OD reaches the V<sub>SSDI</sub> threshold. This time normally covers most of the overall output disable time.

If no external pull-up is connected to OD, the external  $C_{OD}$  capacitor is discharged with a time constant defined by  $C_{OD}$  and the internal MOSFET's characteristic (Equation 1), and the Restart time is determined by the internal current source  $I_{OD}$  and by  $C_{OD}$  (Equation 2).

**Equation 1** 

$$\boldsymbol{t}_1 \cong \boldsymbol{R}_{\boldsymbol{O}\boldsymbol{N}_{-}\boldsymbol{O}\boldsymbol{D}} \cdot \boldsymbol{C}_{\boldsymbol{O}\boldsymbol{D}} \cdot \ln\left(\frac{\boldsymbol{V}_{\boldsymbol{O}\boldsymbol{D}}}{\boldsymbol{V}_{\boldsymbol{S}\boldsymbol{S}\boldsymbol{D}\boldsymbol{l}}}\right)$$

Equation 2

$$t_2 \cong \frac{C_{OD} \cdot V_{SSDh}}{I_{OD}} \cdot \ln\left(\frac{V_{SSDl} - V_{OD}}{V_{SSDh} - V_{OD}}\right)$$

Where  $V_{OD} = V_{FLOAT_OD}$ 

In case the OD pin is connected to VCC by an external pull-up resistor  $R_{OD\_ext}$ , the OD discharge time is determined by the external network  $R_{OD\_ext} C_{OD}$  and by the internal MOSFET's  $R_{ON\_OD}$  (Equation 3), while the Restart time is determined by current in  $R_{OD\_ext}$  (Equation 4).

#### **Equation 3**

$$t_{1} \cong C_{OD} \cdot \left( \frac{R_{OD}_{ext}}{R_{ON}_{OD}} \right) \cdot \ln \left( \frac{V_{OD} - V_{on}}{V_{SSDl} - V_{on}} \right)$$
Equation 4
(3)

$$t_2 \cong C_{OD} \cdot R_{OD\_ext} \cdot \ln\left(\frac{V_{SSDl} - V_{OD}}{V_{SSDh} - V_{OD}}\right)$$

where

$$\boldsymbol{V}_{on} = \frac{\boldsymbol{R}_{ON\_OD}}{\boldsymbol{R}_{OD\_ext} + \boldsymbol{R}_{ON\_OD}} \cdot \boldsymbol{V}_{cc} \quad ; \quad \boldsymbol{V}_{OD} = \boldsymbol{V}_{cc}$$





## SMART SHUTDOWN CIRCUIT





## 6.2 Microcontroller unit

The integrated MCU is the STM32G031x8 with the following main characteristics:

- Core: ARM<sup>®</sup> Cortex<sup>®</sup> -M0+ 32-bit CPU, frequency up to 64 MHz
- Memories: 8 KB of SRAM, 64 KB of flash memory
- ADC 12-bit resolution and 0.4 µs sampling time
- 5-channel DMA controller with flexible mapping
- Full set of interfaces: UART, I<sup>2</sup>C, SPI, LPUART
- Note: For more details, refer to the STM32G031x8 datasheet on www.st.com.

## 6.2.1 Memories and boot mode

The device has the following features:

- 8 Kbytes of embedded SRAM
  - The non-volatile memory is divided into two arrays:
    - 64 Kbytes of embedded flash memory for programs and data
    - Option bytes

The flash memory embeds the Error Correction Code (ECC) feature supporting:

- Single error detection and correction.
- Double error detection.
- The address of the ECC fail can be read from the ECC register.
- 1 Kbyte (128 double word) OTP (one-time programmable) bytes for user data. The OTP data cannot be erased and can be written only once.

Flexible protections can be configured thanks to the option bytes:

- Readout protection (RDP) to protect the whole memory with the following options:
  - Level 0: no readout protection.
  - Level 1: memory readout protection; the flash memory cannot be read from or written to if either the debug features are connected or the boot from RAM or bootloader are selected.
  - Level 2: chip readout protection; the debug features (serial wire), the boot from RAM and the bootloader selection are disabled. This selection is irreversible.
- Write protection (WRP): the protected area is protected against erasing and programming.
- Proprietary code readout protection (PCROP): a part of the flash memory can be protected against read and write from third parties.
- Securable memory area: a part of flash memory can be configured by option bytes to be securable.
- At startup, the boot pin and boot selector option bit are used to select one of the three boot options:
- Boot from User flash memory.
- Boot from System Memory.
- Boot from embedded SRAM.

The boot pin is shared with a standard GPIO and can be enabled through the boot selector option bit. The bootloader is located in System Memory. It is used to reprogram the flash memory by one of the following interfaces:

- USART on pins PA9/PA10 or PA2/PA3.
- I<sup>2</sup>C-bus on pins PB6/PB7 or PB10/PB11.

## 6.2.2 Power management

The VDD is the external power supply for the internal regulator and the system analog such as reset, power management and internal clocks. It is provided externally through the VDD/VDDA pin.

The  $V_{DDA}$  is the analog power supply for ADC and the voltage reference buffer. The  $V_{DDA}$  voltage level is identical to the  $V_{DD}$  voltage as it is provided externally through the VDD/VDDA pin.

The V<sub>BAT</sub> is the power supply (through a power switch) for RTC, TAMP, low-speed external 32.768 kHz oscillator, and backup registers when  $V_{DD}$  is not present.  $V_{BAT}$  is provided externally through the  $V_{BAT}$  pin.



 $V_{REF+}$  is the analog peripheral input reference voltage, or the output of the internal voltage reference buffer (when enabled).

- When V<sub>DDA</sub> < 2 V, V<sub>REF+</sub> must be equal to V<sub>DDA</sub>.
- When V<sub>DDA</sub> ≥ 2 V, V<sub>REF+</sub> must be between 2 V and V<sub>DDA</sub>. It can be grounded when the analog peripherals using V<sub>REF+</sub> are not active.

The device has an integrated power-on/power-down (POR/PDR) reset active in all power modes except shutdown and ensures proper operation upon power-on and power-down. It maintains the device in reset when the supply voltage is below the V<sub>POR/PDR</sub> threshold, without the need for an external reset circuit.

Brownout reset (BOR) function allows extra flexibility. It can be enabled and configured through option bytes, by selecting one of four thresholds for rising  $V_{DD}$  and the other four for falling  $V_{DD}$ .

The device also features an embedded programmable voltage detector (PVD) that monitors the V<sub>DD</sub> power supply and compares it to the V<sub>PVD</sub> threshold. It allows generating an interrupt when the V<sub>DD</sub> level crosses the V<sub>PVD</sub> threshold, selectively while falling, while rising, or while falling and rising. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software.

The MCU supports three low-power modes to achieve the best compromise between low power consumption, short startup time and available wake-up sources:

#### Sleep mode

In sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs.

#### Low-power run mode

The low-power run mode is achieved with  $V_{CORE}$  supplied by the low-power regulator to minimize the regulator's operating current.

#### Stop mode

In stop mode the device achieves low power consumption while retaining the content of SRAM and registers.

## Standby mode

The standby mode is used to achieve a very low power consumption with POR/PDR always active in this mode.

The device exits standby mode when an external reset (NRST pin), IWDG reset event, wake-up event (WKUP pin, configurable rising or falling edge) or RTC event (alarm, periodic wake-up, timestamp, tamper), or when a failure is detected on LSE (CSS on LSE).

#### Shutdown mode

The shutdown mode is used to achieve the lowest power consumption. The BOR is not available in shutdown mode. No power voltage monitoring is possible in this mode. Therefore, switching to an RTC domain is not supported.

The device exits shutdown mode upon external reset event (NRST pin), IWDG reset event, wake-up event (WKUP pin, configurable rising or falling edge) or RTC event (alarm, periodic wake-up, timestamp, tamper).



## 6.2.3 Advanced-control timer (TIM1)

The advanced-control timer (TIM1) can be seen as a three-phase PWM multiplexed on six channels. It has complementary PWM outputs with programmable inserted deadtimes.

This timer is used to generate the PWM signal for the three half-bridge gate drivers as shown in Table 9.

#### Table 9. TIM1 channel configuration

| MCU I/O             | Analog IC input/output | TIM1 channel |
|---------------------|------------------------|--------------|
| PB13                | LIN1                   | TIM1_CH1N    |
| PB14                | LIN2                   | TIM1_CH2N    |
| PB15                | LIN3                   | TIM1_CH3N    |
| PA8                 | HIN1                   | TIM1_CH1     |
| PA9                 | HIN2                   | TIM1_CH2     |
| PA10                | HIN3                   | TIM1_CH3     |
| PB12 <sup>(1)</sup> | FAULT                  | TIM1_BKIN    |

1. The PB12 must be configured with internal pull-up since FAULT output is open-drain.



## 7 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

## 7.1 QFN 10x10 72L package information



Figure 10. Package mechanical data

| Table 10. | QFN | package | dimensions |
|-----------|-----|---------|------------|
|-----------|-----|---------|------------|

| Symbol    | Min.      | Nom.      | Max.  |
|-----------|-----------|-----------|-------|
| А         | 0.90      | 0.95      | 1.00  |
| A1        | 0         |           | 0.05  |
| A3        |           | 0.20 Ref. |       |
| b         | 0.15      | 0.20      | 0.25  |
| D         | 9.90      | 10.00     | 10.10 |
| D2        | 5.40      | 5.50      | 5.60  |
| е         |           | 0.50 BSC  |       |
| E         | 9.90      | 10.00     | 10.10 |
| E2        | 5.40      | 5.50      | 5.60  |
| L         | 0.30      | 0.40      | 0.50  |
| К         | 1.85 Ref. |           |       |
| Tolerance |           |           |       |
| ааа       | 0.15      |           |       |
| bbb       | 0.10      |           |       |
| ccc       | 0.10      |           |       |
| ddd       | 0.05      |           |       |
| eee       | 0.08      |           |       |

Note: All dimensions are mm unless otherwise specified.

## 7.2 Suggested land pattern

Note: All dimensions are mm unless otherwise specified.







# 8 Ordering information

## Table 11. Order codes

| Order code       | Package         | Package marking | Packaging     |
|------------------|-----------------|-----------------|---------------|
| STSPIN32G0601Q   | QFN 10 x 10 72L | SPING601Q       | Tray          |
| STSPIN32G0601QTR | QFN 10 x 10 72L | SPING601Q       | Tape and Reel |

## **Revision history**

## Table 12. Document revision history

| Date        | Version | Changes          |
|-------------|---------|------------------|
| 13-Dec-2023 | 1       | Initial release. |



# Contents

| 1    | Desc                  | ription . |                                 | 2    |
|------|-----------------------|-----------|---------------------------------|------|
| 2    | Block                 | diagra    | m                               | 3    |
| 3    | Pin d                 | escripti  | on and connection diagram       | 4    |
| 4    | Elect                 | rical dat | ta                              | 8    |
|      | 4.1                   | Absolute  | e maximum ratings               | 8    |
|      | 4.2                   | Recomr    | mended operating conditions     | 9    |
|      | 4.3                   | Therma    | I data                          | 9    |
| 5    | Elect                 | rical cha | aracteristics                   | .10  |
| 6    | Devic                 | e desci   | ription                         | .15  |
|      | 6.1                   | Gate dri  | iver                            | . 15 |
|      |                       | 6.1.1     | Inputs and outputs              | . 15 |
|      |                       | 6.1.2     | Deadtime                        | . 15 |
|      |                       | 6.1.3     | VCC UVLO protection             | . 15 |
|      |                       | 6.1.4     | V <sub>BO</sub> UVLO protection | . 17 |
|      |                       | 6.1.5     | Comparator and Smart shutdown   | . 17 |
|      | 6.2                   | Microco   | ntroller unit                   | . 20 |
|      |                       | 6.2.1     | Memories and boot mode          | . 20 |
|      |                       | 6.2.2     | Power management                | . 20 |
|      |                       | 6.2.3     | Advanced-control timer (TIM1)   | . 22 |
| 7    | Package information   |           |                                 |      |
|      | 7.1                   | QFN 10    | x10 72L package information     | . 23 |
|      | 7.2                   | Sugges    | ted land pattern                | . 24 |
| 8    | Orde                  | ring info | ormation                        | .25  |
| Revi | i <mark>sion</mark> h | nistory . |                                 | .26  |
| List | of tab                | les       |                                 | .28  |
| List | of figu               | ıres      |                                 | .29  |



# List of tables

| Table 1.  | Legend/abbreviations used in the pin description table                               | . 4 |
|-----------|--------------------------------------------------------------------------------------|-----|
| Table 2.  | Pin description.                                                                     | . 5 |
| Table 3.  | STSPIN32G0601 MCU-Driver internal connections                                        | . 7 |
| Table 4.  | Absolute maximum ratings                                                             | . 8 |
| Table 5.  | Recommended operating conditions.                                                    | . 9 |
| Table 6.  | Thermal data                                                                         | . 9 |
| Table 7.  | Electrical characteristics                                                           | 10  |
| Table 8.  | Inputs truth table (applicable when the device is not in UVLO or SmartSD protection) | 15  |
|           | TIM1 channel configuration                                                           |     |
| Table 10. | QFN package dimensions                                                               | 24  |
| Table 11. | Order codes                                                                          | 25  |
| Table 12. | Document revision history.                                                           | 26  |



# List of figures

| Figure 1.  | STSPIN32G0601 SiP block diagram                | 3  |
|------------|------------------------------------------------|----|
| Figure 2.  | STSPIN32G0601 pin connection (top view)        | 4  |
| Figure 3.  | Propagation delay timing definition            | 13 |
| Figure 4.  | Deadtime timing definitions                    | 13 |
| Figure 5.  | Deadtime and interlocking waveforms definition | 14 |
| Figure 6.  | VCC power ON and UVLO, LVG timing              | 16 |
| Figure 7.  | VCC power ON and UVLO, HVG timing              | 16 |
| Figure 8.  | V <sub>BO</sub> power-ON and UVLO timing       | 17 |
| Figure 9.  | Smart shutdown timing waveforms                | 19 |
| Figure 10. | Package mechanical data                        | 23 |
| Figure 11. | QFN 10x10 72L suggested land pattern.          | 24 |

#### IMPORTANT NOTICE - READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2023 STMicroelectronics – All rights reserved