

#### Is Now Part of



# ON Semiconductor®

# To learn more about ON Semiconductor, please visit our website at www.onsemi.com

Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to <a href="mailto:Fairchild\_questions@onsemi.com">Fairchild\_questions@onsemi.com</a>.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees



December 2011

### **FDMS3610S**

# PowerTrench® Power Stage

#### 25V Asymmetric Dual N-Channel MOSFET

#### **Features**

Q1: N-Channel

- Max  $r_{DS(on)} = 5.0 \text{ m}\Omega$  at  $V_{GS} = 10 \text{ V}$ ,  $I_D = 17.5 \text{ A}$
- Max  $r_{DS(on)} = 5.7 \text{ m}\Omega$  at  $V_{GS} = 4.5 \text{ V}$ ,  $I_D = 16 \text{ A}$

Q2: N-Channel

- Max  $r_{DS(on)}$  = 1.8 m $\Omega$  at  $V_{GS}$  = 10 V,  $I_D$  = 30 A
- Max  $r_{DS(on)}$  = 2.2 m $\Omega$  at  $V_{GS}$  = 4.5 V,  $I_D$  = 27 A
- Low inductance packaging shortens rise/fall times, resulting in lower switching losses
- MOSFET integration enables optimum layout for lower circuit inductance and reduced switch node ringing
- RoHS Compliant

#### **General Description**

This device includes two specialized N-Channel MOSFETs in a dual PQFN package. The switch node has been internally connected to enable easy placement and routing of synchronous buck converters. The control MOSFET (Q1) and synchronous SyncFET (Q2) have been designed to provide optimal power efficiency.

#### **Applications**

- Computing
- Communications
- General Purpose Point of Load
- Notebook VCORE





#### MOSFET Maximum Ratings T<sub>A</sub> = 25 °C unless otherwise noted

| Symbol                            | Parameter                                        |                        | Q1                 | Q2                | Units |
|-----------------------------------|--------------------------------------------------|------------------------|--------------------|-------------------|-------|
| $V_{DS}$                          | Drain to Source Voltage                          |                        | 25                 | 25                | V     |
| $V_{GS}$                          | Gate to Source Voltage                           | (Note 4)               | ±12                | ±12               | V     |
| I <sub>D</sub>                    | Drain Current -Continuous (Package limited)      | T <sub>C</sub> = 25 °C | 30                 | 60                |       |
|                                   | -Continuous                                      | T <sub>A</sub> = 25 °C | 17.5 <sup>1a</sup> | 30 <sup>1b</sup>  | Α     |
|                                   | -Pulsed                                          |                        | 70                 | 120               |       |
| E <sub>AS</sub>                   | Single Pulse Avalanche Energy                    | (Note 3)               | 29                 | 86                | mJ    |
| P <sub>D</sub>                    | Power Dissipation for Single Operation           | T <sub>A</sub> = 25 °C | 2.2 <sup>1a</sup>  | 2.5 <sup>1b</sup> | W     |
|                                   | Power Dissipation for Single Operation           | T <sub>A</sub> = 25 °C | 1.0 <sup>1c</sup>  | 1.0 <sup>1d</sup> | VV    |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range |                        | -55 to             | +150              | °C    |

#### **Thermal Characteristics**

| $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient | 57 <sup>1a</sup>  | 50 <sup>1b</sup>  |      |
|-----------------|-----------------------------------------|-------------------|-------------------|------|
| $R_{\thetaJA}$  | Thermal Resistance, Junction to Ambient | 125 <sup>1c</sup> | 120 <sup>1d</sup> | °C/W |
| $R_{\theta JC}$ | Thermal Resistance, Junction to Case    | 3.0               | 2.2               |      |

#### **Package Marking and Ordering Information**

| Device Marking | Device    | Package  | Reel Size | Tape Width | Quantity   |
|----------------|-----------|----------|-----------|------------|------------|
| 08OD<br>07OD   | FDMS3610S | Power 56 | 13 "      | 12 mm      | 3000 units |

## Electrical Characteristics T<sub>J</sub> = 25 °C unless otherwise noted

| Symbol                                 | Parameter                                 | Test Conditions                                                             | Type     | Min      | Тур      | Max          | Units    |
|----------------------------------------|-------------------------------------------|-----------------------------------------------------------------------------|----------|----------|----------|--------------|----------|
| Off Chara                              | octeristics                               |                                                                             |          |          |          |              |          |
| BV <sub>DSS</sub>                      | Drain to Source Breakdown Voltage         | $I_D = 250 \mu A, V_{GS} = 0 V$<br>$I_D = 1 mA, V_{GS} = 0 V$               | Q1<br>Q2 | 25<br>25 |          |              | V        |
| $\frac{\Delta BV_{DSS}}{\Delta T_{J}}$ | Breakdown Voltage Temperature Coefficient | $I_D$ = 250 $\mu$ A, referenced to 25 °C $I_D$ = 10 mA, referenced to 25 °C | Q1<br>Q2 |          | 12<br>24 |              | mV/°C    |
| I <sub>DSS</sub>                       | Zero Gate Voltage Drain Current           | V <sub>DS</sub> = 20 V, V <sub>GS</sub> = 0 V                               | Q1<br>Q2 |          |          | 1<br>500     | μA<br>μA |
| I <sub>GSS</sub>                       | Gate to Source Leakage Current            | V <sub>GS</sub> = 12 V/-8 V, V <sub>DS</sub> = 0 V                          | Q1<br>Q2 |          |          | ±100<br>±100 | nA<br>nA |

#### **On Characteristics**

| V <sub>GS(th)</sub> | Gate to Source Threshold Voltage | $V_{GS} = V_{DS}, I_{D} = 250 \mu A$                                    | Q1 | 8.0 | 1.2 | 2.0 | V       |
|---------------------|----------------------------------|-------------------------------------------------------------------------|----|-----|-----|-----|---------|
| · GS(III)           | Cate to Course Timeshear Temage  | $V_{GS} = V_{DS}$ , $I_D = 1 \text{ mA}$                                | Q2 | 1.1 | 1.4 | 2.2 |         |
| $\Delta V_{GS(th)}$ | Gate to Source Threshold Voltage | $I_D = 250 \mu A$ , referenced to 25 °C                                 | Q1 |     | -4  |     | mV/°C   |
| $\Delta T_{J}$      | Temperature Coefficient          | I <sub>D</sub> = 10 mA, referenced to 25 °C                             | Q2 |     | -3  |     | IIIV/ C |
|                     |                                  | $V_{GS} = 10 \text{ V}, I_D = 17.5 \text{ A}$                           |    |     | 3.8 | 5.0 |         |
|                     | Drain to Source On Resistance    | $V_{GS} = 4.5 \text{ V}, I_D = 16 \text{ A}$                            | Q1 |     | 4.4 | 5.7 |         |
| r                   |                                  | $V_{GS} = 10 \text{ V}, I_D = 17.5 \text{ A}, T_J = 125 \text{ °C}$     |    |     | 5.4 | 7.0 | mΩ      |
| r <sub>DS(on)</sub> |                                  | $V_{GS} = 10 \text{ V}, I_D = 30 \text{ A}$                             |    |     | 1.5 | 1.8 | 1115.2  |
|                     |                                  | $V_{GS} = 4.5 \text{ V}, I_D = 27 \text{ A}$                            | Q2 |     | 1.8 | 2.2 |         |
|                     |                                  | $V_{GS} = 10 \text{ V}, I_D = 30 \text{ A}, T_J = 125 ^{\circ}\text{C}$ |    |     | 2.1 | 2.7 |         |
| 9 <sub>FS</sub>     | Forward Transconductance         | $V_{DS} = 5 \text{ V}, I_{D} = 17.5 \text{ A}$                          | Q1 |     | 100 |     | S       |
|                     | Forward Transconductance         | $V_{DS} = 5 \text{ V}, I_{D} = 30 \text{ A}$                            | Q2 |     | 240 |     | 3       |

#### **Dynamic Characteristics**

| C <sub>iss</sub> | Input Capacitance            | Q1:<br>V <sub>DS</sub> = 13 V, V <sub>GS</sub> = 0 V, f = 1 MHZ | Q1<br>Q2 | 1570<br>4045 | pF |
|------------------|------------------------------|-----------------------------------------------------------------|----------|--------------|----|
| C <sub>oss</sub> | Output Capacitance           | Q2:                                                             | Q1<br>Q2 | 448<br>946   | pF |
| C <sub>rss</sub> | Reverse Transfer Capacitance | V <sub>DS</sub> = 13 V, V <sub>GS</sub> = 0 V, f = 1 MHZ        | Q1<br>Q2 | 61<br>117    | pF |
| R <sub>g</sub>   | Gate Resistance              |                                                                 | Q1<br>Q2 | 0.4<br>0.9   | Ω  |

#### **Switching Characteristics**

| t <sub>d(on)</sub>  | Turn-On Delay Time            |                                                                        | Q1<br>Q2         | 7<br>11    | ns |
|---------------------|-------------------------------|------------------------------------------------------------------------|------------------|------------|----|
| t <sub>r</sub>      | Rise Time                     | Q1:<br>V <sub>DD</sub> = 13 V, I <sub>D</sub> = 17.5 A, R <sub>G</sub> | EN = 6 Ω Q1 Q2   | 2<br>5     | ns |
| t <sub>d(off)</sub> | Turn-Off Delay Time           | Q2:<br>V <sub>DD</sub> = 13 V, I <sub>D</sub> = 30A, R <sub>GEN</sub>  | Q1<br>Q2         | 23<br>39   | ns |
| t <sub>f</sub>      | Fall Time                     | VDD = 13 V, 10 = 30/1, 11GEN                                           | Q1<br>Q2         | 2 4        | ns |
| Qg                  | Total Gate Charge             | V <sub>GS</sub> = 0 V to 10 V Q1                                       | Q1<br>Q2         | 26<br>59   | nC |
| Qg                  | Total Gate Charge             | $V_{GS} = 0 \text{ V to } 4.5 \text{ V}$ $I_{D} = 17.0 \text{ V}$      | 13 V,<br>.5 A Q2 | 12<br>27   | nC |
| Q <sub>gs</sub>     | Gate to Source Gate Charge    | Q2<br>V <sub>DD</sub> = 1                                              | Q1<br>Q2         | 3.3<br>8.2 | nC |
| Q <sub>gd</sub>     | Gate to Drain "Miller" Charge | I <sub>D</sub> = 30                                                    |                  | 2.7<br>7.6 | nC |

#### **Electrical Characteristics** T<sub>J</sub> = 25 °C unless otherwise noted

**Parameter** 

| Drain-Sc        | ource Diode Characteristics           |                                                                                                                  |    |     |     |     |
|-----------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------|----|-----|-----|-----|
| V               | Source to Drain Diode Forward Voltage | $V_{GS} = 0 \text{ V}, I_S = 17.5 \text{ A}$ (Note 2)                                                            | Q1 | 0.8 | 1.2 | V   |
| V <sub>SD</sub> | Source to Drain Diode Forward Voltage | $V_{GS} = 0 \text{ V}, I_{S} = 17.5 \text{ A}$ (Note 2)<br>$V_{GS} = 0 \text{ V}, I_{S} = 30 \text{ A}$ (Note 2) | Q2 | 0.8 | 1.2 | V   |
|                 | Reverse Recovery Time                 | Q1                                                                                                               | Q1 | 23  |     |     |
| <sup>L</sup> rr | Reverse Recovery Time                 | $I_F = 17.5 \text{ A}, \text{ di/dt} = 100 \text{ A/}\mu\text{s}$                                                | Q2 | 28  |     | ns  |
| 0               | Payoroa Pagayary Chargo               | Q2                                                                                                               | Q1 | 9   |     | nC  |
| Q <sub>rr</sub> | Reverse Recovery Charge               | $I_F = 30 \text{ A}, \text{ di/dt} = 300 \text{ A/}\mu\text{s}$                                                  | Q2 | 28  |     | iiC |

**Test Conditions** 

#### Notes:

Symbol

 $1.R_{\theta,JA}$  is determined with the device mounted on a 1 in<sup>2</sup> pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR-4 material.  $R_{\theta,JC}$  is guaranteed by design while  $R_{\theta,CA}$  is determined by the user's board design.



a. 57 °C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper



b. 50 °C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper

Type

Min

Typ

Max Units



c. 125 °C/W when mounted on a minimum pad of 2 oz copper



d. 120 °C/W when mounted on a minimum pad of 2 oz copper

- 2 Pulse Test: Pulse Width < 300  $\mu$ s, Duty cycle < 2.0%.
- 3. Q1 : E<sub>AS</sub> of 29 mJ is based on starting  $T_J = 25$   $^{o}C$ ; N-ch: L = 1.2 mH,  $I_{AS} = 7$  A,  $V_{DD} = 23$  V,  $V_{GS} = 10$  V. 100% test at L = 0.1 mH,  $I_{AS} = 16$  A. Q2: E<sub>AS</sub> of 86 mJ is based on starting  $T_J = 25$   $^{o}C$ ; N-ch: L = 0.6 mH,  $I_{AS} = 17$  A,  $V_{DD} = 23$  V,  $V_{GS} = 10$  V. 100% test at L = 0.1 mH,  $I_{AS} = 31$  A.
- 4. As an N-ch device, the negative Vgs rating is for low duty cycle pulse occurrence only. No continuous rating is implied.

#### Typical Characteristics (Q1 N-Channel) T<sub>J</sub> = 25°C unless otherwise noted



Figure 1. On Region Characteristics



Figure 3. Normalized On Resistance vs Junction Temperature



Figure 5. Transfer Characteristics



Figure 2. Normalized On-Resistance vs Drain Current and Gate Voltage



Figure 4. On-Resistance vs Gate to Source Voltage



Figure 6. Source to Drain Diode Forward Voltage vs Source Current

#### Typical Characteristics (Q1 N-Channel) T<sub>J</sub> = 25°C unless otherwise noted



Figure 7. Gate Charge Characteristics



Figure 9. Unclamped Inductive Switching Capability



Figure 11. Forward Bias Safe Operating Area



Figure 8. Capacitance vs Drain to Source Voltage



Figure 10. Maximum Continuous Drain Current vs Case Temperature



Figure 12. Single Pulse Maximum Power Dissipation

### Typical Characteristics (Q1 N-Channel) $T_J = 25$ °C unless otherwise noted



Figure 13. Junction-to-Ambient Transient Thermal Response Curve

## Typical Characteristics (Q2 N-Channel) T<sub>J</sub> = 25 °C unless otherwise noted



Figure 14. On-Region Characteristics



Figure 15. Normalized on-Resistance vs Drain Current and Gate Voltage



Figure 16. Normalized On-Resistance vs Junction Temperature



Figure 17. On-Resistance vs Gate to Source Voltage



Figure 18. Transfer Characteristics



Figure 19. Source to Drain Diode Forward Voltage vs Source Current

## Typical Characteristics (Q2 N-Channel) T<sub>J</sub> = 25°C unless otherwise noted



Figure 20. Gate Charge Characteristics



Figure 22. Unclamped Inductive Switching Capability

t<sub>AV</sub>, TIME IN AVALANCHE (ms)

0.1

100

10

1000



Figure 24. Forward Bias Safe Operating Area



Figure 21. Capacitance vs Drain to Source Voltage



Figure 23. Maximum Continuous Drain Current vs Case Temperature



Figure 25. Single Pulse Maximum Power Dissipation

1 -0.001

0.01

# Typical Characteristics (Q2 N-Channel) $T_J = 25$ °C unless otherwise noted



Figure 26. Junction-to-Ambient Transient Thermal Response Curve

#### Typical Characteristics (continued)

# SyncFET Schottky body diode Characteristics

Fairchild's SyncFET process embeds a Schottky diode in parallel with PowerTrench MOSFET. This diode exhibits similar characteristics to a discrete external Schottky diode in parallel with a MOSFET. Figure 27 shows the reverse recovery characteristic of the FDMS3610S.

Schottky barrier diodes exhibit significant leakage at high temperature and high reverse voltage. This will increase the power in the device.



Figure 27. FDMS3610S SyncFET body diode reverse recovery characteristic



Figure 28. SyncFET body diode reverse leakage versus drain-source voltage







RECOMMENDED LAND PATTERN FOR SAWN / PUNCHED TYPE



8X
0.08 C
1.10
0.90
0.35
0.05
C
0.00
SEATING
PLANE

DETAIL 'A'
(SCALE: 2X)

BOTTOM VIEW
OPTION - A (SAWN TYPE)





**OPTION - B (PUNCHED TYPE)** 

NOTES: UNLESS OTHERWISE SPECIFIED

- A) PACKAGE STANDARD REFERENCE: JEDEC REGISTRATION, MO-240, VARIATION AA.
- B) ALL DIMENSIONS ARE IN MILLIMETERS.
- C) DIMENSIONS DO NOT INCLUDE BURRS OR MOLD FLASH. MOLD FLASH OR BURRS DOES NOT EXCEED 0.10MM.
- D) DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- E) IT IS RECOMMENDED TO HAVE NO TRACES OR VIAS WITHIN THE KEEP OUT AREA.
- F) DRAWING FILE NAME: PQFN08EREV6.
- G) FAIRCHILD SEMICONDUCTOR

ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hol

Phone: 81-3-5817-1050

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative