# <u>LDO Regulator</u> - Ultra Low I<sub>q,</sub> Enable, Reset

## 350 mA

The NCV8772 is 350 mA LDO regulator with integrated reset functions dedicated for microprocessor applications. Its robustness allows NCV8772 to be used in severe automotive environments. Ultra low quiescent current as low as 24  $\mu A$  typical makes it suitable for applications permanently connected to battery requiring ultra low quiescent current with or without load. This feature is especially critical when modules remain in active mode when ignition is off. The Enable function can be used for further decrease of quiescent current in shutdown mode to 1  $\mu A$ . The NCV8772 contains protection functions as current limit, thermal shutdown and reverse output current protection.

#### **Features**

- Output Voltage Options: 3.3 V and 5 V
- Output Voltage Accuracy: ±1.5% (T<sub>J</sub> = 25°C to 125°C)
- Output Current up to 350 mA
- Ultra Low Quiescent Current: typ 24 μA (max 30 μA)
- Very Wide Range of Cout and ESR Values for Stability
- Enable Function
  - 1 µA Max Quiescent Current when disabled
- Microprocessor Compatible Control Functions:
  - Reset with Adjustable Power-On Delay
- Wide Input Voltage Operation Range: up to 40 V
- Protection Features
  - Current Limitation
  - Thermal Shutdown
  - Reverse Output Current Protection
- These are Pb-Free Devices

## **Typical Applications**

- Body Control Module
- Instruments and Clusters
- Occupant Protection and Comfort
- Powertrain



Figure 1. Typical Application Schematic



## ON Semiconductor®

http://onsemi.com

#### MARKING DIAGRAMS



DPAK-5 DT SUFFIX CASE 175AA





D<sup>2</sup>PAK-5 D5S SUFFIX CASE 936A





D<sup>2</sup>PAK-7 D7S SUFFIX CASE 936AB



y = Timing and Reset Threshold Option

x, xx = Voltage Option A = Assembly Location

WL, L = Wafer Lot
 Y = Year
 WW = Work Week
 G = Pb-Free Package

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 14 of this data sheet.



- \* 5 V OPTION ONLY
- \*\* D2PAK-7 ONLY

Figure 2. Simplified Block Diagram

### **PIN CONNECTIONS**



Figure 3. Pin Connections

## PIN FUNCTION DESCRIPTION

| Pin No.<br>DPAK-5 | Pin No. |                  |                                                                                                                                                                                                                                                                                             |
|-------------------|---------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D2PAK-5           | D2PAK-7 | Pin Name         | Description                                                                                                                                                                                                                                                                                 |
| 1                 | 1       | V <sub>in</sub>  | Positive Power Supply Input. Connect 0.1 μF capacitor to ground.                                                                                                                                                                                                                            |
| 2                 | 2       | RO               | Reset Output. 30 k $\Omega$ internal Pull-up resistor connected to $V_{out}$ . RO goes Low when $V_{out}$ drops by more than 7% (typ) from its nominal value (for NCV8772y devices with y = 1,2,3,) or more than 10% (typ) from its nominal value (for NCV8772y devices with y = A, B, C,). |
| -                 | 3       | NC               | Not Connected                                                                                                                                                                                                                                                                               |
| 3, TAB            | 4, TAB  | GND              | Power Supply Ground.                                                                                                                                                                                                                                                                        |
| 4                 | 5       | EN               | Enable Input. Low level disables the IC.                                                                                                                                                                                                                                                    |
| -                 | 6       | DT               | Reset Delay Time Select. Short to GND or connected to V <sub>out</sub> to select time.                                                                                                                                                                                                      |
| 5                 | 7       | V <sub>out</sub> | Regulated Output Voltage. Connect 1 $\mu\text{F}$ capacitor with ESR < 100 $\Omega$ to ground.                                                                                                                                                                                              |

<sup>\*\*\*</sup> Pull-Down Resistor (typ 150 k $\Omega$ ) active only in Reset State

#### **ABSOLUTE MAXIMUM RATINGS**

| Rating                               |                             | Symbol           | Min        | Max             | Unit |
|--------------------------------------|-----------------------------|------------------|------------|-----------------|------|
| Input Voltage (Note 1)               | DC<br>Transient, t < 100 ms | V <sub>in</sub>  | -0.3<br>-  | 40<br>45        | V    |
| Input Current                        |                             | I <sub>in</sub>  | -5         | -               | mA   |
| Output Voltage (Note 2)              |                             | V <sub>out</sub> | -0.3       | 5.5             | V    |
| Output Current                       |                             | I <sub>out</sub> | -3         | Current Limited | mA   |
| Enable Input Voltage                 | DC<br>Transient, t < 100 ms | V <sub>EN</sub>  | -0.3<br>-  | 40<br>45        | V    |
| Enable Input Current                 |                             | I <sub>EN</sub>  | -1         | 1               | mA   |
| DT (Reset Delay Time Select) Voltage |                             | $V_{DT}$         | -0.3       | 5.5             | V    |
| DT (Reset Delay Time Select) Current |                             | I <sub>DT</sub>  | -1         | 1               | mA   |
| Reset Output Voltage                 |                             | $V_{RO}$         | -0.3       | 5.5             | V    |
| Reset Output Current                 |                             | I <sub>RO</sub>  | -3         | 3               | mA   |
| Junction Temperature                 |                             | TJ               | -40        | 150             | °C   |
| Storage Temperature                  |                             | T <sub>STG</sub> | <b>-55</b> | 150             | °C   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

- 1. Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area.
- 2. 5.5 V or (V<sub>in</sub> + 0.3 V) (whichever is lower).

### ESD CAPABILITY (Note 3)

| Rating                               | Symbol             | Min  | Max | Unit |
|--------------------------------------|--------------------|------|-----|------|
| ESD Capability, Human Body Model     | ESD <sub>HBM</sub> | -2   | 2   | kV   |
| ESD Capability, Machine Model        | ESD <sub>MM</sub>  | -200 | 200 | V    |
| ESD Capability, Charged Device Model | ESD <sub>CDM</sub> | -1   | 1   | kV   |

- 3. This device series incorporates ESD protection and is tested by the following methods: ESD Human Body Model tested per AEC-Q100-002 (JS-001-2010)

  - ESD Machine Model tested per AEC-Q100-003 (EIA/JESD22-A115)
  - ESD Charge Device Model tested per AEC-Q100-011 (EIA/JESD22-C101)

#### LEAD SOLDERING TEMPERATURE AND MSL (Note 4)

| Rating                                                                | Symbol           | Min | Max         | Unit |
|-----------------------------------------------------------------------|------------------|-----|-------------|------|
| Moisture Sensitivity Level DPAK-5 D2PAK-5 D2PAK-7                     | MSL              | -   | 1<br>1<br>3 | -    |
| Lead Temperature Soldering Reflow (SMD Styles Only), Pb-Free Versions | T <sub>SLD</sub> | -   | 265 peak    | °C   |

<sup>4.</sup> For more information, please refer to our Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

## THERMAL CHARACTERISTICS (Note 5)

| Rating                                                                                                                     | Symbol                               | Value     | Unit |
|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-----------|------|
| Thermal Characteristics, DPAK-5 Thermal Resistance, Junction-to-Air (Note 6) Thermal Reference, Junction-to-Case (Note 6)  | R <sub>θJA</sub><br>R <sub>ΨJC</sub> | 56<br>8.4 | °C/W |
| Thermal Characteristics, D2PAK-5 Thermal Resistance, Junction-to-Air (Note 6) Thermal Reference, Junction-to-Case (Note 6) | R <sub>θJA</sub><br>R <sub>ΨJC</sub> | 53<br>8.4 | °C/W |
| Thermal Characteristics, D2PAK-7 Thermal Resistance, Junction-to-Air (Note 6) Thermal Reference, Junction-to-Case (Note 6) | R <sub>θJA</sub><br>R <sub>ΨJC</sub> | 51<br>8.4 | °C/W |

- 5. Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area.
- 6. Values based on copper area of 645 mm<sup>2</sup> (or 1 in<sup>2</sup>) of 1 oz copper thickness and FR4 PCB substrate.

#### **RECOMMENDED OPERATING RANGE** (Note 7)

| Rating                 | Symbol          | Min | Max | Unit |
|------------------------|-----------------|-----|-----|------|
| Input Voltage (Note 8) | V <sub>in</sub> | 4.5 | 40  | V    |
| Junction Temperature   | $T_J$           | -40 | 150 | °C   |

<sup>7.</sup> Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area.

**ELECTRICAL CHARACTERISTICS**  $V_{in}$  = 13.2 V,  $V_{EN}$  = 3 V,  $C_{in}$  = 0.1  $\mu$ F,  $C_{out}$  = 1  $\mu$ F, for typical values  $T_J$  = 25°C, for min/max values  $T_J$  = -40°C to 150°C; unless otherwise noted. (Notes 9 and 10)

| Parameter                                      | Test Conditions                                                                                                                                                                                                                                                                                               | Symbol                  | Min                                    | Тур                      | Max                                   | Unit    |
|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|----------------------------------------|--------------------------|---------------------------------------|---------|
| REGULATOR OUTPUT                               | •                                                                                                                                                                                                                                                                                                             |                         |                                        |                          | •                                     |         |
|                                                | $I_{\rm J} = 25~{\rm ^{\circ}C}$ to 125 ${\rm ^{\circ}C}$ V <sub>in</sub> = 4.5 V to 16 V, I <sub>out</sub> = 0.1 mA to 200 mA V <sub>in</sub> = 5.575 V to 16 V, I <sub>out</sub> = 0.1 mA to 200 mA                                                                                                         | V <sub>out</sub>        | 3.2505<br>4.925<br>(-1.5 %)            | 3.3<br>5.0               | 3.3495<br>5.075<br>(+1.5%)            | V       |
|                                                | $^{\prime}$ V <sub>in</sub> = 4.5 V to 40 V, I <sub>out</sub> = 0.1 mA to 200 mA V <sub>in</sub> = 4.5 V to 16 V, I <sub>out</sub> = 0.1 mA to 350 mA $^{\prime}$ V <sub>in</sub> = 5.6 V to 40 V, I <sub>out</sub> = 0.1 mA to 200 mA V <sub>in</sub> = 5.975 V to 16 V, I <sub>out</sub> = 0.1 mA to 350 mA | V <sub>out</sub>        | 3.234<br>3.234<br>4.9<br>4.9<br>(-2 %) | 3.3<br>3.3<br>5.0<br>5.0 | 3.366<br>3.366<br>5.1<br>5.1<br>(+2%) | V       |
| Output Voltage (Accuracy %) 3.3 \ 5.0 \        | $T_J = -40^{\circ}\text{C}$ to 125°C<br>$V_{in} = 4.5 \text{ V}$ to 28 V, $I_{out} = 0$ mA to 350 mA<br>$V_{in} = 5.975 \text{ V}$ to 28 V, $I_{out} = 0$ mA to 350 mA                                                                                                                                        | V <sub>out</sub>        | 3.234<br>4.9<br>(-2 %)                 | 3.3<br>5.0               | 3.366<br>5.1<br>(+2%)                 | V       |
| Line Regulation 3.3 \ 5.0 \                    | V <sub>in</sub> = 4.5 V to 28 V, I <sub>out</sub> = 5 mA<br>V <sub>in</sub> = 6 V to 28 V, I <sub>out</sub> = 5 mA                                                                                                                                                                                            | Reg <sub>line</sub>     | -20                                    | 0                        | 20                                    | mV      |
| Load Regulation                                | I <sub>out</sub> = 0.1 mA to 350 mA                                                                                                                                                                                                                                                                           | Reg <sub>load</sub>     | -35                                    | 10                       | 35                                    | mV      |
| Dropout Voltage (Note 11) 5.0 \                | / I <sub>out</sub> = 200 mA<br>I <sub>out</sub> = 350 mA                                                                                                                                                                                                                                                      | V <sub>DO</sub>         | -                                      | 250<br>440               | 500<br>875                            | mV      |
| Output Capacitor for Stability (Note 12)       | I <sub>out</sub> = 0 mA to 350 mA                                                                                                                                                                                                                                                                             | C <sub>out</sub><br>ESR | 1<br>0.01                              | -<br>-                   | 100<br>100                            | μF<br>Ω |
| DISABLE AND QUIESCENT CURREN                   | TS                                                                                                                                                                                                                                                                                                            | •                       |                                        |                          |                                       |         |
| Disable Current                                | V <sub>EN</sub> = 0 V, T <sub>J</sub> < 85°C                                                                                                                                                                                                                                                                  | I <sub>DIS</sub>        | -                                      | -                        | 1                                     | μΑ      |
| Quiescent Current ( $I_q = I_{in} - I_{out}$ ) | $I_{out} = 0.1 \text{ mA, } T_J = 25^{\circ}\text{C}$<br>$I_{out} = 0.1 \text{ mA to } 350 \text{ mA, } T_J \le 125^{\circ}\text{C}$                                                                                                                                                                          | Iq                      | 1                                      | 24<br>-                  | 29<br>30                              | μΑ      |
| CURRENT LIMIT PROTECTION                       |                                                                                                                                                                                                                                                                                                               |                         |                                        |                          |                                       |         |
| Current Limit                                  | V <sub>out</sub> = 0.96 x V <sub>out_nom</sub>                                                                                                                                                                                                                                                                | I <sub>LIM</sub>        | 400                                    | -                        | 1100                                  | mA      |
| Short Circuit Current Limit                    | V <sub>out</sub> = 0 V                                                                                                                                                                                                                                                                                        | I <sub>SC</sub>         | 400                                    |                          | 1100                                  | mA      |
| REVERSE OUTPUT CURRENT PROT                    | ECTION                                                                                                                                                                                                                                                                                                        |                         |                                        |                          |                                       |         |
| Reverse Output Current Protection              | V <sub>EN</sub> = 0 V, I <sub>out</sub> = -1 mA                                                                                                                                                                                                                                                               | V <sub>out_rev</sub>    | -                                      | 2                        | 5.5                                   | V       |
| PSRR                                           |                                                                                                                                                                                                                                                                                                               | _                       |                                        |                          |                                       |         |
| Power Supply Ripple Rejection (Note 12)        | f = 100 Hz, 0.5 V <sub>pp</sub>                                                                                                                                                                                                                                                                               | PSRR                    | _                                      | 60                       | -                                     | dB      |

<sup>9.</sup> Refer to ABSOLUTE MAXIMUM RATINGS and APPLICATION INFORMATION for Safe Operating Area.

<sup>8.</sup> Minimum  $V_{in}$  = 4.5 V or  $(V_{out} + V_{DO})$ , whichever is higher.

<sup>10.</sup> Performance guaranteed over the indicated operating temperature range by design and/or characterization tested at  $T_A \approx T_J$ . Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible.

<sup>11.</sup> Measured when output voltage falls 100 mV below the regulated voltage at  $V_{in}$  = 13.2 V.

<sup>12.</sup> Values based on design and/or characterization.

<sup>13.</sup> See APPLICATION INFORMATION section for Reset Thresholds and Reset Delay Time Options

**ELECTRICAL CHARACTERISTICS**  $V_{in}$  = 13.2 V,  $V_{EN}$  = 3 V,  $C_{in}$  = 0.1  $\mu$ F,  $C_{out}$  = 1  $\mu$ F, for typical values  $T_J$  = 25°C, for min/max values  $T_J = -40$ °C to 150°C; unless otherwise noted. (Notes 9 and 10)

| Parameter                                                 | Test Conditions                                                                                                                                                         | Symbol              | Min                   | Тур                  | Max                   | Unit              |
|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------|----------------------|-----------------------|-------------------|
| ENABLE THRESHOLDS                                         |                                                                                                                                                                         |                     |                       | •                    |                       |                   |
| Enable Input Threshold Voltage<br>Logic Low<br>Logic High |                                                                                                                                                                         | V <sub>th(EN)</sub> | _<br>2.5              | _<br>_               | 0.8                   | V                 |
| Enable Input Current<br>Logic High<br>Logic Low           | V <sub>EN</sub> = 5 V<br>V <sub>EN</sub> = 0 V, T <sub>J</sub> < 85°C                                                                                                   | I <sub>EN_ON</sub>  | 1 1                   | 3<br>0.5             | 5<br>1                | μΑ                |
| DT (RESET DELAY TIME SELECT) - D                          | 2PAK-7 ONLY                                                                                                                                                             |                     |                       |                      |                       |                   |
| DT Threshold Voltage<br>Logic Low<br>Logic High           |                                                                                                                                                                         | V <sub>th(DT)</sub> | _<br>2.0              | _<br>_               | 0.8                   | V                 |
| DT Input Current                                          | V <sub>DT</sub> = 5 V                                                                                                                                                   | I <sub>DT</sub>     | _                     | -                    | 1.0                   | μΑ                |
| RESET OUTPUT RO                                           |                                                                                                                                                                         |                     |                       |                      |                       |                   |
| Input Voltage Reset Threshold 3.3 V                       | V <sub>in</sub> decreasing, V <sub>out</sub> > V <sub>RT</sub>                                                                                                          | V <sub>in_RT</sub>  | ı                     | 3.8                  | 4.2                   | V                 |
| 5.0 V<br>(NCV8772y) where y = A,B,C, 3.3 V                | $\begin{aligned} &V_{out} \text{ decreasing} \\ &V_{in} > 4.5 \text{ V} \\ &V_{in} > 5.5 \text{ V} \\ &V_{in} > 4.5 \text{ V} \\ &V_{in} > 5.5 \text{ V} \end{aligned}$ | V <sub>RT</sub>     | 90<br>90<br>87<br>87  | 93<br>93<br>90<br>90 | 96<br>96<br>93<br>93  | %V <sub>out</sub> |
| Reset Hysteresis                                          |                                                                                                                                                                         | $V_{RH}$            | -                     | 2.0                  | -                     | %V <sub>out</sub> |
| Maximum Reset Sink Current 3.3 V 5.0 V                    | V <sub>out</sub> = 3 V, V <sub>RO</sub> = 0.25 V<br>V <sub>out</sub> = 4.5 V, V <sub>RO</sub> = 0.25 V                                                                  | I <sub>ROmax</sub>  | 1.3<br>1.75           | -<br>-               | -<br>-                | mA                |
| Reset Output Low Voltage                                  | V <sub>out</sub> > 1 V, I <sub>RO</sub> < 200 μA                                                                                                                        | V <sub>ROL</sub>    | -                     | 0.15                 | 0.25                  | ٧                 |
| Reset Output High Voltage 5.0 V                           |                                                                                                                                                                         | V <sub>ROH</sub>    | 4.5                   | -                    | _                     | V                 |
| Reset High Level Leakage Current 3.3 V                    |                                                                                                                                                                         | I <sub>ROLK</sub>   | -                     | -                    | 1.0                   | μΑ                |
| Integrated Reset Pull-up Resistor 5.0 V                   |                                                                                                                                                                         | R <sub>RO</sub>     | 15                    | 30                   | 50                    | kΩ                |
| Reset Delay Time (DPAK-5, D2PAK-5) (Note 13)              | Min Available Time<br>Max Available Time                                                                                                                                | t <sub>RD</sub>     | 6.4<br>102.4<br>(20%) | 8.0<br>128           | 9.6<br>153.6<br>(20%) | ms                |
| Reset Delay Time (D2PAK-7)<br>(Note 13)                   | Min Available Time, DT connected to GND Max Available Time, DT connected to V <sub>out</sub>                                                                            | t <sub>RD</sub>     | 3.2<br>102.4<br>(20%) | 4.0<br>128           | 4.8<br>153.6<br>(20%) | ms                |
| Reset Reaction Time (see Figure 33)                       |                                                                                                                                                                         | t <sub>RR</sub>     | 16                    | 25                   | 38                    | μs                |
| THERMAL SHUTDOWN                                          |                                                                                                                                                                         | •                   |                       |                      |                       |                   |
| Thermal Shutdown Temperature (Note 12)                    |                                                                                                                                                                         | T <sub>SD</sub>     | 150                   | 175                  | 195                   | °C                |
| Thermal Shutdown Hysteresis (Note 12)                     |                                                                                                                                                                         | T <sub>SH</sub>     | -                     | 25                   | _                     | °C                |

<sup>9.</sup> Refer to ABSOLUTE MAXIMUM RATINGS and APPLICATION INFORMATION for Safe Operating Area.

<sup>10.</sup> Performance guaranteed over the indicated operating temperature range by design and/or characterization tested at  $T_A \approx T_J$ . Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible.

<sup>11.</sup> Measured when output voltage falls 100 mV below the regulated voltage at  $V_{in}$  = 13.2 V.

<sup>12.</sup> Values based on design and/or characterization.

13. See APPLICATION INFORMATION section for Reset Thresholds and Reset Delay Time Options

#### **TYPICAL CHARACTERISTICS**



300  $I_{out} = 0 \text{ mA}$  $T_J = 25^{\circ}C$ Iq, QUIESCENT CURRENT (µA) 250 200 150 100 50 0 5 10 15 20 25 30 35 0 40 V<sub>in</sub>, INPUT VOLTAGE (V)

Figure 4. Quiescent Current vs. Temperature

Figure 5. Quiescent Current vs. Input Voltage



Figure 6. Quiescent Current vs. Output Current



Figure 7. Output Voltage vs. Temperature (5 V Option)

Figure 8. Output Voltage vs. Temperature (3.3 V Option)

60

80

V<sub>in</sub> = 1'3.2 V

 $I_{out} = 100 \ \mu A$ 

100 120 140 160



Figure 9. Output Voltage vs. Input Voltage (5 V Option)



Figure 10. Output Voltage vs. Input Voltage (3.3 V Option)



Figure 11. Dropout vs. Output Current (5 V Option)



Figure 12. Dropout vs. Temperature (5 V Option)



Figure 13. Output Current Limit vs. Input Voltage (5 V Option)



Figure 14. Output Current Limit vs. Input Voltage (3.3 V Option)



Figure 15. Output Current Limit vs. Temperature (5 V Option)



Figure 16. Output Current Limit vs. Temperature (3.3 V Option)



Figure 17. C<sub>out</sub> ESR Stability Region vs. Output Current







 $\label{eq:Vin} V_{in}, \text{INPUT VOLTAGE (V)}$  Figure 28. Disable Current vs. Input Voltage



Figure 29. Enable Current vs. Enable Voltage



3.18  $V_{in} = 13.2 \text{ V}$ 3.16 V<sub>RT</sub>, RESET THRESHOLD (V) 3.14 3.12 3.10 3.08 3.06 3.02 -40 -20 0 20 40 60 80 100 120 140 160 T<sub>J</sub>, JUNCTION TEMPERATURE (°C)

Figure 30. Reset Threshold vs. Temperature (5 V Option)

Figure 31. Reset Threshold vs. Temperature (3.3 V Option)



Figure 32. Reset Delay Time vs. Temperature



Figure 33. Reset Function and Timing Diagram

#### **DEFINITIONS**

#### General

All measurements are performed using short pulse low duty cycle techniques to maintain junction temperature as close as possible to ambient temperature.

#### **Output voltage**

The output voltage parameter is defined for specific temperature, input voltage and output current values or specified over Line, Load and Temperature ranges.

#### Line Regulation

The change in output voltage for a change in input voltage measured for specific output current over operating ambient temperature range.

#### **Load Regulation**

The change in output voltage for a change in output current measured for specific input voltage over operating ambient temperature range.

#### **Dropout Voltage**

The input to output differential at which the regulator output no longer maintains regulation against further reductions in input voltage. It is measured when the output drops 100 mV below its nominal value. The junction temperature, load current, and minimum input supply requirements affect the dropout level.

#### **Quiescent and Disable Currents**

Quiescent Current  $(I_q)$  is the difference between the input current (measured through the LDO input pin) and the output load current. If Enable pin is set to LOW the regulator reduces its internal bias and shuts off the output, this term is called the disable current  $(I_{DIS})$ .

#### **Current Limit and Short Circuit Current Limit**

Current Limit is value of output current by which output voltage drops below 96% of its nominal value. Short Circuit Current Limit is output current value measured with output of the regulator shorted to ground.

#### **PSRR**

Power Supply Rejection Ratio is defined as ratio of output voltage and input voltage ripple. It is measured in decibels (dB).

#### **Line Transient Response**

Typical output voltage overshoot and undershoot response when the input voltage is excited with a given slope.

#### **Load Transient Response**

Typical output voltage overshoot and undershoot response when the output current is excited with a given slope between low-load and high-load conditions.

#### **Thermal Protection**

Internal thermal shutdown circuitry is provided to protect the integrated circuit in the event that the maximum junction temperature is exceeded. When activated at typically 175°C, the regulator turns off. This feature is provided to prevent failures from accidental overheating.

#### **Maximum Package Power Dissipation**

The power dissipation level is maximum allowed power dissipation for particular package or power dissipation at which the junction temperature reaches its maximum operating value, whichever is lower.

#### **APPLICATIONS INFORMATION**

The NCV8772 regulator is self-protected with internal thermal shutdown and internal current limit. Typical characteristics are shown in Figure 4 to Figure 33.

#### Input Decoupling (Cin)

A ceramic or tantalum  $0.1~\mu F$  capacitor is recommended and should be connected close to the NCV8772 package. Higher capacitance and lower ESR will improve the overall line and load transient response.

If extremely fast input voltage transients are expected then appropriate input filter must be used in order to decrease rising and/or falling edges below 50 V/ $\mu$ s for proper operation. The filter can be composed of several capacitors in parallel.

## **Output Decoupling (Cout)**

The NCV8772 is a stable component and does not require a minimum Equivalent Series Resistance (ESR) for the output capacitor. Stability region of ESR vs Output Current is shown in Figure 17. The minimum output decoupling value is 1  $\mu F$  and can be augmented to fulfill stringent load transient requirements. The regulator works with ceramic chip capacitors as well as tantalum devices. Larger values improve noise rejection and load regulation transient response.

### **Enable Operation**

The Enable pin will turn the regulator on or off. The threshold limits are covered in the electrical characteristics table in this datasheet.

#### **Reset Operation**

A reset signal is provided on the Reset Output (RO) pin to provide feedback to the microprocessor of an out of regulation condition. The timing diagram of reset function is shown in Figure 33. This is in the form of a logic signal on RO. Output voltage conditions below the RESET threshold cause RO to go low. The RO integrity is maintained down to  $V_{out}$  = 1.0 V. For 5 V voltage option, the Reset Output (RO) circuitry includes internal pull–up (30 k $\Omega$ ) connected to the output ( $V_{out}$ ) No external pull–up is necessary.

# RESET DELAY AND RESET THRESHOLD OPTIONS (DPAK-5 AND D2PAK-5)

|                           | Reset Delay Time | Reset Threshold |
|---------------------------|------------------|-----------------|
| NCV87721DT<br>NCV87721D5S | 8 ms             | 93%             |
| NCV87722DT<br>NCV87722D5S | 16 ms            | 93%             |
| NCV87723DT<br>NCV87723D5S | 32 ms            | 93%             |
| NCV87724DT<br>NCV87724D5S | 64 ms            | 93%             |
| NCV87725DT<br>NCV87725D5S | 128 ms           | 93%             |
| NCV8772ADT<br>NCV8772AD5S | 8 ms             | 90%             |
| NCV8772BDT<br>NCV8772BD5S | 16 ms            | 90%             |
| NCV8772CDT<br>NCV8772CD5S | 32 ms            | 90%             |
| NCV8772DDT<br>NCV8772DD5S | 64 ms            | 90%             |
| NCV8772EDT<br>NCV8772ED5S | 128 ms           | 90%             |

NOTE: The timing values can be selected from the following list: 8, 16, 32, 64, 128 ms. Contact factory for options not included in ORDERING INFORMATION table on page 14.

#### Reset Delay Time Select (D2PAK-7 only)

Selection of the NCV8772yD7S devices and the state of the DT pin determines the available Reset Delay times. The part is designed for use with DT tied to ground or  $V_{out}$ , but may be controlled by any logic signal which provides a threshold between 0.8 V and 2 V. The default condition for an open DT pin is the slower Reset time (DT = GND condition). Times are in pairs and are highlighted in the chart below. Consult factory for availability. The Delay Time select (DT) pin is logic level controlled and provides Reset Delay time per the chart. Note the DT pin is sampled only when RO is low, and changes to the DT pin when RO is high will not effect the reset delay time.

# RESET DELAY AND RESET THRESHOLD OPTIONS (D2PAK-7)

|             | DT = GND<br>Reset<br>Time | DT = V <sub>out</sub><br>Reset<br>Time | Reset<br>Threshold |
|-------------|---------------------------|----------------------------------------|--------------------|
| NCV87721D7S | 8 ms                      | 128 ms                                 | 93%                |
| NCV87722D7S | 8 ms                      | 32 ms                                  | 93%                |
| NCV87723D7S | 16 ms                     | 64 ms                                  | 93%                |
| NCV87724D7S | 32 ms                     | 128 ms                                 | 93%                |
| NCV87725D7S | 4 ms                      | 8 ms                                   | 93%                |
| NCV8772AD7S | 8 ms                      | 128 ms                                 | 90%                |
| NCV8772BD7S | 8 ms                      | 32 ms                                  | 90%                |
| NCV8772CD7S | 16 ms                     | 64 ms                                  | 90%                |
| NCV8772DD7S | 32 ms                     | 128 ms                                 | 90%                |
| NCV8772ED7S | 4 ms                      | 8 ms                                   | 90%                |

NOTE: The timing values can be selected from the following list: 4, 8, 16, 32, 64, 128 ms. Contact factory for options not included in ORDERING INFORMATION table on page 14.

#### **Thermal Considerations**

As power in the NCV8772 increases, it might become necessary to provide some thermal relief. The maximum power dissipation supported by the device is dependent upon board design and layout. Mounting pad configuration on the PCB, the board material, and the ambient temperature affect the rate of junction temperature rise for the part. When the NCV8772 has good thermal conductivity through the PCB, the junction temperature will be relatively low with high power applications. The maximum dissipation the NCV8772 can handle is given by:

$$P_{D(max)} = \frac{\left[T_{J(max)} - T_{A}\right]}{R_{\theta JA}}$$
 (eq. 1)

Since  $T_J$  is not recommended to exceed 150°C, then the NCV8772 soldered on 645 mm<sup>2</sup>, 1 oz copper area, FR4 can

dissipate up to 2.35 W (for D2PAK-5) when the ambient temperature ( $T_A$ ) is 25°C. See Figure 34 for  $R_{\theta JA}$  versus PCB area. The power dissipated by the NCV8772 can be calculated from the following equations:

$$P_{D} = V_{in}(I_{q}@I_{out}) + I_{out}(V_{in} - V_{out})$$
 (eq. 2)

or

$$V_{\text{in(max)}} = \frac{P_{\text{D(max)}} + (V_{\text{out}} \times I_{\text{out}})}{I_{\text{out}} + I_{\text{q}}}$$
 (eq. 3)

NOTE: Items containing  $I_q$  can be neglected if  $I_{out} >> I_q$ .



Figure 34. Thermal Resistance vs. PCB Copper Area (D2PAK-5)

#### Hints

 $V_{in}$  and GND printed circuit board traces should be as wide as possible. When the impedance of these traces is high, there is a chance to pick up noise or cause the regulator to malfunction. Place external components, especially the output capacitor, as close as possible to the NCV8772 and make traces as short as possible.

#### **ORDERING INFORMATION**

| Device           | Output Voltage | Reset Delay Time<br>(DT = GND/V <sub>out</sub><br>for D2PAK-7) | Reset Threshold | Marking        | Package              | Shipping <sup>†</sup> |
|------------------|----------------|----------------------------------------------------------------|-----------------|----------------|----------------------|-----------------------|
| NCV87722DT50RKG  | 5.0 V          | 16 ms                                                          | 93%             | 772250G        | DPAK-5<br>(Pb-Free)  | 2500 /<br>Tape & Reel |
| NCV87721D5S50R4G | 5.0 V          | 8 ms                                                           | 93%             | NC<br>V8772150 | D2PAK-5<br>(Pb-Free) | 800 /<br>Tape & Reel  |
| NCV87725D7S50R4G | 5.0 V          | 4/8 ms                                                         | 93%             | NC<br>V8772550 | D2PAK-7<br>(Pb-Free) | 750 /<br>Tape & Reel  |
| NCV87722DT33RKG  | 3.3 V          | 16 ms                                                          | 93%             | 772233G        | DPAK-5<br>(Pb-Free)  | 2500 /<br>Tape & Reel |
| NCV87722D5S33R4G | 3.3 V          | 16 ms                                                          | 93%             | NC<br>V8772233 | D2PAK-5<br>(Pb-Free) | 800 /<br>Tape & Reel  |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.





## DPAK-5, CENTER LEAD CROP

CASE 175AA **ISSUE B** 

**DATE 15 MAY 2014** 



#### NOTES

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH.

|     | INC       | HES   | MILLIM | IETERS |
|-----|-----------|-------|--------|--------|
| DIM | MIN       | MAX   | MIN    | MAX    |
| Α   | 0.235     | 0.245 | 5.97   | 6.22   |
| В   | 0.250     | 0.265 | 6.35   | 6.73   |
| С   | 0.086     | 0.094 | 2.19   | 2.38   |
| D   | 0.020     | 0.028 | 0.51   | 0.71   |
| E   | 0.018     | 0.023 | 0.46   | 0.58   |
| F   | 0.024     | 0.032 | 0.61   | 0.81   |
| G   | 0.180     | BSC   | 4.56   | BSC    |
| Н   | 0.034     | 0.040 | 0.87   | 1.01   |
| J   | 0.018     | 0.023 | 0.46   | 0.58   |
| K   | 0.102     | 0.114 | 2.60   | 2.89   |
| L   | 0.045 BSC |       | 1.14   | BSC    |
| R   | 0.170     | 0.190 | 4.32   | 4.83   |
| R1  | 0.185     | 0.210 | 4.70   | 5.33   |
| S   | 0.025     | 0.040 | 0.63   | 1.01   |
| U   | 0.020     |       | 0.51   |        |
| ٧   | 0.035     | 0.050 | 0.89   | 1.27   |
| Z   | 0.155     | 0.170 | 3.93   | 4.32   |

#### **RECOMMENDED SOLDERING FOOTPRINT\***



<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

## **GENERIC MARKING DIAGRAMS\***



\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

= Pb-Free Package

G

| DOCUMENT NUMBER: | 98AON12855D          | Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | DPAK-5 CENTER LEAD C | ROP                                                                                                                                                                              | PAGE 1 OF 1 |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves brisefin and of 160 m are trademarked so defined values of services and of the confined values and of the values of the confined values and of the values of the confined values and of the values of the special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.





#### D<sup>2</sup>PAK 5-LEAD CASE 936A-02 ISSUE E

**DATE 28 JUL 2021** 











B□TT□M VIEW

SINGLE GUAGE CONSTRUCTION

DUAL GUAGE CONSTRUCTION

T N T SEATING PLANE

DETAIL C TIP LEADFORM ROTATED 90° CW



BOTTOM VIEW OPTIONAL CONSTRUCTIONS



## RECOMMENDED MOUNTING FOOTPRINT \*

For additional information on our Pb-Free strategy and soldering details, please download the DN Seniconductor Soldering and Mounting Techniques Reference Manual, SILDERRM/D.

#### NOTES

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. CONTROLLING DIMENSION: INCHES
- 3. TAB CONTOUR OPTIONAL WITHIN DIMENSIONS A AND K.
- DIMENSIONS U AND V ESTABLISH A MINIMUM MOUNTING SURFACE FOR TERMINAL 4.
- 5. DIMENSIGNS A AND B DO NOT INCLUDE MOLD FLASH OR GATE PROTRUSIONS. MOLD FLASH AND GATE PROTRUSIONS NOT TO EXCEED 0.025 (0.635) MAXIMUM.

|          | INCHES    |       | MILLIMETERS |        |
|----------|-----------|-------|-------------|--------|
| DIM      | MIN.      | MAX.  | MIN.        | MAX.   |
| Α        | 0.396     | 0.403 | 9.804       | 10.236 |
| В        | 0.356     | 0.368 | 9.042       | 9.347  |
| С        | 0.170     | 0.180 | 4.318       | 4.572  |
| D        | 0.026     | 0.036 | 0.660       | 0.914  |
| ED       | 0.045     | 0.055 | 1.143       | 1.397  |
| Es       | 0.018     | 0.026 | 0.457       | 0.660  |
| G        | 0.067     | BSC   | 1.702       | BSC    |
| H        | 0.539     | 0.579 | 13.691      | 14.707 |
| К        | 0.050     | REF   | 1.270       | REF    |
| L        | 0.000     | 0.010 | 0.000       | 0.254  |
| М        | 0.088     | 0.102 | 2.235       | 2.591  |
| N        | 0.018     | 0.026 | 0.457       | 0.660  |
| Р        | 0.058     | 0.078 | 1.473       | 1.981  |
| R        | •         | 8.    | 0*          | 8*     |
| S        | 0.116 REF |       | 2.946 REF   |        |
| 5        | 0.200 MIN |       | 5,080 MIN   |        |
| <b>V</b> | 0.250     | MIN   | 6.350       | MIN    |

# GENERIC MARKING DIAGRAM\*



 xxxxxx
 = Device Code

 A
 = Assembly Location

 WL
 = Wafer Lot

 Y
 = Year

 WW
 = Work Week

= Pb-Free Package

G

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: 98ASH01006A | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |
|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.





onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.org/www.onsemi.or

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales

