| | | | | | | | | F | REVISI | ONS | | | | | | | | | | | |---------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------------------------------------------------|-----------------|--------------------------|--------------------------------------------|-----------------------------------------|-----------|----------|---------|----------------------|---------------------------------|-------------------------|----------------------------|----------------------------------------------------|----------------------|------------------------------|-----------------------------|--------------------------------------|--------|------| | LTR | | | | | С | ESCF | RIPTIC | N | | | | | DATE (YR-MO-DA) | | | | APPROVED | | ) | | | Α | Add | ed dev | ice tv | pe 03. | Upda | ated fo | rmat, e | editoria | al char | nges th | nrough | out. | | 94-0 | 08-10 | | М | M. A. Frye | | | | В | | | | ite, par | • | | | | | 9 | | | | 07-0 | )5-25 | | R | obert | M. Hel | per | | | Boll | cipiate | upuu | ito, pai | 1010 | year re | , vic vv. | KOI | | | | | | 07 0 | 70 20 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | FIRST PAGE REV SHEET REV SHEET REV STATU | B 15 | BEEN<br>B<br>16 | REPL<br>B<br>17 | B<br>18<br>RE | B<br>19 | B 20 | B 1 | B 2 | B 3 | В | B 5 | B 6 | B 7 | B 8 | B | B 10 | B 11 | B 12 | B 13 | B 14 | | REV SHEET REV SHEET REV STATU | B 15 | В | В | B<br>18<br>RE | B<br>19<br>V<br>EET | 20 | 1 | B 2 | B 3 | B 4 | B 5 | B 6 | B 7 | B 8 | B 9 | B 10 | B 11 | B 12 | B 13 | B 14 | | REV<br>SHEET<br>REV<br>SHEET<br>REV STATU | B 15 | В | В | B<br>18<br>RE'<br>SHI | B<br>19 | 20<br>ED BY | 1 | | | | 5 | 6 | 7 | 8 | 9 | 10 | 11 | | 13 | 14 | | REV SHEET REV SHEET REV STATU OF SHEETS PMIC N/A | B 15 | B 16 | В | B<br>18<br>RE'<br>SHI | B 19 V EET EPARE | 20<br>ED BY | 1 | | | | 5 | 6<br>ENS | 7<br>SE SU | 8<br>JPPL<br>BUS, | 9<br>Y CE | 10<br>INTE<br>O 43 | 11<br>R CC<br>218- | 12<br>PLUM<br>3990 | 13 | 14 | | REV SHEET REV SHEET REV STATU OF SHEETS PMIC N/A STA | B 15 | B<br>16 | B 17 | B<br>18<br>RE'SHI<br>PRE | B<br>19<br>V<br>EET<br>EPARE<br>(cennet | 20<br>ED BY<br>th Rice | 1 | | | | 5 | 6<br>ENS | 7<br>SE SU | 8<br>JPPL<br>BUS, | 9<br>Y CE | 10<br>INTE<br>O 43 | 11<br>R CO | 12<br>PLUM<br>3990 | 13 | 14 | | REV SHEET REV SHEET REV STATU OF SHEETS PMIC N/A STA | B 15 | B<br>16 | B 17 | B 18 RE'SHI | B 19 V EET EPARE (ennet | 20<br>ED BY<br>th Rice<br>D BY<br>Pitha | dia | | | | 5 | 6<br>ENS | 7<br>SE SU | 8<br>JPPL<br>BUS, | 9<br>Y CE | 10<br>INTE<br>O 43 | 11<br>R CC<br>218- | 12<br>PLUM<br>3990 | 13 | 14 | | REV SHEET REV SHEET REV STATU OF SHEETS PMIC N/A STA | B 15 US OCIR AWIN | B<br>16<br>RD<br>CUIT | B 17 | B 18 RE'SHI PRE | B 19 V EET EPARE (ennet) ECKEE Rajesh | ED BY Th Rice D BY Pitha | dia | | | 4 | 5<br>DEF | 6<br>CO | 7<br>SE SU<br>LUMI<br>http | JPPL<br>BUS, | 9 Y CE OHI | 10<br>ENTE<br>O 43<br>sec.dl | 11<br>R CC<br>218-<br>a.mil | 12<br>DLUM<br>3990 | 13 | 14 | | REV SHEET REV SHEET REV STATU OF SHEETS PMIC N/A STA MICRO DRA THIS D AVA | B 15 IS S INDAI OCIR AWIN | B 16 RD CUIT | B 17 | B 18 RE'SHI PRE | B 19 V EET EPARE (ennet | ED BY Th Rice D BY Pitha | dia | | | 4<br>MI | DEF | 6 CO | FE SULUMI http | IPPL<br>BUS,<br>://ww | y CE<br>OHI<br>vw.ds | INTE<br>O 43<br>sec.dl | 11<br>R CC<br>218-<br>a.mil | 12<br>DLUM<br>3990 | BUS | 14 | | REV SHEET REV SHEET REV STATU OF SHEETS PMIC N/A STA MICRO DRA THIS D AVA FOR U DEPA | B 15 IS I | B 16 RD CUIT IG | B 17 | B 18 RE SHI PRE F API | B 19 V EET EPARE (ennet) ECKEE Rajesh | ED BY Pithar ED BY | dia | 2 | 3 | MI<br>DI | DEF | 6 CO | FE SULUMI http | IPPL<br>BUS,<br>://ww | 9 Y CE OHI vw.ds | INTE<br>O 43<br>Sec.dl | 11 R CO 218- a.mil | 12<br>DLUM<br>3990<br>Y,<br>SAI | BUS | 14 | | REV SHEET REV SHEET REV STATU OF SHEETS PMIC N/A STA MICRO DRA THIS D AVA FOR L | B 15 IS S INDAI OCIR AWIN ALABL ISE BY RTMEI NCIES | B 16 RD CUIT IG NG IS E ALL NTS OF TH | B 17 | B 18 RE SHI PRE F API | B 19 V EET EPARE Cennet ECKEE Rajesh PROV | ED BY Pithad ED BY Frye APP | dia | 2 | 3 | MI<br>DI<br>PF | DEF<br>CR<br>GIT | GENS<br>CO<br>OC<br>AL, | FE SULUMIII http | PPL<br>BUS,<br>://ww | Y CE<br>OHI<br>vw.ds | IEM | IOR | 12<br>DLUM<br>3990<br>Y,<br>SAI | BUS | 14 | | REV SHEET REV SHEET REV STATU OF SHEETS PMIC N/A STA MICRO DRA THIS D AVA FOR U DEPA AND AGE DEPARTME | B 15 IS S INDAI OCIR AWIN ALABL ISE BY RTMEI NCIES | B 16 RD CUIT IG NG IS E ALL NTS OF THE DEFE | B 17 | B 18 RE SHI PRE & | B 19 V EET EPARE Cennet ECKEE Rajesh PROV | ED BY Pithad ED BY Frye G APP 93-0 | dia ROVA | 2 | 3 | MI<br>DI<br>PF<br>DE | DEF<br>CR<br>GIT | OC<br>AL, | FE SULUMI http | IPPL<br>BUS,<br>://ww<br>CUIT<br>MOS<br>MAE<br>ONC | Y CE<br>OHI<br>vw.ds | IEM | IOR<br>ERA<br>GIC | 12<br>DLUM<br>3990<br>Y,<br>SAI<br>C | BUS | 14 | | REV SHEET REV SHEET REV STATU OF SHEETS PMIC N/A STA MICRO DRA THIS D AVA FOR U DEPA AND AGE DEPARTME | B 15 IS S INDAI OCIR AWIN ALABL ISE BY RTMEI NCIES NT OF | B 16 RD CUIT IG NG IS E ALL NTS OF THE DEFE | B 17 | B 18 RE SHI PRE & | B 19 V EET EPARE Cennet Cennet Rajesh PROV | ED BY Pithal ED BY Pithal | dia ROVA | 2 | 3 | MI<br>DI<br>PF<br>DE | DEF<br>CR<br>GIT<br>ROC<br>EVIC | OC<br>AL, | FE SULUMI<br>http | IPPL<br>BUS,<br>://ww<br>CUIT<br>MOS<br>MAE<br>ONC | Y CE<br>OHI<br>vw.ds | IEM | IOR<br>ERA<br>GIC | 12<br>DLUM<br>3990<br>Y,<br>SAI | BUS | 14 | DSCC FORM 2233 APR 97 #### 1. SCOPE - 1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN. - 1.2 PIN. The PIN is as shown in the following example: - 1.2.1 <u>RHA designator</u>. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. - 1.2.2 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows: | Device type | Generic number 1/ | Circuit function | Propagation delay time | |-------------|-------------------|--------------------|------------------------| | 01 | | 192 Macrocell EPLD | 40 ns | | 02 | | 192 Macrocell EPLD | 30 ns | | 03 | | 192 Macrocell EPLD | 35 ns | 1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows: | Device class | Device requirements documentation | |--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | M | Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A | | Q or V | Certification and qualification to MIL-PRF-38535 | 1.2.4 Case outline(s). The case outline(s) are as designated in MIL-STD-1835 and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | |----------------|------------------------|------------------|--------------------------| | X | GQCC1-J84E | 84 | "J" lead chip carrier 2/ | | Υ | CMGA15-P84E | 84 | Pin grid array 2/ | | Z | CMGA3-P84E | 84 | Pin grid array 2/ | 1.2.5 <u>Lead finish</u>. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. - Generic numbers are listed on the Standard Microcircuit Drawing Source Approval Bulletin at the end of this document and will also be listed in QML-38535 and MIL-HDBK-103 (see 6.6 herein). - <u>2</u>/ Lid shall be transparent to permit ultraviolet light erasure. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92062 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>B | SHEET 2 | ## 1.3 Absolute maximum ratings. 4/ Maximum power dissipation ------ 2.5 W Lead temperature (soldering, 10 seconds) -----++260°C Thermal resistance, junction-to-case ( $\theta_{10}$ ): Case outlines X. Y. and Z ------ See MIL-STD-1835 Junction temperature (T<sub>J</sub>) -----+175°C Data retention ------ 10 years (minimum) ### 1.4 Recommended operating conditions. | Supply voltage range (V <sub>CC</sub> )+4.5 V do | c to +5.5 V dc | |-----------------------------------------------------------|-------------------| | Ground voltage (GND) 0 V dc | | | Input high voltage (V <sub>IH</sub> ) 2.2 V dc | minimum | | Input low voltage (V <sub>IL</sub> ) 0.8 V dc | maximum | | Case operating temperature range (T <sub>C</sub> )55°C to | +125°C <u>6</u> / | | Input rise time (t <sub>R</sub> ) 100 ns m | naximum | | Input fall time (t <sub>F</sub> ) 100 ns m | naximum | #### 2. APPLICABLE DOCUMENTS 2.1 Government specification, standards, and handbooks. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract. ### DEPARTMENT OF DEFENSE SPECIFICATION MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for. ## DEPARTMENT OF DEFENSE STANDARDS MIL-STD-883 - Test Method Standard Microcircuits. MIL-STD-1835 - Interface Standard Electronic Component Case Outlines. ## DEPARTMENT OF DEFENSE HANDBOOKS MIL-HDBK-103 - List of Standard Microcircuit Drawings. MIL-HDBK-780 - Standard Microcircuit Drawings. (Copies of these documents are available online at http://assist.daps.dla.mil/quicksearch/ or http://assist.daps.dla.mil from the Standardization Document Order Desk, 700 Robins Avenue, Building 4D, Philadelphia, PA 19111-5094.) - Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the 3/ maximum levels may degrade performance and affect reliability. - Minimum dc input voltage is -0.3 V. During transitions, inputs may undershoot to -2.0 V for periods less than 20 ns. <u>4</u>/ Maximum dc voltage on output pins is $V_{CC}$ + 0.3 V, which may overshoot to +7.0 V for periods less than 20 ns under no load conditions. - Must withstand the added P<sub>D</sub> due to short circuit test (e.g., I<sub>SC</sub>). 5/ - Case temperatures are instant on. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92062 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>B | SHEET 3 | 2.2 <u>Non-Government publications</u>. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation. AMERICAN SOCIETY FOR TESTING AND MATERIALS (ASTM) ASTM Standard F1192-00 - Standard Guide for the Measurement of Single Event Phenomena from Heavy Ion Irradiation of Semiconductor Devices. (Applications for copies of ASTM publications should be addressed to: ASTM International, PO Box C700, 100 Barr Harbor Drive, West Conshohocken, PA 19428-2959; http://www.astm.org.) ELECTRONICS INDUSTRIES ASSOCIATION (EIA) JEDEC Standard EIA/JESD78 - IC Latch-Up Test. (Applications for copies should be addressed to the Electronics Industries Association, 2500 Wilson Boulevard, Arlington, VA 22201; http://www.jedec.org.) (Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents also may be available in or through libraries or other informational services.) 2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. #### 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M. - 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.4 herein. - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1. - 3.2.3 <u>Truth table(s)</u>. The truth table shall be as specified on figure 2. - 3.2.4.1 <u>Unprogrammed devices</u>. The truth table for unprogrammed devices for contracts involving no altered item drawing shall be as specified on figure 2. When required in screening (see 4.2 herein), or qualification conformance inspection groups A, B, C, or D (see 4.4 herein), the devices shall be programmed by the manufacturer prior to test. A minimum of 50 percent of the total number of gates shall be programmed or at least 25 percent of the total number of gates to any altered item drawing. - 3.2.4.2 <u>Programmed devices</u>. The truth table for programmed devices shall be as specified by an attached altered item drawing. - 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table I. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92062 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>B | SHEET 4 | - 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A. - 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A. - 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 <u>Notification of change for device class M</u>. For device class M, notification to DSCC-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change that affects this drawing. - 3.9 <u>Verification and review for device class M.</u> For device class M, DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 42 (see MIL-PRF-38535, appendix A). - 3.11 <u>Processing EPLDs.</u> All testing requirements and quality assurance provisions herein shall be satisfied by the manufacturer prior to delivery. - 3.12.1 <u>Erasure of EPLDs.</u> When specified, devices shall be erased in accordance with the procedures and characteristics specified in 4.6. - 3.12.2 <u>Programmability of EPLDs.</u> When specified, devices shall be programmed to the specified pattern using the procedures and characteristics specified in 4.5. - 3.12.3 <u>Verification of erasure or programmed EPLDs.</u> When specified, devices shall be verified as either programmed (see 4.5) to the specified pattern or erased (see 4.6). As a minimum, verification shall consist of performing a functional test (subgroup 7) to verify that all bits are in the proper state. Any bit that does not verify to be in the proper state shall constitute a device failure, and shall be removed from the lot. - 3.13 <u>Endurance</u>. A reprogrammability test shall be completed as part of the vendor's reliability monitor. This reprogrammability test shall be done only for initial characterization and after any design or process changes which may affect the reprogrammability of the device. The methods and procedures may be vendor specific, but will guarantee the number of program/erase endurance cycles listed in section 1.3 herein. The vendors procedure shall be under document control and shall be made available upon request. - 3.14 <u>Data retention</u>. A data retention stress test shall be completed as part of the vendor's reliability process. This test shall be done initially and after any design or process change which may affect data retention. The methods and procedures may be vendor specific, but will guarantee the number of years listed in section 1.3 herein. The vendors procedure shall be under document control and shall be made available upon request. Data retention capability shall be guaranteed over the full military temperature range. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92062 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>B | SHEET 5 | | Test | Symbol | Cond | itions | Group A | Device | Limit | | Unit | |--------------------------------------------------|---------------------------------------|-----------------------------------------------------------|---------------------------------|-----------|-----------|-------|----------|---------| | | 7,11001 | -55°C ≤ T <sub>C</sub> | ; ≤ +125°C | subgroups | type | Min | Max | 1 | | | | 4.5 V ≤ V <sub>0</sub> | $_{CC} \leq 5.5 \text{ V}$ | | | | | | | | | unless otherv | • | | | | | | | Output high voltage | $V_{OH}$ | $V_{CC} = 4.5 \text{ V}, I_{C}$ | | 1,2,3 | All | 2.4 | | V | | | 1 | $V_{IH} = 2.2 \text{ V}, V_{II}$ | | | | | | 4 | | Output low voltage | V <sub>OL</sub> | $V_{CC} = 4.5 \text{ V}, I_{C}$ | - | | | | 0.45 | | | Input high voltege 4/0/ | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | $V_{IH} = 2.2 \text{ V}, V_{II}$ | _ = 0.8 V | | | 2.2 | | - | | Input high voltage 1/2/ | V <sub>IH</sub> | - | | | | 2.2 | 0.0 | $\perp$ | | Input lookage ourrent | V <sub>IL</sub> | \/ - E E \/ | | | | 10 | 0.8 | | | Input leakage current | I <sub>IX</sub> | V <sub>CC</sub> = 5.5 V,<br>V <sub>IN</sub> = 5.5 V and | d GND | | | -10 | +10 | μA | | Output leakage current | I <sub>OZ</sub> | $V_{IN} = 5.5 \text{ V and}$<br>$V_{CC} = 5.5 \text{ V},$ | u 0110 | | | -40 | +40 | 1 | | Catput Icanage current | 102 | $V_{IN} = 5.5 \text{ V}$ and | d GND | | | 10 | 1 . 40 | | | Output short circuit current 3/4/ | I <sub>SC</sub> | $V_{CC} = 5.5 \text{ V}, \text{ V}$ | | | | -30 | -90 | m/ | | Power supply current 4/5/ | I <sub>CC1</sub> | $V_{CC} = 5.5 \text{ V}, I_{C}$ | | | | | 480 | 1 | | , | 001 | $V_{IN} = V_{CC}$ or G | | | | | 400 | | | | | f = 1.0 MHz | | | | | | | | Power supply current | I <sub>CC2</sub> | $V_{CC} = 5.5 \text{ V}, I_{C}$ | $_{\text{OUT}} = 0 \text{ mA},$ | | | | 435 | | | (standby) | | $V_{IN} = V_{CC}$ or G | ND, | | | | | | | Input capacitance 2/ | C <sub>IN</sub> | $V_{CC} = 5.0 V,$ | | 4 | | | 10 | pF | | | | $T_A = +25^{\circ}C, f = -25^{\circ}C$ | = 1 MHz, | | | | | | | | | (see 4.4.1f) | | | | | | 4 | | Output capacitance 2/ | C <sub>OUT</sub> | $V_{CC} = 5.0 \text{ V},$ | | 4 | | | 20 | | | | | $T_A = +25^{\circ}C$ , $f = 1$ MHz, | | | | | | | | Functional taction | | (see 4.4.1f) | | 70400 | | | | | | Functional testing | | See 4.4.1c | | 7,8A,8B | 01 | | 40 | - | | Dedicated input to combinatorial output delay 7/ | t <sub>PD1</sub> | See figures 3 | (circuit A) and | 9,10,11 | 01 | | 40 | ns | | output dolay II | | 4 <u>6</u> / | | | 02 | | 30<br>35 | 1 | | I/O input to combinatorial | t <sub>PD2</sub> | - | | | 03 | | 65 | 1 | | output delay 8/ | 4PD2 | | | | 02 | | 45 | 1 | | output doint | | | | | 03 | | 55 | 1 | | Dedicated input to combinatorial | t <sub>PD3</sub> | 1 | | | 01 | 1 | 65 | 1 | | output delay with expander | 4203 | | | | 02 | 1 | 44 | 1 | | delay <u>9</u> / | | | | | 03 | 1 | 55 | 1 | | I/O input to combinatorial | t <sub>PD4</sub> | | | | 01 | | 90 | 1 | | output delay with expander | YPD4 | | | | 02 | | 59 | 1 | | delay <u>2</u> / <u>4</u> / <u>10</u> / | | | | | 03 | | 75 | 1 | | Input to output enable delay | t <sub>EA</sub> | 1 | | | 01 | | 40 | | | 4/ <u>7</u> / | | | | | 02 | | 30 | | | | | | | | 03 | | 35 | 1 | | See footnotes at end of table. | | | | | | • | | | | STANDARD | | | SIZE | | | | 5962-9 | 206 | | MICROCIRCUIT DR | | DITE | Α | | | | | 200 | | DEFENSE SUPPLY CENTER | COLUMI | BUS | | REVISION | N I EV/EI | QL. | HEET | | | TADLET | Clootrical | norformonoo | abarastaristics. | Continued | |----------|------------|-------------|------------------|--------------| | TABLE I. | Electrical | benormance | characteristics | - Continuea. | | Test | Symbol | Conditions | Group A | Device | Li | mit | Unit | |----------------------------------------------------------------|------------------|----------------------------------------------|-----------|--------|------|-----|------| | | | $-55$ °C $\leq$ T <sub>C</sub> $\leq$ +125°C | subgroups | type | Min | Max | | | | | $4.5~V \leq V_{CC} \leq 5.5~V$ | | | | | | | | | unless otherwise specified | | | | | | | Input to output disable delay | $t_{ER}$ | See figures 3 (circuit B) and | 9,10,11 | 01 | | 40 | ns | | <u>4</u> / <u>7</u> / | | 4 <u>6</u> / | | 02 | | 30 | | | | | | | 03 | | 35 | | | Synchronous clock input to | t <sub>CO1</sub> | See figures 3 (circuit A) and | | 01 | | 23 | | | output delay | | 4 <u>6</u> / | | 02 | | 16 | | | | | | | 03 | | 20 | | | Synchronous clock to local | t <sub>CO2</sub> | | | 01 | | 48 | | | feedback to combinatorial | | | | 02 | | 35 | | | output <u>4</u> / <u>11</u> / | | | | 03 | | 42 | i | | Dedicated input or feedback | t <sub>S1</sub> | See figures 3 (circuit A) and | | 01 | 28 | | | | setup time to synchronous | | 4 <u>6</u> / | | 02 | 20 | | | | clock input 7/ 12/ | | | | 03 | 25 | | | | I/O input setup time to | t <sub>S2</sub> | | | 01 | 52 | | | | synchronous clock input | | | | 02 | 39 | | | | <u>4</u> / <u>7</u> / <u>12</u> / | | | | 03 | 45 | | | | Input hold time from synchronous clock input $\underline{7}$ / | t <sub>H</sub> | | | All | 0 | | | | Synchronous clock input high | t <sub>WH</sub> | | | 01 | 15 | | | | time <u>2</u> / | | | | 02 | 10 | | | | | | | | 03 | 12.5 | | | | Synchronous clock input low time | t <sub>WL</sub> | | | 01 | 15 | | | | <u>2</u> / | | | | 02 | 10 | | | | | | | | 03 | 12.5 | | | | Asynchronous clear width | $t_{RW}$ | | | 01 | 40 | | | | <u>2</u> / <u>4</u> / <u>7</u> / | | | | 02 | 30 | | | | | | | | 03 | 35 | | | | Asynchronous clear recovery time | t <sub>RR</sub> | | | 01 | 40 | | | | <u>2</u> / <u>4</u> / <u>7</u> / | | | | 02 | 30 | | | | | | | | 03 | 35 | | | | Asynchronous clear to registered | t <sub>RO</sub> | | | 01 | | 40 | | | output delay 2/7/ | | | | 02 | | 30 | | | | | | | 03 | | 35 | | | | | | | _ | _ | | | See footnotes at end of table. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92062 | |-------------------------------------------------------------|------------------|---------------------|----------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>B | SHEET <b>7</b> | | Test | Symbol | Conditions | Group A | Device | Lin | nit | Ur | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|----------------------------------------------|-----------|----------------------------------------|---------------------------------|--------|------| | | Cymbo. | $-55$ °C $\leq$ T <sub>C</sub> $\leq$ +125°C | subgroups | type | Min | Max | | | | | $4.5~V \leq V_{CC} \leq 5.5~V$ | | | | | | | | | unless otherwise specified | | | | | | | Asynchronous preset width | t <sub>PW</sub> | See figures 3 (circuit A) and | 9,10,11 | 01 | 40 | | n | | <u>2</u> / <u>4</u> / <u>7</u> / | | 4 <u>6</u> / | 9,10,11 | 02 | 30 | | | | | , | <del>-</del> | | 03 | 35 | | 4 | | Asynchronous preset recovery time 2/4/7/ | t <sub>PR</sub> | | | 01<br>02 | 40<br>30 | | ┨ | | unc <u>2</u> 1 <u>4</u> 1 <u>11</u> | | | | 03 | 35 | | | | Asynchronous preset to registered | t <sub>PO</sub> | | | 01 | - 00 | 40 | 1 | | output delay <u>2</u> / <u>7</u> / | 40 | | | 02 | | 30 | 1 | | • | | | | 03 | | 35 | ] | | Synchronous clock to local | t <sub>CF</sub> | | | 01 | | 7 | ] | | feedback input 4/ 13/ | | | | 02 | | 3 | 4 | | E to a lateral and a | , | | | 03 | 00 | 5 | ┦ | | External synchronous clock period (1/f <sub>MAX3</sub> ) 4/ | t <sub>P</sub> | | | 01 | 30 | 1 | - | | period (1/1MAX3) 4/ | | | | 02 | 20<br>25 | | - | | External feedback maximum | f <sub>MAX1</sub> | | | 03 | 19.6 | | 1 | | frequency $(1/(t_{CO1} + t_{S1}))$ 4/ 14/ | IVIAXI | | | | 10.0 | | MH | | . , , , , , , , , , , , , , , , , , , , | | | | 02 | 27.7 | | j | | | | | | 03 | 22.2 | | ] | | Internal local feedback maximum | f <sub>MAX2</sub> | | | 01 | 28.5 | | | | frequency, lesser of $(1/(t_{S1} + t_{CF}))$ or $(1/t_{CO1})$ $4/$ $15/$ | | | | 02 | 43 | 1 | - | | Data path maximum frequency, | f | | | 03 | 33<br>33.3 | | ┨ | | least of $1/(t_{WL} + t_{WH})$ , | f <sub>MAX3</sub> | | | 02 | 50 | | 1 | | $1/(t_{S1} + t_H)$ or $(1/t_{CO1})$ $4/16/$ | | | | 03 | 40 | | 1 | | Maximum register toggle | f <sub>MAX4</sub> | | | 01 | 33.3 | | 1 | | frequency (1/(t <sub>WL</sub> + t <sub>WH</sub> )) | | | | 02 | 50 | | | | <u>4</u> / <u>17</u> / | | | | 03 | 40 | | | | Output data stable time from synchronous clock input 4/ 18/ | t <sub>OH</sub> | | | All | 3 | | n | | External asynchronous switching ch<br>Dedicated asynchronous clock | | ICS | 1 | 01 | 1 | 45 | n | | input to output delay 6/ | t <sub>ACO1</sub> | See figures 3 (circuit A) and | 9,10,11 | 02 | | 30 | ┤ '' | | | | 4 <u>6</u> / | | 03 | | 35 | 1 | | Asynchronous clock input to | t <sub>ACO2</sub> | | | 01 | | 64 | | | local feedback to | | | | 02 | | 46 | | | combinatorial output 2/ 19/ | | | | 03 | | 55 | | | Dedicated input or feedback | t <sub>AS1</sub> | | | 01 | 10 | | - | | setup time to asynchronous | | | | 02 | 6 | | - | | | ļ. — | | | 03 | 8<br>33 | 1 | - | | clock input 6/ | I Taga | | | 02 | 27 | | 1 | | clock input 6/ I/O input setup time to | t <sub>AS2</sub> | | | | | 1 | 1 | | clock input 6/ | T <sub>AS2</sub> | | | 03 | 30 | | | | clock input 6/ I/O input setup time to asynchronous clock input 4/ 6/ Input hold time from | t <sub>AS2</sub> | | | - | 30<br>12 | | | | clock input 6/ I/O input setup time to asynchronous clock input 4/ 6/ | | | | 03<br>01<br>02 | | | | | clock input <u>6</u> / I/O input setup time to asynchronous clock input <u>4</u> / <u>6</u> / Input hold time from asynchronous clock input <u>6</u> / | t <sub>AH</sub> | | | 03<br>01<br>02<br>03 | 12<br>8<br>10 | | | | clock input 6/ I/O input setup time to asynchronous clock input 4/ 6/ Input hold time from asynchronous clock input 6/ Asynchronous clock input high | | | | 03<br>01<br>02<br>03<br>01 | 12<br>8<br>10<br>20 | | | | clock input <u>6</u> / I/O input setup time to asynchronous clock input <u>4</u> / <u>6</u> / Input hold time from asynchronous clock input <u>6</u> / | t <sub>AH</sub> | | | 03<br>01<br>02<br>03 | 12<br>8<br>10 | | | | clock input 6/ I/O input setup time to asynchronous clock input 4/ 6/ Input hold time from asynchronous clock input 6/ Asynchronous clock input high time 2/ 6/ | t <sub>AH</sub> | | | 03<br>01<br>02<br>03<br>01<br>02 | 12<br>8<br>10<br>20<br>14 | | | | clock input 6/ I/O input setup time to asynchronous clock input 4/ 6/ Input hold time from asynchronous clock input 6/ Asynchronous clock input high time 2/ 6/ See footnotes at end of table. | t <sub>AH</sub> | SIZE | | 03<br>01<br>02<br>03<br>01<br>02 | 12<br>8<br>10<br>20<br>14<br>16 | 962-93 | 206 | | clock input 6/ I/O input setup time to asynchronous clock input 4/ 6/ Input hold time from asynchronous clock input 6/ Asynchronous clock input high time 2/ 6/ See footnotes at end of table. | t <sub>AH</sub> t <sub>AWH</sub> | Α | REVISION | 03<br>01<br>02<br>03<br>01<br>02<br>03 | 12<br>8<br>10<br>20<br>14<br>16 | 962-92 | 206 | TABLE I. Electrical performance characteristics - Continued. | Test | Symbol | Conditions | Group A | Device | Lim | nit | Unit | |------------------------------------------------------------------------------|--------------------|-----------------------------------------------------|-----------|--------|------|-----|------| | | | -55°C ≤ T <sub>C</sub> ≤ +125°C | subgroups | type | Min | Max | | | | | $4.5 \text{ V} \le \text{V}_{CC} \le 5.5 \text{ V}$ | | | | | | | | | unless otherwise specified | | | | | | | Asynchronous clock input low | t <sub>AWL</sub> | | | 01 | 20 | | ns | | time <u>2</u> / <u>7</u> / <u>20</u> / | 7.072 | See figures 3 (circuit A) and | 9,10,11 | 02 | 11 | | | | | | 4 <u>6</u> / | | 03 | 14 | | | | Asynchronous clock to local | t <sub>ACF</sub> | | | 01 | | 26 | | | feedback input 4/ 21/ | | | | 02 | | 18 | | | | | | | 03 | | 22 | | | External asynchronous clock | t <sub>AP</sub> | | | 01 | 40 | | | | period (1/f <sub>MAXA4</sub> ) <u>4</u> / | | | | 02 | 25 | | | | | | | | 03 | 30 | | | | External feedback maximum | f <sub>MAXA1</sub> | | | 01 | 18 | | | | frequency in asynchronous mode | | | | 02 | 27 | | MHz | | 1/(t <sub>ACO1</sub> + t <sub>AS1</sub> ) <u>4</u> / <u>22</u> / | | | | 03 | 23 | | | | Maximum internal asynchronous | f <sub>MAXA2</sub> | | | 01 | 25 | | | | frequency <u>4</u> / <u>23</u> / | | | | 02 | 40 | | | | | | | | 03 | 33.3 | | | | Data path maximum frequency in | f <sub>MAXA3</sub> | | | 01 | 22.2 | | | | asynchronous mode 4/ 24/ | | | | 02 | 33.3 | | | | | | | | 03 | 28.5 | | | | Maximum asynchronous register | $f_{MAXA4}$ | | | 01 | 25 | | | | toggle frequency 1/(t <sub>AWH</sub> + t <sub>AWL)</sub> 4/ <u>25</u> / | | | | 02 | 40 | | | | | | | | | 33.3 | | | | Output data stable time from asynchronous clock input <u>4</u> / <u>26</u> / | t <sub>AOH</sub> | | | All | 15 | | ns | - 1/ These are absolute values with respect to device ground and all overshoots due to system or tester noise are included. - 2/ Tested initially and after any design or process changes that affect that parameter, and therefore shall be guaranteed to the limits specified in table I. - 3/ For test purposes, not more than one output at a time should be shorted. Short circuit test duration should not exceed 1 second. - 4/ May not be tested but shall be guaranteed to the limits specified in table I. - 5/ Measured with device programmed as a 16-bit counter in each LAB. - AC tests are performed with input rise and fall times of 6 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V, and the output loads on figure 3. - This specification is a measure of the delay from input signal applied to a dedicated input to combinatorial output on any output pin. This delay assumes no expander terms are used to form the logic function. When this note is appled to any parameter specification it indicates that the signal (data, asynchronous clock, asynchronous clear, and/or asynchronous preset) is applied to a dedicated input only and no signal path (either clock or data) employs expander logic. If an input signal is applied to an I/O pin, an additional delay equal to t<sub>PIA</sub> should be added to the comparable delay for a dedicated input. If expanders are used, add the maximum expander delay t<sub>EXP</sub> to the overall delay for the comparable delay without expanders. - 8/ This specification is a measure of the delay from input signal applied to an I/O macrocell pin to any output. This delay assumes no expander terms are used to form the logic function. - 9/ This specification is a measure of the delay from an input signal applied to a dedicated input to combinatorial output on any output pin. This delay assumes expander terms are used to form the logic function and includes the worst-case expander logic delay for one pass through the expander logic. - 10/ This specification is a measure of the delay from an input signal applied to an I/O macrocell pin to any output. This delay assumes expander terms are used to form the logic function and includes the worst-case expander logic delay for one pass through the expander logic. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92062 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>B | SHEET 9 | ## TABLE I. Electrical performance characteristics - Continued. - 11/ This specification is a measure of the delay from synchronous register clock to internal feedback of the register output signal to the input of the LAB logic array and then to a combinatorial output. This delay assumes no expanders are used, register is synchronously clocked and all feedback is within the same LAB. - If data is applied to an I/O input for capture by a macrocell register, the I/O pin set-up time minimums should be observed. These parameters are $t_{S2}$ for synchronous operation and $t_{AS2}$ for asynchronous operation. - 13/ This specification is a measure of the delay associated with the internal register feedback path. This is the delay from synchronous clock to LAB logic array input. This delay plus the register set-up time, t<sub>S1</sub>, is the minimum internal period for an internal synchronous state machine configuration. This delay is for feedback within the same LAB. - 14/ This specification indicates the guaranteed maximum frequency, in synchronous mode, at which a state machine configuration with external feedback can operate. It is assumed that all data inputs and feedback signals are applied to dedicated inputs. All feedback is assumed to be local, originating within the same LAB. - 15/ This specification indicates the guaranteed maximum frequency at which a state machine, with internal-only feedback, can operate. If register output states must also control external points, this frequency can still be observed as long as this frequency is less than 1/t<sub>CO1</sub>. - $\underline{16}$ / This frequency indicates the maximum frequency at which the device may operate in data path mode. This delay assumes data input signals are applied to dedicated inputs and no expander logic is used. If any of the data inputs are I/O pins, $t_{S2}$ is the appropriate $t_{S}$ for calculation. - 17/ This specification indicates the guaranteed maximum frequency, in synchronous mode, at which an individual output or buried register can be cycled by a clock signal applied to the dedicated clock input pin. - 18/ This parameter indicates the minimum time after a synchronous register clock input that the previous register output data is maintained on the output pin. - 19/ This specification is a measure of the delay from an asynchronous register clock input to internal feedback of the register output signal to the input of the LAB logic array and then to a combinatorial output. This delay assumes no expanders are used in the logic of combinatorial output or the asynchronous clock input. The clock signal is applied to a dedicated input pin and all feedback is within a single LAB. - $\underline{20}$ / This parameter is measured with a positive-edge triggered clock at the register. For negative edge triggering, the $t_{AWH}$ and $t_{AWL}$ parameters must be swapped. If a given input is used to clock multiple registers with both positive and negative polarity, $t_{AWH}$ should be used for both $t_{AWH}$ and $t_{AWL}$ . - 21/ This specification is a measure of the input delay associated with the internal register feedback path for an asynchronous clock to LAB logic array input. This delay plus the asynchronous register set-up time, t<sub>AS1</sub>, is the minimum internal period for an internal asynchronous clocked state machine configuration. This delay is for feedback within the same LAB, assumes no expander logic in the clock path, and assumes that the clock input signal is applied to a dedicated input pin. - 22/ This specification indicates the guaranteed maximum frequency at which an asynchronously clocked state machine configuration with external feedback can operate. It is assumed that all data inputs, clock inputs, and feedback signals are applied to dedicated inputs, and that no expander logic is employed in the clock signal path or data path. - 23/ This specification indicates the guaranteed maximum frequency at which an asynchronously clocked state machine with internal-only feedback can operate. This parameter is determined by the lesser of (1/(t<sub>ACF</sub> + 1/t<sub>AS1</sub>)) or (1/(t<sub>AWH</sub> + t<sub>AWL</sub>)). If register output states must also control external points, this frequency can still be observed as long as this frequency is less than 1/t<sub>ACO1</sub>. - 24/ This frequency is the maximum frequency at which the device may operate in the asynchronously clocked data path mode. This specification is determined by the least of 1/(t<sub>AWH</sub> + t<sub>AWL</sub>),1/(t<sub>AS1</sub> + t<sub>AH</sub>) or 1/t<sub>ACO1</sub>. It assumes data and clock input signals are applied to dedicated input pins and no expander logic is used. - 25/ This specification indicates the guaranteed maximum frequency at which an individual output or buried register can be cycled in asynchronously clocked mode by a clock signal applied to an external dedicated input pin. - 26/ This parameter indicates the minimum time that the previous register output data is maintained on the output after an asynchronous register clock input applied to an external dedicated input pin. | STANDARD | |----------------------| | MICROCIRCUIT DRAWING | | | DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> | | 5962-92062 | |------------------|---------------------|------------| | | REVISION LEVEL<br>B | SHEET 10 | #### 4. VERIFICATION - 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A. - 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. #### 4.2.1 Additional criteria for device class M. - a. Delete the sequence specified as initial (preburn-in) electrical parameters through interim (postburn-in) electrical parameters of method 5004 and substitute lines 1 through 6 of table IIA herein. - b. Prior to burn-in, the devices shall be programmed (see 4.5 herein) with a checkerboard pattern or equivalent (manufacturers at their option may employ an equivalent pattern provided it is a topologically true alternating bit pattern). The pattern shall be read before and after burn-in. Devices having bits not in the proper state after burn-in shall constitute a device failure and shall be included in the PDA calculation and shall be removed from the lot (see 4.2.3 herein). The manufacturer as an option may use built-in test circuitry by testing the entire lot to verify programmability and AC performance without programming the user array. - c. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015. - (1) Dynamic burn-in (method 1015 of MIL-STD-883, test condition D; for circuit, see 4.2.1b herein). - d. Interim and final electrical test parameters shall be as specified in table IIA herein. ## 4.2.2 Additional criteria for device classes Q and V. - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883. - b. Interim and final electrical test parameters shall be as specified in table IIA herein. - Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B. - 4.3 Qualification inspection for device classes Q and V. Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). - 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). ### 4.4.1 Group A inspection. - a. Tests shall be as specified in table IIA herein. - b. Subgroups 5 and 6 of table I of method 5005 of MIL-STD-883 shall be omitted. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92062 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>B | SHEET 11 | - c. For device class M, subgroups 7, 8A, and 8B tests shall be sufficient to verify the truth table. For device classes Q and V, subgroups 7, 8A, and 8B shall include verifying the functionality of the device, these tests shall have been fault graded in accordance with MIL-STD-883, test method 5012 (see 1.5 herein). - d. Devices shall be tested for programmability and ac performance compliance to the requirements of Group A, subgroups 9, 10, and 11. Either of two techniques is acceptable: - (1) Testing all devices submitted for test using additional built-in test circuitry which allows the manufacturer to verify programmability and ac performance without programming the user array. If this is done, the resulting test patterns shall be verified on all devices during subgroups 9, 10, and 11, group A testing per the sampling plan specified in MIL-STD-883, method 5005. - (2) If such compliance cannot be tested on an unprogrammed device, all samples submitted for testing shall be programmed in accordance with 3.2.4.1 or 3.2.4.2 as applicable. After completion of all testing, the devices shall be erased and verified except devices submitted to groups C and D testing. - e. O/V (latch-up) tests shall be measured only for initial qualification and after any design or process changes which may affect the performance of the device. For device class M, procedures and circuits shall be maintained under document revision level control by the manufacturer and shall be made available to the preparing activity or acquiring activity upon request. For device classes Q and V, the procedures and circuits shall be under the control of the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the preparing activity or acquiring activity upon request. Testing shall be on all pins, on five devices with zero failures. Latch-up test shall be considered destructive. Information contained in JEDEC Standard EIA/JESD78 may be used for reference. - f. Subgroup 4 (C<sub>IN</sub> and C<sub>OUT</sub> measurements) shall be measured only for initial qualification and after any process or design changes which may affect input or output capacitance. Capacitance shall be measured between the designated terminal and GND at a frequency of 1 MHz. Sample size is 15 devices with no failures, and all input and output terminals tested. - 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table IIA herein. - 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883: - a. Test condition D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005. - b. $T_A = +125$ °C, minimum. - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - 4.4.2.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD- - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table IIA herein. - 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). - a. End-point electrical parameters shall be as specified in table IIA herein. - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at TA = +25°C ± 5°C, after exposure, to the subgroups specified in table IIA herein. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92062 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>B | SHEET 12 | # Case outline X | Device<br>types | All | Device<br>types | All | Device<br>types | All | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------| | Terminal number | Terminal<br>symbol | Terminal number | Terminal<br>symbol | Terminal number | Terminal<br>symbol | | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22<br>23<br>24<br>25<br>26<br>27<br>28<br>29<br>30<br>31<br>32<br>33<br>34 | INPUT / CLK INPUT V <sub>CC</sub> I/O | 35<br>36<br>37<br>38<br>39<br>40<br>41<br>42<br>43<br>44<br>45<br>46<br>47<br>48<br>49<br>50<br>51<br>52<br>53<br>54<br>55<br>56<br>57<br>58<br>59<br>60<br>61<br>62<br>63<br>64<br>65<br>66<br>67 | I/O I/O I/O I/O I/O I/O GND GND INPUT INPUT INPUT INPUT Vcc I/O | 68<br>69<br>70<br>71<br>72<br>73<br>74<br>75<br>76<br>77<br>78<br>79<br>80<br>81<br>82<br>83<br>84 | I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O | FIGURE 1. <u>Terminal connections</u>. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92062 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>B | SHEET 13 | Case outline Y | Device<br>types | All | Device<br>types | All | Device<br>types | All | |------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------| | Terminal | Terminal | Terminal | Terminal | Terminal | Terminal | | number | symbol | number | symbol | number | symbol | | A1 A2 A3 A4 A5 A6 A7 A8 A9 A10 A11 B1 B2 B3 B4 B5 B6 B7 B8 B9 B10 B11 C1 C2 C5 C6 C7 C10 | symbol I/O I/O I/O I/O I/O INPUT INPUT / CLK GND I/O | C11 D1 D2 D10 D11 E1 E2 E3 E9 E10 E11 F1 F2 F3 F9 F10 F11 G1 G2 G3 G9 G10 G11 H1 H2 H10 H11 J1 | symbol I/O I/O I/O I/O I/O I/O I/O GND GND I/O | J2 J5 J6 J7 J10 J11 K1 K2 K3 K4 K5 K6 K7 K8 K9 K10 K11 L1 L2 L3 L4 L5 L6 L7 L8 L9 L10 L11 | symbol I/O I/O I/O INPUT INPUT I/O | FIGURE 1. <u>Terminal connections</u> – Continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92062 | |-------------------------------------------------------------|------------------|---------------------|-----------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>B | SHEET <b>14</b> | | Truth Table | | | | |-------------|------------------------|-----|--| | Input p | Input pins Output pins | | | | I / CLK | I | I/O | | | X | × | Z | | #### NOTES: - 1. X = Don't care. - 2. Z = High impedance. FIGURE 2. Truth table (unprogrammed). ## INPUT PULSES ## AC test conditions | Input pulse level | GND to 3.0 V | |-------------------------------|--------------| | Input rise and fall levels | ≤ 6 ns | | Input timing reference levels | 1.5 V | | Output reference levels | 1.5 V | FIGURE 3. Output load circuits and test conditions. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92062 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>B | SHEET 15 | ## EXTERNAL COMBINATORIAL # EXTERNAL SYNCHRONOUS FIGURE 4. Switching waveforms. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92062 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>B | SHEET 16 | # EXTERNAL ASYNCHRONOUS FIGURE 4. Switching waveforms - Continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92062 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>B | SHEET 17 | TABLE IIA. Electrical test requirements. 1/ 2/ 3/ 4/ 5/ 6/ 7/ | Line<br>no. | Test requirements | Subgroups<br>(in accordance with<br>MIL-STD-883,<br>TM 5005, table I) | Subgroups<br>(in accordance with<br>MIL-PRF-38535, table III) | | |-------------|--------------------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------| | | | Device<br>class M | Device<br>class Q | Device<br>class V | | 1 | Interim electrical parameters (see 4.2) | | 1, 7, 9 | 1, 7, 9 | | 2 | Static burn-in (method 1015) | Not required | Not<br>required | Required | | 3 | Same as line 1 | | | 1*, 7* Δ | | 4 | Dynamic burn-in<br>(method 1015) | Required | Required | Required | | 5 | Same as line 1 | | | 1*, 7* Δ | | 6A | Final electrical parameters (see 4.2) (unprogrammed devices) | 1*, 2, 3, 7*,<br>8A, 8B | 1*, 2, 3, 7*,<br>8A, 8B | 1*, 2, 3, 7*,<br>8A, 8B | | 6B | Final electrical parameters (see 4.2) (programmed devices) | 1*, 2, 3, 7*,<br>8A, 8B,9 | 1*, 2, 3, 7*,<br>8A, 8B,9 | 1*, 2, 3, 7*,<br>8A, 8B,9 | | 7 | Group A test requirements (see 4.4) | 1, 2, 3, 4**, 7,<br>8A, 8B, 9, 10, 11 | 1, 2, 3, 4**, 7,<br>8A, 8B, 9, 10, 11 | 1, 2, 3, 4**, 7,<br>8A, 8B, 9, 10, 11 | | 8 | Group C end-point electrical parameters (see 4.4) | 2, 3, 7,<br>8A, 8B | 2, 3, 7,<br>8A, 8B Δ | 2, 3, 7, 8A,<br>8B, 9, 10, 11 Δ | | 9 | Group D end-point electrical parameters (see 4.4) | 2, 3, 7,<br>8A, 8B | 2, 3, 7,<br>8A, 8B | 2, 3, 7,<br>8A, 8B | | 10 | Group E end-point electrical parameters (see 4.4) | 1, 7, 9 | 1, 7, 9 | 1, 7, 9 | <sup>1/</sup> Blank spaces indicate tests are not applicable. Table IIB. Delta limits at +25°C. | Parameter | <u>1</u> / | Device types | | |-----------------|------------|---------------------------------------|--| | | | All | | | I <sub>OZ</sub> | | ±4 μA of specified value in table I | | | I <sub>IX</sub> | | ±1.0 μA of specified value in table I | | <sup>1/</sup> The above parameter shall be recorded before and after the required burn-in and life tests to determine the delta. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92062 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>B | SHEET 18 | <sup>2/</sup> Any or all subgroups may be combined when using high-speed testers. <sup>3/</sup> Subgroups 7 and 8 functional tests shall verify the truth table. <sup>4/ \*</sup> indicates PDA applies to subgroup 1 and 7. <sup>6/</sup> See 4.4.1e. $<sup>\</sup>underline{7}$ / $\Delta$ indicates delta limit (see table IIB) shall be required where specified, and the delta values shall be computed with reference to the previous interim electrical parameters (see line 1). - 4.5 <u>Programming procedure</u>. The programming procedures shall be as specified by the device manufacturer and shall be made available upon request. - 4.6 Erasing procedures. The recommended erasure procedure is exposure to shortwave ultraviolet light which has a wavelength of 2537 angstroms (Å). The integrated dose (i.e., ultraviolet intensity x exposure time) for erasure should be a minimum of fifteen (15) Ws/cm<sup>2</sup>. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with a 1200 $\mu$ W/cm<sup>2</sup> power rating. The device should be placed within one inch of the lamp tubes during erasure. The maximum integrated dose the device can be exposed to without damage is 7258 Ws/cm<sup>2</sup> (1 week at 12,000 $\mu$ W/cm<sup>2</sup>). Exposure of the device to high intensity ultraviolet light for long periods may cause permanent damage. - 4.7 <u>Delta measurements for device classes Q and V.</u> Delta measurements, as specified in table IIA, shall be made and recorded before and after the required burn-in screens and steady-state life tests to determine delta compliance. The electrical parameters to be measured, with associated delta limits are listed in table IIB. The device manufacturer may, at his option, either perform delta measurements or within 24 hours after burn-in perform final electrical parameter tests, subgroups 1, 7, and 9 - 5. PACKAGING - 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. - 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor prepared specification or drawing. - 6.1.2 Substitutability. Device class Q devices will replace device class M devices. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal. - 6.3 <u>Record of users</u>. Military and industrial users should inform Defense Supply Center Columbus (DSCC) when a system application requires configuration control and which SMD's are applicable to that system. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0544. - 6.4 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0547. - 6.5 <u>Symbols, definitions, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535, MIL-STD-1331, and as follows: | C <sub>IN</sub> | . Input terminal capacitance. | |------------------|----------------------------------| | COUT | . Output terminal capacitance. | | GND | . Ground zero voltage potential. | | ICC | . Supply current. | | I <sub>I</sub> X | . Input current. | | IOZ | . Output current. | | T <sub>C</sub> | . Case temperature. | | V <sub>C</sub> C | . Positive supply voltage. | | | | | _ | |-------------------------------------------------------------|------------------|---------------------|------------| | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92062 | | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>B | SHEET 19 | 6.5.1 <u>Timing limits</u>. The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. For example, address setup time would be shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. For example, the access time would be shown as a maximum since the device never provides data later than that time. ## 6.5.2 Waveforms. | Waveform<br>symbol | Input | Output | |--------------------|---------------------------------------|-------------------------------| | | MUST BE<br>VALID | WILL BE<br>VALID | | | CHANGE FROM<br>H TO L | WILL CHANGE<br>FROM<br>H TO L | | | CHANGE FROM<br>L TO H | WILL CHANGE<br>FROM<br>L TO H | | | DON'T CARE<br>ANY CHANGE<br>PERMITTED | CHANGING<br>STATE<br>UNKNOWN | | | | HIGH<br>IMPEDANCE | ## 6.6 Sources of supply. - 6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DSCC-VA and have agreed to this drawing. - 6.6.2 <u>Approved sources of supply for device class M.</u> Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92062 | |-------------------------------------------------------------|------------------|---------------------|-----------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>B | SHEET <b>20</b> | #### STANDARD MICROCIRCUIT DRAWING BULLETIN DATE: 07-05-25 Approved sources of supply for SMD 5962-92062 are listed below for immediate acquisition only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DSCC maintains an online database of all current sources of supply at <a href="http://www.dscc.dla.mil/Programs/Smcr/">http://www.dscc.dla.mil/Programs/Smcr/</a>. | Standard<br>microcircuit<br>drawing PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / | |----------------------------------------------------|--------------------------|-------------------------------------| | 5962-9206201MXA | 0C7V7 | CY7C341-40HMB | | 5962-9206201MYC | <u>3</u> /<br>0C7V7 | EPM5192GM883B<br>CY7C341-40RMB | | 5962-9206201MZA | <u>3</u> / | EPM5192GM883B | | 5962-9206202MXA | 0C7V7 | CY7C341-30HMB | | 5962-9206202MYC | <u>3</u> /<br>0C7V7 | EPM5192GM883B-2<br>CY7C341-30RMB | | 5962-9206202MZA | <u>3</u> / | EPM5192GM883B-2 | | 5962-9206203MXA | 65786<br>0C7V7 | CY7C341-35HMB<br>CY7C341-35HMB | | 5962-9206203MYC | 0C7V7 | CY7C341-35RMB | - 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed, contact the Vendor to determine its availability. - <u>2</u>/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing. - 3/ Not available from an approved source of supply. Vendor CAGEVendor namenumberand address 65786 Cypress Semiconductor 3901 N. First Street San Jose, CA 95134-1506 0C7V7 QP Semiconductor 2945 Oakmead Village Ct. Santa Clara, CA 95051-0812 The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in this information bulletin.