











**DRV110** 



SLVSBA8G -MARCH 2012-REVISED MARCH 2018

# DRV110 120- and 230-V AC, 6- to 48-V DC Current Controller for Solenoids, Relays, and Valves

## 1 Features

- Internal Zener Diode on Supply Pin for High-Voltage Operation
  - 120- and 230-V AC Supply Through Rectifier and R<sub>S</sub> Resistor
  - 24-V, 48-V, and Higher DC Supply Through R<sub>S</sub> Resistor
- Drives an External MOSFET With PWM to Control Solenoid Current
  - External Sense Resistor for Regulating Solenoid Current
- Fast Ramp-Up of Solenoid Current to Ensure Activation
- Solenoid Current is Reduced in Hold Mode for Lower Power and Thermal Dissipation
- Ramp Peak Current, Keep Time at Peak Current, Hold Current, and PWM Clock Frequency Can Be Set Externally. They Can Also Be Operated at Nominal Values Without External Components.
- Protection
  - Thermal Shutdown
  - Undervoltage Lockout (UVLO)
- Optional STATUS Output
- Operating Temperature Range: –40°C to +125°C
- 8-Pin and 14-Pin TSSOP Package Options

## 2 Applications

- Electromechanical Drivers: Solenoids, Valves, Relays, Contactors, Switchgear, Pneumatics
- White Goods, Solar, Transportation, Smart Grid, Power Distribution

## 3 Description

The DRV110 device is a PWM current controller for solenoids. The device is designed to regulate the current with a well-controlled waveform to reduce power dissipation. The solenoid current is ramped up fast to ensure opening of the valve or relay. After initial ramping, the solenoid current is kept at a peak value to ensure correct operation, after which the current is reduced to a lower hold level to avoid thermal problems and reduce power dissipation.

The peak current duration is set with an external capacitor. The peak and hold levels of the current ramp, as well as the PWM frequency, can independently be set with external resistors. External setting resistors can also be omitted if the default values for the corresponding parameters are suitable for the application.

The DRV110 device has an internal Zener diode that limits the supply at VIN to  $V_{\rm ZENER}$  for applications that require a higher supply voltage. Using the internal Zener, the DRV110 can be powered from 120-V and 230-V AC supplies through a rectifier and current-limiting resistor. High DC voltages such as 48-V can also be accommodated this way.

## Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |
|-------------|------------|-------------------|--|
| DRV110      | TSSOP (14) | 5.00 mm × 4.40 mm |  |
| DKVIIU      | TSSOP (8)  | 3.00 mm × 4.40 mm |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **DRV110 Supplied by Power Line Voltage**





# **Table of Contents**

| 1 | Features                             | . 1   | 7.4 Device Functional Modes                           | . 13 |
|---|--------------------------------------|-------|-------------------------------------------------------|------|
| 2 | Applications                         | . 1 8 | Application and Implementation                        | . 14 |
| 3 | Description                          |       | 8.1 Application Information                           | . 14 |
| 4 | Revision History                     |       | 8.2 Typical Application                               |      |
| 5 | Pin Configuration and Functions      | ^     | Power Supply Recommendations                          | . 17 |
| 6 | Specifications                       | 4     | 0 Layout                                              | 17   |
| ٠ | 6.1 Absolute Maximum Ratings         |       | 10.1 Layout Guidelines                                | . 17 |
|   | 6.2 ESD Ratings                      |       | 10.2 Layout Example                                   | . 18 |
|   | 6.3 Recommended Operating Conditions |       | 1 Device and Documentation Support                    | . 19 |
|   | 6.4 Thermal Information              |       | 11.1 Documentation Support                            | . 19 |
|   | 6.5 Electrical Characteristics       |       | 11.2 Receiving Notification of Documentation Updates  | s 19 |
|   | 6.6 Typical Characteristics          | . 7   | 11.3 Community Resources                              | . 19 |
| 7 | Detailed Description                 |       | 11.4 Trademarks                                       | . 19 |
| - | 7.1 Overview                         |       | 11.5 Electrostatic Discharge Caution                  | . 19 |
|   | 7.2 Functional Block Diagram         |       | 11.6 Glossary                                         | . 19 |
|   | 7.3 Feature Description              |       | 2 Mechanical, Packaging, and Orderable<br>Information | 19   |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | nanges from Revision F (March 2017) to Revision G                                                                                                                                        | Page           |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| •  | Changed the maximum supply limited by the Zener diode from 15 V to V <sub>ZENER</sub>                                                                                                    | 1              |
| •  | Deleted virtual from the operating junction temperature and changed its maximum value from 125°C to 150°C in the                                                                         |                |
|    | Absolute Maximum Ratings table                                                                                                                                                           | 5              |
| •  | Added the temperature range for the parameters in the Recommended Operating Conditions table, add the V <sub>S</sub>                                                                     |                |
|    | parameter, and updated the $V_{\text{IN}}$ and $I_{\text{Q}}$ parameters                                                                                                                 | 5              |
| •  | Deleted the solenoid inductance parameter from the Recommended Operating Conditions table                                                                                                | 5              |
| •  | Deleted the I <sub>VIN</sub> test condition from the gate drive voltage parameter in the <i>Electrical Characteristics</i> table                                                         | <mark>6</mark> |
| •  | Changed the parameter names for V <sub>PEAK</sub> and V <sub>HOLD</sub> in the <i>Electrical Characteristics</i> table                                                                   | 6              |
| •  | Added the input pulldown resistance parameter in the Electrical Characteristics table                                                                                                    | 6              |
| •  | Added the DRV110 Current Control with Varying OUT Duty Cycle image to the PWM Current Control section                                                                                    | 10             |
| •  | Changed the R <sub>PEAK</sub> value for I <sub>PEAK</sub> = 450 mA from 50 k $\Omega$ to 55 k $\Omega$ in the Configuring Peak and Hold Currents section                                 |                |
| •  | Changed the Configuring Peak and Hold Currents section and PEAK and HOLD Mode $V_{REF}$ Settings image (which is now named $I_{PEAK}$ and $I_{HOLD}$ settings for $R_{SENSE} = 1~\Omega$ | 11             |
| •  | Changed the Voltage Supply and Integrated Zener Diode section. Added the $V_{ZENER}$ Value table and changed the $R_S$ equation to specify calculations for $R_{S,max}$ and $R_{S,min}$  | 12             |
| •  | Deleted the Default Configuration schematic                                                                                                                                              | 14             |
| •  | Added the Current Limiting Resistor Selection and Passives Selection sections in the Detailed Design Procedure                                                                           | 15             |
| •  | Changed the value of $R_{PEAK}$ from 303 $k\Omega$ to 400 $k\Omega$ in the Application Curve                                                                                             | 17             |
|    |                                                                                                                                                                                          |                |
| CI | nanges from Revision E (November 2016) to Revision F                                                                                                                                     | Page           |
| •  | Changed the Functional Block Diagram                                                                                                                                                     | 8              |
| •  | Changed the I <sub>HOLD</sub> equation                                                                                                                                                   | 11             |
| •  | Changed the Shutdown section to provide a description of the STATUS pin                                                                                                                  | 13             |

Submit Documentation Feedback



| CI       | nanges from Revision D (June 2016) to Revision E                                                                                                                                                                                                                                    | Page |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •        | Changed the title of the document to include V AC and V DC values                                                                                                                                                                                                                   | 1    |
| •        | Revised Features and Applications lists                                                                                                                                                                                                                                             | 1    |
| •        | Changed first page graphic to schematic                                                                                                                                                                                                                                             | 1    |
| •        | Revised table notes for Recommended Operating Conditions table                                                                                                                                                                                                                      | 5    |
| CI       | nanges from Revision C (April 2016) to Revision D                                                                                                                                                                                                                                   | Page |
| •        | Changed the title of the document                                                                                                                                                                                                                                                   | 1    |
| •        | Changed 160 k $\Omega$ in the f <sub>PWM</sub> equation to 66.67 k $\Omega$                                                                                                                                                                                                         | 11   |
| •        | Added the Receiving Notification of Documentation Updates section                                                                                                                                                                                                                   | 19   |
| CI       | nanges from Revision B (July 2015) to Revision C                                                                                                                                                                                                                                    | Page |
| •        | Changed one test condition ( $R_{OSC}$ = 50 k $\Omega$ to 160 k $\Omega$ ) and the maximum value for the Externally set PWM clock frequency (60 to 25) in the <i>Electrical Characteristics</i> table                                                                               | 6    |
| <u>•</u> | Changed the PWM Clock Frequency Setting graph                                                                                                                                                                                                                                       | 11   |
| CI       | nanges from Revision A (January 2013) to Revision B                                                                                                                                                                                                                                 | Page |
| •        | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1    |

Product Folder Links: DRV110

Submit Documentation Feedback



# 5 Pin Configuration and Functions



## **Pin Functions**

| PIN     |        |         |     |                                 |  |
|---------|--------|---------|-----|---------------------------------|--|
| NAME    |        | NO.     | 1/0 | DESCRIPTION                     |  |
| INAIVIE | 8 PINS | 14 PINS |     |                                 |  |
| EN      | 8      | 13      | I   | Enable                          |  |
| GND     | 5      | 8       | _   | Ground                          |  |
| HOLD    | _      | 4       | 1   | Hold current set <sup>(1)</sup> |  |
| KEEP    | 1      | 2       | I   | Keep time set                   |  |
| NC      | _      | 1       | _   | No connect                      |  |
| NC      | _      | 6       | _   | No connect                      |  |
| NC      | _      | 10      | _   | No connect                      |  |
| NC      | _      | 14      | _   | No connect                      |  |
| OSC     | 3      | 5       | 1   | PWM frequency set               |  |
| OUT     | 7      | 11      | 0   | Solenoid switch gate drive      |  |
| PEAK    | 2      | 3       | I   | Peak current set                |  |
| SENSE   | 6      | 9       | I   | Solenoid current sense          |  |
| STATUS  | _      | 12      | 0   | Open drain status indicator     |  |
| VIN     | 4      | 7       | I   | 6-V to 15-V supply              |  |

(1) In the 8-pin package, the HOLD pin is not bonded out. For this package, the HOLD mode is configured to default (internal) settings.

Product Folder Links: DRV110

Submit Documentation Feedback

Copyright © 2012–2018, Texas Instruments Incorporated

4



## **Specifications**

# 6.1 Absolute Maximum Ratings

See (1) and (2)

|                  |                                                     | MIN  | MAX | UNIT |
|------------------|-----------------------------------------------------|------|-----|------|
| VIN              | Input voltage                                       | -0.3 | 20  | ٧    |
|                  | Voltage on EN, STATUS, PEAK, HOLD, OSC, SENSE, KEEP | -0.3 | 7   | ٧    |
|                  | Voltage on OUT                                      | -0.3 | 20  | ٧    |
| $T_{J}$          | Operating junction temperature                      | -40  | 150 | °C   |
| T <sub>stg</sub> | Storage temperature                                 | -65  | 150 | ů    |

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

All voltage values are with respect to network ground terminal.

## 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

-40°C  $\leq T_A \leq 125$ °C (unless otherwise noted)

|                 |                                                                                                    | MIN | NOM | MAX | UNIT |
|-----------------|----------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| $I_Q$           | Supply current (the device sinks additional current when V <sub>IN</sub> > V <sub>ZENER</sub> (1)) | 1   | 1.5 | 3   | mA   |
| $V_{IN}$        | Voltage at the VIN pin <sup>(2)(3)</sup> (see <i>Detailed Description</i> )                        | 6   |     |     | V    |
| Vs              | Voltage directly from the supply before clamped by the Zener diode                                 | 6   |     | 330 | V    |
| C <sub>IN</sub> | Input capacitor between VIN and GND <sup>(4)</sup>                                                 | 1   | 4.7 |     | μF   |
| T <sub>A</sub>  | Operating ambient temperature                                                                      | -40 |     | 125 | °C   |

The device regulates the supply with an internal Zener diode. The device sinks up to 3 mA with the added supply current. See Equation 5 to find appropriate value for the R<sub>S</sub> resistor.

#### 6.4 Thermal Information

|                      |                                              | DR     | DRV110  |      |  |
|----------------------|----------------------------------------------|--------|---------|------|--|
|                      | THERMAL METRIC <sup>(1)</sup>                | PW (T  | UNIT    |      |  |
|                      |                                              | 8 PINS | 14 PINS |      |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 183.8  | 122.6   | °C/W |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 69.2   | 51.2    | °C/W |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 112.6  | 64.3    | °C/W |  |
| ΨЈТ                  | Junction-to-top characterization parameter   | 10.4   | 6.5     | °C/W |  |
| ΨЈВ                  | Junction-to-board characterization parameter | 110.9  | 63.7    | °C/W |  |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A    | N/A     | °C/W |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Product Folder Links: DRV110

JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

The maximum input voltage of the device depends on the clamping voltage of the internal Zener diode, which changes over temperature. A current-limiting resistor is required to limit current to the Zener diode if the input voltage (V<sub>IN</sub>) is greater than V<sub>ZENER</sub>. For more information on resistor sizing see the *Detailed Description* section and *Application and Implementation* section. For  $V_S$  voltages less than  $V_{ZENER}$ ,  $V_{IN} = V_S$ . For  $V_S$  voltages greater than  $V_{ZENER}$ ,  $V_{IN} = V_{ZENER}$ .

<sup>4.7-</sup>µF input capacitor and full wave rectified 230-Vrms AC supply results in approximately 500-mV supply ripple.



## 6.5 Electrical Characteristics

 $V_{IN} = 14 \text{ V}, -40 ^{\circ}\text{C} \le T_{A} \le 125 ^{\circ}\text{C}, \text{ over operating free-air temperature range (unless otherwise noted)}$ 

|                         | PARAMETER                                              | TEST CONDITIONS                                                                           | MIN  | TYP             | MAX  | UNIT      |
|-------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------|------|-----------------|------|-----------|
| SUPPLY                  |                                                        |                                                                                           |      |                 |      |           |
|                         | Standby current                                        | EN = 0, V <sub>IN</sub> = 14 V, bypass deactivated                                        |      | 200             | 250  |           |
|                         | Quiescent current                                      | EN = 1, V <sub>IN</sub> = 14 V, bypass deactivated                                        |      | 360             | 570  | μA        |
| IQ                      | Internally regulated appropri                          | EN = 0, I <sub>VIN</sub> = 2 mA, bypass activated                                         | 10.5 | 15              | 19   | V         |
|                         | Internally regulated supply                            | EN = 1, I <sub>VIN</sub> = 2 mA, bypass activated                                         | 14.5 | 15              | 15.5 | V         |
| GATE DRIV               | ER                                                     |                                                                                           |      |                 |      |           |
| V <sub>DRV</sub>        | Gate drive voltage                                     | Supply voltage in regulation                                                              |      | V <sub>IN</sub> |      | V         |
| I <sub>DRV_SINK</sub>   | Gate drive sink current                                | V <sub>OUT</sub> = 15 V; V <sub>IN</sub> = 15 V                                           | 8    | 15              |      | mA        |
| I <sub>DRV_SOURCE</sub> | Gate drive source current                              | V <sub>OUT</sub> = GND; V <sub>IN</sub> = 15 V                                            |      | -15             | -10  | mA        |
| f <sub>PWM</sub>        | PWM clock frequency                                    | OSC = GND                                                                                 | 15   | 20              | 27   | kHz       |
| D <sub>MAX</sub>        | Maximum PWM duty cycle                                 |                                                                                           |      | 100%            |      |           |
| D <sub>MIN</sub>        | Minimum PWM duty cycle                                 |                                                                                           |      | 7.5%            |      |           |
| t <sub>D</sub>          | Start-up delay                                         | Delay between EN going high until gate driver starts switching, f <sub>PWM</sub> = 20 kHz |      |                 | 50   | μs        |
| CURRENT C               | ONTROLLER, INTERNAL SETTINGS                           |                                                                                           |      |                 |      |           |
| I <sub>PEAK</sub>       | Peak current                                           | $R_{SENSE} = 1 \Omega$ , PEAK = GND                                                       | 270  | 300             | 330  | mA        |
| I <sub>HOLD</sub>       | Hold current                                           | $R_{SENSE} = 1 \Omega$ , $HOLD = GND$                                                     | 40   | 50              | 65   | mA        |
| CURRENT C               | CONTROLLER, EXTERNAL SETTINGS                          |                                                                                           |      |                 |      |           |
| t <sub>KEEP</sub>       | Externally set keep time at peak current               | C <sub>KEEP</sub> = 1 µF                                                                  |      | 100             |      | ms        |
|                         | Voltage of internal reference to which the             | $R_{PEAK} = 50 \text{ k}\Omega$                                                           |      | 900             |      |           |
| V <sub>PEAK</sub>       | SENSE pin voltage is compared to for I <sub>PEAK</sub> | R <sub>PEAK</sub> = 200 kΩ                                                                |      | 300             |      | mV        |
| $V_{HOLD}$              | Voltage of internal reference to which the             | $R_{HOLD} = 50 \text{ k}\Omega$                                                           |      | 150             | 50   |           |
| V HOLD                  | SENSE pin voltage is compared for I <sub>HOLD</sub>    | $R_{HOLD} = 200 \text{ k}\Omega$                                                          |      | 50              |      | mV        |
| f                       | Externally set PWM clock frequency                     | $R_{OSC} = 160 \text{ k}\Omega$                                                           |      | 25              |      | kHz       |
| f <sub>PWM</sub>        | Externally Set F WW Clock frequency                    | $R_{OSC}$ = 200 k $\Omega$                                                                |      | 20              |      | NI IZ     |
| LOGIC INPU              | IT LEVELS (EN)                                         |                                                                                           |      |                 |      |           |
| $V_{IL}$                | Input low level                                        |                                                                                           |      |                 | 1.3  | V         |
| V <sub>IH</sub>         | Input high level                                       |                                                                                           | 1.65 |                 |      | V         |
| D                       | Input pullup resistance                                |                                                                                           | 350  | 500             |      | $k\Omega$ |
| R <sub>EN</sub>         | Input pulldown resistance                              |                                                                                           |      | 250             |      | kΩ        |
| LOGIC OUT               | PUT LEVELS (STATUS)                                    |                                                                                           |      |                 |      |           |
| V <sub>OL</sub>         | Output low level                                       | Pulldown activated, I <sub>STATUS</sub> = 2 mA                                            |      |                 | 0.3  | V         |
| I <sub>IL</sub>         | Output leakage current                                 | Pulldown deactivated, V(STATUS) = 5 V                                                     |      |                 | 2    | μΑ        |
| UNDERVOL                | TAGE LOCKOUT                                           |                                                                                           |      |                 | 1    |           |
| V <sub>UVLO</sub>       | Undervoltage lockout threshold                         |                                                                                           |      | 4.6             |      | V         |
| THERMAL S               | HUTDOWN                                                |                                                                                           |      |                 |      |           |
| T <sub>TSU</sub>        | Junction temperature start-up threshold                |                                                                                           |      | 140             |      | °C        |
| T <sub>TSD</sub>        | Junction temperature shutdown threshold                |                                                                                           |      | 160             |      | °C        |

Submit Documentation Feedback



# 6.6 Typical Characteristics



Figure 1. Solenoid Current, EN, and PWM vs Time

Product Folder Links: DRV110



## 7 Detailed Description

#### 7.1 Overview

The DRV110 device provides a PWM current controller for use with solenoids. The device provides a quick ramp to a high peak current value in order to ensure opening of the valve or relay. The current is held for a programmable time and then lowered to the hold current value to maintain the open state of the valve or relay while reducing the total current consumption. Peak current duration, peak current amount, hold current amount (in the 14-pin package), and PWM frequency can all be controlled by external components or used at default levels by omitting these components (except peak current duration).

Enable and disable of the switch is controlled by the EN pin. The EN pin contains an internal resistor network to set the pin to logic HIGH when the EN pin is floating. This feature can be used for situations where a control signal is not required and the solenoid is only energized when a supply voltage is present. Such applications could be valves or contactors.

The DRV110 also features a wide VIN range with an internal bypass regulator to maintain VIN at an acceptable level. Finally, the 14-pin package features an open-drain pull-down path on the STATUS pin which is enabled as long as undervoltage lockout or thermal shutdown has not triggered.

## 7.2 Functional Block Diagram



Copyright © 2017, Texas Instruments Incorporated

(1) Available only in the 14-pin package.

Submit Documentation Feedback



#### 7.3 Feature Description

The DRV110 controls the current through the solenoid as shown in Figure 2. Activation starts when EN pin voltage is pulled high either by an external driver or internal pullup. In the beginning of activation, DRV110 allows the solenoid current to ramp up to the peak value I<sub>PEAK</sub> and it regulates it at the peak value for the time, t<sub>KEEP</sub>, before reducing it to I<sub>HOLD</sub>. The solenoid current is regulated at the hold value as long as the EN pin is kept high. The initial current ramp-up time depends on the inductance and resistance of the solenoid. Once EN pin is driven to GND, DRV110 allows the solenoid current to decay to zero.



Figure 2. Typical Current Waveform Through the Solenoid

#### 7.3.1 Keep Time

The keep time, t<sub>KEEP</sub>, is set externally by connecting a capacitor to the KEEP pin. A constant current is sourced from the KEEP pin that is driven into an external capacitor resulting in a linear voltage ramp. When the KEEP pin voltage reaches 100 mV, the current regulation reference voltage, V<sub>REF</sub>, is switched from V<sub>PEAK</sub> to V<sub>HOLD</sub>. The internal current source is switched off, and the capacitor is grounded for discharge. The dependency of t<sub>KFFP</sub> from the external capacitor size can be calculated with Equation 1.

$$t_{KEEP}[s] = C_{KEEP}[F] \cdot 10^{5} \left[ \frac{s}{F} \right]$$
(1)

## 7.3.2 PWM Current Control

The current control loop regulates, cycle-by-cycle, the solenoid current by sensing voltage at the SENSE pin and controlling the external switching device gate through the OUT pin. During the ON-cycle, the OUT pin voltage is driven and kept high (equal to VIN voltage) allowing current to flow through the external switch as long as the voltage at the SENSE pin is less than V<sub>REF</sub>. As soon as the voltage at the SENSE pin is above V<sub>REF</sub>, the OUT pin voltage is immediately driven low and kept low until the next ON-cycle is triggered by the internal PWM clock signal. In the beginning of each ON-cycle, the OUT pin voltage is driven high and kept high for at least the time determined by the minimum PWM signal duty cycle, D<sub>MIN</sub>.

Because the current sense is done by comparing the voltage at the SENSE pin to a reference voltage, the DRV110 device acts like a hysteresis controller. When the device acts like a hysteresis controller, it can make the PWM frequency and duty cycle appear uneven for some solenoids (see Figure 3).

Copyright © 2012-2018, Texas Instruments Incorporated

Product Folder Links: DRV110



## **Feature Description (continued)**



(1) The DRV110 device measures the voltage at the SENSE node (V<sub>SENSE</sub>). This voltage is compared against the reference voltage (V<sub>REF</sub>) each clock cycle. The voltage at the output node (V<sub>OUT</sub>) becomes low when V<sub>SENSE</sub> ≥ V<sub>REF</sub>. The duty cycle (D) of the output voltage varies from 8% to 100%. In summary, the SENSE voltage is sampled after each rising edge of the PWM CLK signal (PWM<sub>CLK</sub>) and goes low when V<sub>SENSE</sub> ≥ V<sub>REF</sub> at a minimum duty cycle of 8%.

Figure 3. DRV110 Current Control with Varying OUT Duty Cycle

#### 7.3.3 Configuring Peak and Hold Currents

 $I_{PEAK}$  and  $I_{HOLD}$  depend on fixed resistance values  $R_{PEAK}$  and  $R_{HOLD}$  as shown in Figure 4. If the PEAK pin or HOLD pin is connected to ground or  $R_{PEAK}$  or  $R_{HOLD}$  is less than 43.33 k $\Omega$  (typical), then  $I_{PEAK}$  is at its default value of 300 mA for  $I_{PEAK}$  and 50 mA for  $I_{HOLD}$ .

The  $I_{PEAK}$  value can alternatively be set by connecting an external resistor to ground from the PEAK pin. For example, if a 60-k $\Omega$  (=  $R_{PEAK}$ ) resistor is connected between PEAK and GND, and  $R_{SENSE}$  = 1  $\Omega$ , then the externally set  $I_{PEAK}$  level will be 900 mA. If  $R_{PEAK}$  = 200 k $\Omega$  and  $R_{SENSE}$  = 1  $\Omega$ , then the externally set  $I_{PEAK}$  level will be 300 mA. TI does not recommend using a resistor from 30 k $\Omega$  and 55 k $\Omega$  to avoid the  $I_{PEAK}$  or  $I_{HOLD}$  current slipping from the maximum current setting to the default setting.

In case  $R_{SENSE} = 2~\Omega$  instead of 1  $\Omega$ , then  $I_{PEAK} = 450~mA$  (when  $R_{PEAK} = 55~k\Omega$ ) and  $I_{PEAK} = 150~mA$  (when  $R_{PEAK} = 200~k\Omega$ ). In the 8-pin package, the HOLD reference uses the internal  $V_{REF}$  setting of 50 mV. In the 14-pin package, external setting of the HOLD current,  $I_{HOLD}$ , works in the same way as the external setting for  $I_{PEAK}$  but the current levels are 1/6 of the  $I_{PEAK}$  levels for the same resistor setting.

External settings for  $I_{PEAK}$  and  $I_{HOLD}$  are independent of each other. If  $R_{PEAK}$  or  $R_{HOLD}$  is decreased below 33.33 k $\Omega$  (typical value), then the reference is clamped to the internal setting of 300 mV for PEAK and 50 mV for HOLD. Use Equation 2 and Equation 3 to calculate the values for  $I_{PEAK}$  and  $I_{HOLD}$  respectively.

The currents and resistor values should be chosen such that the voltage across the sense resistor is more than 30 mV.

Submit Documentation Feedback



#### **Feature Description (continued)**



Figure 4.  $I_{PEAK}$  and  $I_{HOLD}$  settings for  $R_{SENSE}$  = 1  $\Omega$ 

## 7.3.4 Configuring the PWM Frequency

Frequency of the internal PWM clock signal, PWM<sub>CLK</sub>, that triggers each OUT pin ON-cycle can be adjusted by external resistor,  $R_{OSC}$ , connected between OSC and GND. Frequency as a function of resistor value is shown in Figure 5. Default frequency is used when OSC is connected to GND directly. Use Equation 4 to calculate the PWM frequency as a function of the external fixed adjustment resistor value (greater than 160 k $\Omega$ ).

$$f_{PWM} = \frac{60 \text{ kHz}}{R_{OSC}} \times 66.67 \text{ k}\Omega; \ 160 \text{ k}\Omega < R_{OSC} < 2 \text{ M}\Omega$$

$$\begin{array}{c} 40 \\ 35 \\ 30 \\ 25 \\ 10 \end{array}$$

$$\begin{array}{c} 40 \\ 25 \\ 10 \\ \end{array}$$

$$\begin{array}{c} 40 \\ 20 \\ 15 \\ 10 \\ \end{array}$$

$$\begin{array}{c} (4) \\ (0 \text{ to } 100 \, \Omega, \, 20 \text{ kHz}) \\ \end{array}$$

Figure 5. PWM Clock Frequency Setting

 $R_{OSC}$  (k $\Omega$ )

# 7.3.5 Voltage Supply and Integrated Zener Diode

5

0

100

Voltage at the OUT pin, that is the gate voltage of an external switching device, is equal to VIN voltage during the ON-cycle. The voltage is driven to ground during the OFF-cycle. VIN voltages below  $V_{ZENER}$  can be supplied directly from an external voltage source. Supply voltages of at least 6 V are supported.

Copyright © 2012–2018, Texas Instruments Incorporated

Submit Documentation Feedback



## **Feature Description (continued)**

The DRV110 is able to regulate VIN voltage from a higher external supply voltage,  $V_S$ , by an internal bypass regulator that replicates the function of an ideal Zener diode. This requires that the supply current is sufficiently limited by an external resistor between  $V_S$  and the VIN pin. An external capacitor connected to the VIN pin is used to store enough energy to charge the external switch gate capacitance at the OUT pin. A range of current limiting resistor sizes ( $R_{S,min}$  and  $R_{S,max}$ ) can be calculated with Equation 5 and Equation 6. This range keeps the VIN current within the recommended operating conditions.

$$R_{S,max} = \frac{V_{S,minDC} - V_{ZENER}}{1 \text{ mA} + I_{Gate,AVE}}$$

where

I<sub>Gate,AVE</sub> is the current flowing to the external switch. For a MOSFET, I<sub>Gate,AVE</sub> is equal to the external FET gate charge multiplied by f<sub>PWM</sub>.

$$R_{S,min} = \frac{V_{S,maxDC} - V_{ZENER}}{3 \text{ mA} + I_{Gate,AVE}}$$
(6)

Ideally, the DRV110 device clamps the input voltage to 15 V. For configurations that do not use the EN pin (force the pin high or leave it floating), the DRV110 device clamps at 15 V ( $V_{ZENER} = 15$  V) across the temperature range of the device. If the EN pin is set to 0, then refer to the values in Table 1 to find the  $V_{ZENER}$  used when calculating the value of  $R_S$ , based on the temperature range of the application. Because the  $V_{ZENER}$  changes when the EN state changes, select a value for  $R_S$  that meets the current requirements at both  $V_{ZENER}$  voltages.

Table 1. V<sub>ZENER</sub> Value

| TEMPERATURE RANGE              | ENABLE STATE | V <sub>ZENER</sub> |
|--------------------------------|--------------|--------------------|
| -40°C ≤ T <sub>A</sub> ≤ 125°C | 1            | 15 V               |
| -40°C ≤ T <sub>A</sub> ≤ 35°C  | 0            | 15 V               |
| -40°C ≤ T <sub>A</sub> ≤ 45°C  | 0            | 14.2 V             |
| -40°C ≤ T <sub>A</sub> ≤ 55°C  | 0            | 13.9 V             |
| -40°C ≤ T <sub>A</sub> ≤ 65°C  | 0            | 13.5 V             |
| -40°C ≤ T <sub>A</sub> ≤ 75°C  | 0            | 13.1 V             |
| -40°C ≤ T <sub>A</sub> ≤ 85°C  | 0            | 12.7 V             |
| -40°C ≤ T <sub>A</sub> ≤ 95°C  | 0            | 12.3 V             |
| -40°C ≤ T <sub>A</sub> ≤ 105°C | 0            | 12 V               |
| -40°C ≤ T <sub>A</sub> ≤ 115°C | 0            | 11.4 V             |
| -40°C ≤ T <sub>A</sub> ≤ 125°C | 0            | 11 V               |

The open-drain pulldown path at the STATUS pin is deactivated if the undervoltage lockout or thermal shutdown blocks have triggered or if the EN pin is low.

Product Folder Links: DRV110

Submit Documentation Feedback



#### 7.4 Device Functional Modes

#### 7.4.1 Normal Mode

The DRV110 transitions through three different states in normal mode:

**OFF state** In the OFF state, the EN pin is low and the PWM output is off.

**PEAK state** The PEAK state begins when the EN pin is set high, and ends when the  $t_{KEEP}$  time has been reached. During this state, the PWM operates to reach the  $I_{PEAK}$  current set by the  $R_{PEAK}$  resistor.

**HOLD state** In the HOLD state, the  $t_{KEEP}$  time has been reached, and the PWM continues to operate but at the  $t_{HOLD}$  level. This continues until the EN pin is set low again and the PWM turns off.

#### 7.4.2 Shutdown

The DRV110 turns off the gate driver in undervoltage lockout (VIN < 4.6 V) or thermal shutdown ( $T_J > 160^{\circ}\text{C}$ ). If temperature shutdown is activated, the DRV110 resumes operation when the junction temperature is below 140°C. The shutdown conditions are expressed by the STATUS pin going to the high-impedance state. A pullup resistor can be connected to the STATUS pin so these conditions may be observed by a microcontroller. Table 2 provides an explanation of this operation.

**Table 2. Shutdown Operation** 

|    | CONDITIONS | OUTPL | JT PINS     |             |  |  |
|----|------------|-------|-------------|-------------|--|--|
| EN | UVLO       | TSD   | STATUS      | OUT         |  |  |
| 0  | X          | X     | Hi-Z        | LOW         |  |  |
| 1  | 0          | 0     | Pulled down | HIGH or PWM |  |  |
| 1  | X          | 1     | Hi-Z        | LOW         |  |  |
| 1  | 1          | X     | Hi-Z        | LOW         |  |  |

Product Folder Links: DRV110



## 8 Application and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The DRV110 device is designed to operate a solenoid valve or relay. For detailed information on using the DRV110 with 230 V AC solenoids, see *Current Controlled Driver for 230V AC Solenoids Reference Design*. A typical DC input design will be outlined in *Typical Application*. Approximate resistor and capacitor values for the peak current, hold current, sense, and keep time will be derived for a sample application.

## 8.2 Typical Application



Copyright © 2016, Texas Instruments Incorporated

Figure 6. DRV110 Powered by a Rectified AC Power Source

Product Folder Links: DRV110

Submit Documentation Feedback



## Typical Application (continued)



Figure 7. DRV110 Powered by a DC Power Source Greater than 15 V

## 8.2.1 Design Requirements

The key elements to identify here are the system input voltage, peak current, hold current, and peak keep time values required for the solenoid or relay being used. With these values, approximate  $R_S$ ,  $R_{PEAK}$ ,  $R_{HOLD}$  (for 14-pin package),  $C_{KEEP}$ , and  $R_{SENSE}$  values can be determined and the proper FET and diode can be identified.  $R_{OSC}$  can be varied in order to tune the circuit to the chosen solenoid or relay.

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Current Limiting Resistor Selection

The temperature range, input voltage, and enable state must be considered when selecting the current limiting resistor. These values must be considered because the Zener clamping voltage of the DRV110 device starts dropping from its ideal 15 V at temperatures greater than 45°C when the EN pin is pulled low. Applications that leave the EN pin floating or pulled high at all times only require a current-limiting resistor when the input voltage is greater than 15 V across all temperature.

While using a current-limiting resistor is not required when the supply voltage ( $V_S$ ) is less than the Zener clamping voltage,  $V_{ZENER}$ , TI recommends populating a small resistor in case of possible input voltage transients during operation. At the very least, TI recommends placing a resistor footprint jumped by a 0- $\Omega$  resistor. Table 3 lists recommended resistor values for voltages close to  $V_{ZENER}$  and common voltages greater than  $V_{ZENER}$  for different enable states.

Submit Documentation Feedback



Table 3. Recommended Resistor Values  $-40^{\circ}\text{C} \le T_{A} \le 125^{\circ}\text{C}$ 

| SUPPLY VOLTAGE             | RECOMMENDED CURRENT-<br>LIMITING RESISTOR |  |  |  |  |  |  |
|----------------------------|-------------------------------------------|--|--|--|--|--|--|
| EN Pulled High or Floating |                                           |  |  |  |  |  |  |
| < 15 V                     | 500 Ω                                     |  |  |  |  |  |  |
| 24 V                       | 9 kΩ                                      |  |  |  |  |  |  |
| 48 V                       | 33 kΩ                                     |  |  |  |  |  |  |
| 110 V to 120 V             | 100 kΩ                                    |  |  |  |  |  |  |
| 220 V to 240 V             | 200 kΩ                                    |  |  |  |  |  |  |
| EN Toggled Between 0 and 1 |                                           |  |  |  |  |  |  |
| 10 V                       | 510 Ω                                     |  |  |  |  |  |  |
| 11 V                       | 510 Ω                                     |  |  |  |  |  |  |
| 12 V                       | 1 kΩ                                      |  |  |  |  |  |  |
| 13 V                       | 2 kΩ                                      |  |  |  |  |  |  |
| 14 V                       | 3 kΩ                                      |  |  |  |  |  |  |
| 15 V                       | 3.9 kΩ                                    |  |  |  |  |  |  |
| 24 V                       | 13 kΩ                                     |  |  |  |  |  |  |
| 48 V                       | 36 kΩ                                     |  |  |  |  |  |  |
| 110 V to 120 V             | 100 kΩ                                    |  |  |  |  |  |  |
| 220 V to 240 V             | 200 kΩ                                    |  |  |  |  |  |  |

## 8.2.2.2 Passive Component Selection

With the selected peak current, hold current, and peak keep time values, the values of  $R_{PEAK}$ ,  $R_{HOLD}$  (for 14-pin package),  $C_{KEEP}$ , and  $R_{SENSE}$  can be determined. Table 4 lists the example values and results from calculation.

Table 4. Example Application Values When  $R_{SENSE} = 1 \Omega$ 

| VARIABLE      | VALUE  | 14-PIN VALUES                                         | 8-PIN VALUES                         | CALCULATED FROM |
|---------------|--------|-------------------------------------------------------|--------------------------------------|-----------------|
| Peak current  | 150 mA | $R_{PEAK} = 400 \text{ k}\Omega$                      | $R_{PEAK} = 400 \text{ k}\Omega$     | Equation 2      |
| Hold current  | 50 mA  | $R_{HOLD}$ = 200 k $\Omega$ or connect HOLD to ground | Default                              | Equation 3      |
| Keep time     | 100 ms | C <sub>KEEP</sub> = 1 µF                              | C <sub>KEEP</sub> = 1 μF             | Equation 1      |
| PWM frequency | 20 kHz | R <sub>OSC</sub> = Shorted to ground                  | R <sub>OSC</sub> = Shorted to ground | Equation 4      |

Use Equation 2 and Equation 3 to calculate the values of the  $R_{PEAK}$  resistor and  $R_{HOLD}$  (if applicable) resistor. For the sample values, the  $R_{PEAK}$  resistor is set to 400 k $\Omega$  and the  $R_{HOLD}$  resistor is shorted to GND. TI recommends using a  $0-\Omega$  resistor for prototyping in case changes to this value are desired.

Next, select the value of the  $C_{KEEP}$  capacitor based on Equation 1. For the sample value, the  $C_{KEEP}$  capacitor is set to 1  $\mu$ F. The  $R_{OSC}$  resistor is initially be shorted to GND, but a 0- $\Omega$  resistor is also recommended for prototyping. Additionally, a low-pass filter on the SENSE line can be added in a high-noise environment and is recommended for prototyping. The typical value for the low pass filter resistor is 1  $k\Omega$  and the typical value for the filter capacitor is 100 pF.

The value of sense resistor can be selected based on the preference of the designer. The only restriction is that the voltage across the sense resistor (found by the  $R_{SENSE}$  resistance times the  $I_{HOLD}$  current) must be greater than 30 mV for reliable operation.

The external FET and current recirculation diode must be selected based on the current values defined in Table 4 and the supply voltage. The current recirculation diode should be a fast recovery diode.

Product Folder Links: DRV110

Submit Documentation Feedback



## 8.2.3 Application Curve



Figure 8. I<sub>SOLENOID</sub>, EN, and V<sub>IN</sub> vs Time

## 9 Power Supply Recommendations

The input supply range must be at least 6 V, and needs a current-limiting resistor above  $V_{ZENER}$ . An input capacitor of 4.7  $\mu$ F (typical) is required as well.  $I_Q$  max is 3 mA, but additional current will be required to operate the solenoid or relay.

## 10 Layout

## 10.1 Layout Guidelines

Routing for the SENSE pin should be careful to avoid noise sources. Routing for the output node and sense node should be minimized. The trace for the solenoid or relay current should be wide in order to prevent any unexpected voltage drop.

Product Folder Links: DRV110

Copyright © 2012–2018, Texas Instruments Incorporated

Submit Documentation Feedback



# 10.2 Layout Example



Figure 9. Layout Schematic



## 11 Device and Documentation Support

## 11.1 Documentation Support

#### 11.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, Current Controlled Driver for 24-V DC Solenoid With Plunger Fault Detection reference design
- Texas Instruments, Current Controlled Driver for 230V AC Solenoids Reference Design
- Texas Instruments, DRV110 and DRV120 Evaluation Modules (EVM) user's guide

## 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 11.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: DRV110

www.ti.com

17-Jun-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                 |                       |      | (4)           | (5)                 |              |              |
| DRV110APWR            | Active | Production    | TSSOP (PW)   14 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 110A         |
| DRV110APWR.B          | Active | Production    | TSSOP (PW)   14 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 110A         |
| DRV110APWRG4          | Active | Production    | TSSOP (PW)   14 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 110A         |
| DRV110APWRG4.B        | Active | Production    | TSSOP (PW)   14 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 110A         |
| DRV110PWR             | Active | Production    | TSSOP (PW)   8  | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 110          |
| DRV110PWR.B           | Active | Production    | TSSOP (PW)   8  | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 110          |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.





www.ti.com 17-Jun-2025



www.ti.com 18-Jun-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DRV110APWR   | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| DRV110APWRG4 | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| DRV110PWR    | TSSOP           | PW                 | 8  | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |





www.ti.com 18-Jun-2025



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DRV110APWR   | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| DRV110APWRG4 | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| DRV110PWR    | TSSOP        | PW              | 8    | 2000 | 356.0       | 356.0      | 35.0        |





## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153, variation AA.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated