SCDS017M - MAY 1995 - REVISED JANUARY 2004

• 5-Ω Switch Connection Between Two Ports



ЗA

9

| <ul> <li>TTL-0</li> </ul> | compatible | Input | Levels |
|---------------------------|------------|-------|--------|
|---------------------------|------------|-------|--------|



#### description/ordering information

GND 8

The SN74CBT3257 is a 4-bit 1-of-2 high-speed TTL-compatible FET multiplexer/demultiplexer. The low on-state resistance of the switch allows connections to be made with minimal propagation delay.

Output-enable (OE) and select-control (S) inputs select the appropriate B1 and B2 outputs for the A-input data.

| T <sub>A</sub> | PACKAG            | E‡            | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|----------------|-------------------|---------------|--------------------------|---------------------|
|                | QFN – RGY         | Tape and reel | SN74CBT3257RGYR          | CU257               |
|                |                   | Tube          | SN74CBT3257D             | 0070057             |
|                | SOIC - D          | Tape and reel | SN74CBT3257DR            | CB13257             |
| -40°C to 85°C  | SSOP – DB         | Tape and reel | SN74CBT3257DBR           | CU257               |
|                | SSOP (QSOP) – DBQ | Tape and reel | SN74CBT3257DBQR          | CU257               |
|                |                   | Tube          | SN74CBT3257PW            | CU 1057             |
|                | 1330F - FW        | Tape and reel | SN74CBT3257PWR           | 00257               |

#### **ORDERING INFORMATION**

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

#### FUNCTION TABLE

| INPU | JTS | FUNCTION         |
|------|-----|------------------|
| ŌE   | S   | FUNCTION         |
| L    | L   | A port = B1 port |
| L    | Н   | A port = B2 port |
| н    | Х   | Disconnect       |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2004, Texas Instruments Incorporated

SCDS017M - MAY 1995 - REVISED JANUARY 2004

### logic diagram (positive logic)





SCDS017M - MAY 1995 - REVISED JANUARY 2004

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub>            |                        | –0.5 V to 7 V  |
|--------------------------------------------------|------------------------|----------------|
| Input voltage range, V <sub>I</sub> (see Note 1) |                        | –0.5 V to 7 V  |
| Continuous channel current                       |                        | 128 mA         |
| Input clamp current, $I_K (V_{I/O} < 0)$         |                        | –50 mA         |
| Package thermal impedance, $\theta_{JA}$ (see    | e Note 2): D package   |                |
| (see                                             | e Note 2): DB package  | 82°C/W         |
| (see                                             | e Note 2): DBQ package | 90°C/W         |
| (see                                             | e Note 2): PW package  | 108°C/W        |
| (see                                             | e Note 3): RGY package | 39°C/W         |
| Storage temperature range, $T_{stg}$             |                        | –65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

2. The package thermal impedance is calculated in accordance with JESD 51-7.

3. The package thermal impedance is calculated in accordance with JESD 51-5.

#### recommended operating conditions (see Note 4)

|                 |                                  | MIN | MAX | UNIT |
|-----------------|----------------------------------|-----|-----|------|
| $V_{CC}$        | Supply voltage                   | 4   | 5.5 | V    |
| V <sub>IH</sub> | High-level control input voltage | 2   |     | V    |
| VIL             | Low-level control input voltage  |     | 0.8 | V    |
| Τ <sub>Α</sub>  | Operating free-air temperature   | -40 | 85  | °C   |

NOTE 4: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PAR               | AMETER         | TEST CONDITIONS                           |                                |                                 |  | TYP‡ | MAX  | UNIT |
|-------------------|----------------|-------------------------------------------|--------------------------------|---------------------------------|--|------|------|------|
| V <sub>IK</sub>   |                | $V_{CC} = 4.5 V,$                         | I <sub>I</sub> = -18 mA        |                                 |  |      | -1.2 | V    |
| l <sub>l</sub>    |                | $V_{CC} = 5.5 V,$                         | $V_{I} = 5.5 V \text{ or GND}$ |                                 |  |      | ±1   | μA   |
| I <sub>CC</sub>   |                | $V_{CC} = 5.5 V,$                         | $I_{O} = 0,$                   | $V_I = V_{CC}$ or GND           |  |      | 3    | μA   |
| $\Delta I_{CC}$ § | Control inputs | $V_{CC} = 5.5 V,$                         | One input at 3.4 V,            | Other inputs at $V_{CC}$ or GND |  |      | 2.5  | mA   |
| Ci                | Control inputs | $V_I = 3 V \text{ or } 0$                 |                                |                                 |  | 3.5  |      | pF   |
| <u> </u>          | A port         | V 0.V0                                    |                                |                                 |  | 6.5  |      |      |
| Cio(OFF) B port   |                | $v_0 = 3 v \text{ or } 0,$                | $OE = V_{CC}$                  |                                 |  | 4    |      | р⊢   |
|                   |                | $V_{CC} = 4 V$ ,<br>TYP at $V_{CC} = 4 V$ | V <sub>I</sub> = 2.4 V,        | l <sub>l</sub> = 15 mA          |  | 14   | 20   |      |
| ron¶              |                |                                           |                                | I <sub>I</sub> = 64 mA          |  | 5    | 7    | Ω    |
|                   |                | V <sub>CC</sub> = 4.5 V                   | $V_{\parallel} = 0$            | I <sub>I</sub> = 30 mA          |  | 5    | 7    |      |
|                   |                |                                           | $V_{ } = 2.4 V,$               | l <sub>l</sub> = 15 mA          |  | 10   | 15   |      |

<sup>‡</sup> All typical values are at  $V_{CC} = 5$  V (unless otherwise noted),  $T_A = 25^{\circ}C$ .

§ This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND.

<sup>¶</sup> Measured by the voltage drop between the A and the B terminals at the indicated current through the switch. On-state resistance is determined by the lowest voltage of the two (A or B) terminals.



SCDS017M - MAY 1995 - REVISED JANUARY 2004

# switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 1)

| PARAMETER         | FROM    | TO       | $V_{CC} = 4 V$ | = V <sub>CC</sub><br>± 0. | UNIT |    |
|-------------------|---------|----------|----------------|---------------------------|------|----|
|                   | (INPOT) | (001201) | MIN MAX        | MIN                       | MAX  |    |
| t <sub>pd</sub> † | A or B  | B or A   | 0.35           |                           | 0.25 | ns |
| t <sub>pd</sub>   | S       | А        | 5.5            | 1.6                       | 5    | ns |
| t <sub>en</sub>   | S       | В        | 5.7            | 1.6                       | 5.2  |    |
|                   | ŌĒ      | A or B   | 5.6            | 1.8                       | 5.1  | ns |
| t <sub>dis</sub>  | S       | В        | 5.2            | 1                         | 5    |    |
|                   | ŌĒ      | A or B   | 5.5            | 2.2                       | 5.5  | ns |

<sup>†</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).

PARAMETER MEASUREMENT INFORMATION



NOTES: A.  $C_L$  includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns.
- D. The outputs are measured one at a time with one transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.





4



17-Mar-2017

### **PACKAGING INFORMATION**

| Orderable Device  | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|-------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                   | (1)    |              | Drawing |      | QLY     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| SN74CBT3257D      | ACTIVE | SOIC         | D       | 16   | 40      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CBT3257        | Samples |
| SN74CBT3257DBQR   | ACTIVE | SSOP         | DBQ     | 16   | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | CU257          | Samples |
| SN74CBT3257DBQRE4 | ACTIVE | SSOP         | DBQ     | 16   | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | CU257          | Samples |
| SN74CBT3257DBQRG4 | ACTIVE | SSOP         | DBQ     | 16   | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | CU257          | Samples |
| SN74CBT3257DBR    | ACTIVE | SSOP         | DB      | 16   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CU257          | Samples |
| SN74CBT3257DE4    | ACTIVE | SOIC         | D       | 16   | 40      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CBT3257        | Samples |
| SN74CBT3257DG4    | ACTIVE | SOIC         | D       | 16   | 40      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CBT3257        | Samples |
| SN74CBT3257DR     | ACTIVE | SOIC         | D       | 16   | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CBT3257        | Samples |
| SN74CBT3257DRG4   | ACTIVE | SOIC         | D       | 16   | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CBT3257        | Samples |
| SN74CBT3257PW     | ACTIVE | TSSOP        | PW      | 16   | 90      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CU257          | Samples |
| SN74CBT3257PWG4   | ACTIVE | TSSOP        | PW      | 16   | 90      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CU257          | Samples |
| SN74CBT3257PWR    | ACTIVE | TSSOP        | PW      | 16   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CU257          | Samples |
| SN74CBT3257PWRG4  | ACTIVE | TSSOP        | PW      | 16   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CU257          | Samples |
| SN74CBT3257RGYR   | ACTIVE | VQFN         | RGY     | 16   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | CU257          | Samples |
| SN74CBT3257RGYRG4 | ACTIVE | VQFN         | RGY     | 16   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | CU257          | Samples |

(1) The marketing status values are defined as follows:
 ACTIVE: Product device recommended for new designs.
 LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
 NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.



www.ti.com

17-Mar-2017

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |      |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74CBT3257DBQR             | SSOP            | DBQ                | 16   | 2500 | 330.0                    | 12.5                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN74CBT3257DBR              | SSOP            | DB                 | 16   | 2000 | 330.0                    | 16.4                     | 8.2        | 6.6        | 2.5        | 12.0       | 16.0      | Q1               |
| SN74CBT3257DR               | SOIC            | D                  | 16   | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN74CBT3257PWR              | TSSOP           | PW                 | 16   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74CBT3257RGYR             | VQFN            | RGY                | 16   | 3000 | 330.0                    | 12.4                     | 3.8        | 4.3        | 1.5        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

18-Oct-2016



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74CBT3257DBQR | SSOP         | DBQ             | 16   | 2500 | 340.5       | 338.1      | 20.6        |
| SN74CBT3257DBR  | SSOP         | DB              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| SN74CBT3257DR   | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |
| SN74CBT3257PWR  | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |
| SN74CBT3257RGYR | VQFN         | RGY             | 16   | 3000 | 367.0       | 367.0      | 35.0        |

PW (R-PDSO-G16)

PLASTIC SMALL OUTLINE



B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153



# LAND PATTERN DATA



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# **MECHANICAL DATA**

MSSO002E - JANUARY 1995 - REVISED DECEMBER 2001

### DB (R-PDSO-G\*\*)

PLASTIC SMALL-OUTLINE

28 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-150



# **GENERIC PACKAGE VIEW**

# SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **MECHANICAL DATA**



- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- The Pin 1 identifiers are either a molded, marked, or metal feature.
- G. Package complies to JEDEC MO-241 variation BA.



# RGY (R-PVQFN-N16)

### PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.









NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.

D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.

- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# D (R-PDSO-G16) PLASTIC SMALL OUTLINE Stencil Openings (Note D) Example Board Layout (Note C) -16x0,55 -14x1,27 -14x1,27 16x1,50 5,40 5.40 Example Non Soldermask Defined Pad Example Pad Geometry (See Note C) 0,60 .55 Example 1. Solder Mask Opening (See Note E) -0,07 All Around 4211283-4/E 08/12

NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

