

# EFR32MR21 RCP Multiprotocol Wireless SoC Data Sheet



The EFR32MR21 RCP multiprotocol SoC is part of the Wireless Gecko portfolio. EFR32MR21 SoCs are ideal for enabling energy-friendly multiprotocol, multiband networking for IoT devices.

The single-die solution combines an 80 MHz ARM Cortex-M33 with a high-performance 2.4 GHz radio to provide an industry-leading, energy-efficient wireless SoC for IoT connected applications.

EFR32MR21 applications include:

- Gateways
- · Border Routers

### **KEY FEATURES**

- 32-bit ARM® Cortex®-M33 core with 80 MHz maximum operating frequency
- · 512 kB of flash and 64 kB of RAM
- 12-channel Peripheral Reflex System enabling autonomous interaction of MCU peripherals
- Integrated PA with up to 20 dBm (2.4 GHz) TX power
- Robust peripheral set and up to 20 GPIO in a 4x4 QFN package



# 1. Feature List

The EFR32MR21 highlighted features are listed below.

### · Low Power Wireless System-on-Chip

- High-performance 32-bit 80 MHz ARM Cortex®-M33 with DSP instruction and floating-point unit for efficient signal processing
- · 512 kB flash program memory
- · 64 kB RAM data memory
- · 2.4 GHz radio operation
- · TX power up to 20 dBm

### · Low Energy Consumption

- 8.8 mA RX current at 2.4 GHz (1 Mbps GFSK)
- 9.4 mA RX current at 2.4 GHz (250 kbps O-QPSK DSSS)
- 186.5 mA TX current @ 20 dBm output power at 2.4 GHz
- 50.9 µA/MHz in Active Mode (EM0)
- 24.9 µA EM2 DeepSleep current

(64 kB RAM retention and RTC running from LFXO)

• 23.0 µA EM2 DeepSleep current

(16 kB RAM retention and RTC running from LFRCO)

# · High Receiver Performance

- -104.3 dBm sensitivity @ 250 kbps O-QPSK DSSS
- -97.1 dBm sensitivity @ 1 Mbit/s GFSK
- · -94 dBm sensitivity @ 2 Mbit/s GFSK
- · -105 dBm sensitivity @ 125 kbps GFSK

### Supported Modulation Formats

- GFSK
- OQPSK

# Protocol Support

- · Bluetooth HCI
- · Zigbee RCP
- OpenThread RCP
- · Matter Thread RCP

### Wide Selection of MCU Peripherals

- Up to 20 General Purpose I/O pins with output state retention and asynchronous interrupts
- · 8 Channel DMA Controller
- 12 Channel Peripheral Reflex System (PRS)
- 3 × 16-bit Timer/Counter
  - · 3 Compare/Capture/PWM channels
- 1 × 32-bit Timer/Counter
  - · 3 Compare/Capture/PWM channels
- · 32-bit Real Time Counter
- · 24-bit Low Energy Timer for waveform generation
- · 2 × Watchdog Timer
- 3 × Universal Synchronous/Asynchronous Receiver/Transmitter (UART/SPI/SmartCard(ISO 7816)/IrDA/I<sup>2</sup>S)

# · Wide Operating Range

- 1.71 to 3.8 V single power supply
- · -40 to 125 °C ambient

# Security

- · Secure Boot with Root of Trust and Secure Loader (RTSL)
- Hardware Cryptographic Acceleration with DPA countermeasures for AES128/256, SHA-1, SHA-2 (up to 256-bit), ECC (up to 256-bit), ECDSA, ECDH and J-Pake
- True Random Number Generator (TRNG) compliant with NIST SP800-90 and AIS-31
- · ARM® TrustZone®
- · Secure Debug with lock/unlock

# · QFN32 4x4 mm Package

· 0.4 mm pitch

# 2. Ordering Information

**Table 2.1. Ordering Information** 

| Ordering Code           | Protocol Stack                                  | Max TX Power | Flash (kB) | RAM (kB) | Secure Vault | GPIO | Package |
|-------------------------|-------------------------------------------------|--------------|------------|----------|--------------|------|---------|
| EFR32MR21A020F512IM32-C | Bluetooth HCI     Zigbee RCP     OpenThread RCP | 20 dBm       | 512        | 64       | Mid          | 20   | QFN32   |

# **Table of Contents**

| 1. | Feature List                                                          | . 2  |
|----|-----------------------------------------------------------------------|------|
| 2. | Ordering Information                                                  | . 3  |
| 3. | System Overview                                                       | . 6  |
|    | 3.1 Introduction                                                      | . 6  |
|    | 3.2 Radio                                                             | . 6  |
|    | 3.2.1 Antenna Interface                                               |      |
|    | 3.2.2 Fractional-N Frequency Synthesizer                              |      |
|    | 3.2.4 Transmitter Architecture                                        |      |
|    | 3.2.5 Packet and State Trace                                          |      |
|    | 3.2.6 Data Buffering                                                  |      |
|    | 3.2.7 Radio Controller (RAC)                                          | . 7  |
|    | 3.3 General Purpose Input/Output (GPIO)                               | . 8  |
|    | 3.4 Clocking                                                          | . 8  |
|    | 3.4.1 Clock Management Unit (CMU)                                     |      |
|    | 3.4.2 Internal and External Oscillators                               |      |
|    | 3.5 Counters/Timers and PWM                                           |      |
|    | 3.5.1 Timer/Counter (TIMER)                                           |      |
|    | 3.5.2 Low Energy Timer (LETIMER)                                      |      |
|    | 3.5.4 Back-Up Real Time Counter (BURTC)                               |      |
|    | 3.5.5 Watchdog Timer (WDOG)                                           |      |
|    | 3.6 Communications and Other Digital Peripherals                      | . 9  |
|    | 3.6.1 Universal Synchronous/Asynchronous Receiver/Transmitter (USART) |      |
|    | 3.6.2 Peripheral Reflex System (PRS)                                  |      |
|    | 3.7 Security Features                                                 |      |
|    | 3.7.1 Secure Boot with Root of Trust and Secure Loader (RTSL)         |      |
|    | 3.7.2 Cryptographic Accelerator                                       |      |
|    | 3.7.4 Secure Debug with Lock/Unlock.                                  |      |
|    | 3.8 Reset Management Unit (RMU)                                       |      |
|    | 3.9 Core and Memory                                                   |      |
|    | 3.9.1 Processor Core                                                  |      |
|    | 3.9.2 Memory System Controller (MSC)                                  |      |
|    | 3.9.3 Linked Direct Memory Access Controller (LDMA)                   |      |
|    | 3.10 Memory Map                                                       | .11  |
|    | 3.11 Configuration Summary                                            | .12  |
| 4. | Electrical Specifications                                             | . 13 |
|    | 4.1 Electrical Characteristics                                        |      |
|    | 4.1.1 Absolute Maximum Ratings                                        |      |
|    | 4.1.2 General Operating Conditions                                    | .15  |

|    | 4.1.3 Thermal Characteristics                |     |
|----|----------------------------------------------|-----|
|    | 4.1.4 Current Consumption                    |     |
|    | 4.1.5 2.4 GHz RF Transceiver Characteristics |     |
|    | 4.1.6 Flash Characteristics                  |     |
|    | 4.1.7 Energy Mode Wake-up and Entry Times    |     |
|    | 4.1.8 Oscillators                            |     |
|    | 4.1.9 GPIO Pins (3V GPIO pins)               |     |
|    | 4.1.11 Brown Out Detectors                   |     |
|    | 4.1.12 USART SPI Main Timing.                |     |
|    | 4.1.13 USART SPI Secondary Timing.           |     |
|    | 4.2 Typical Performance Curves               | .39 |
|    | 4.2.1 Supply Current                         |     |
|    | 4.2.2 2.4 GHz Radio                          | .42 |
| 5. | Typical Connection Diagrams                  | 44  |
|    | 5.1 Power                                    | .44 |
|    | 5.2 RF Matching Networks                     |     |
|    | 5.2.1 2.4 GHz 20 dBm Matching Network        |     |
|    | 5.3 Other Connections                        |     |
| _  |                                              |     |
| 6. | Pin Definitions                              |     |
|    | 6.1 QFN32 Device Pinout                      | .46 |
|    | 6.2 Alternate Function Table                 | .48 |
|    | 6.3 Digital Peripheral Connectivity          | .49 |
| 7. | QFN32 Package Specifications                 | 52  |
|    | 7.1 QFN32 Package Dimensions                 |     |
|    | 7.2 QFN32 PCB Land Pattern                   |     |
|    |                                              |     |
|    | 7.3 QFN32 Package Marking                    |     |
| 8. | Revision History                             | 57  |

# 3. System Overview

### 3.1 Introduction

The EFR32 product family combines an energy-friendly MCU with a high performance radio transceiver. The devices are well suited for secure connected IoT multiprotocol devices requiring high performance and low energy consumption. This section gives a short introduction to the full radio and MCU system. The detailed functional description can be found in the EFR32xG21 Reference Manual.

A block diagram of the EFR32MR21 family is shown in the figure below. The diagram shows a superset of features available on the family, which vary by OPN. For more information about specific device features, consult the Ordering Information table.



Figure 3.1. Detailed EFR32MR21 Block Diagram

### 3.2 Radio

The EFR32MR21 features a highly configurable radio transceiver supporting Zigbee RCP, OpenThread RCP, and Bluetooth HCI wireless protocols.

### 3.2.1 Antenna Interface

The 2.4 GHz antenna interface consists of two single-ended pins (RF2G4\_IO1 and RF2G4\_IO2) that interface directly to two LNAs and the 20 dBm PA and on-chip balun. Integrated switches select either RF2G4\_IO1 or RF2G4\_IO2 to be the active path.

The external components and power supply connections for the antenna interface typical applications are shown in the RF Matching Networks section.

### 3.2.2 Fractional-N Frequency Synthesizer

The EFR32MR21 contains a high performance, low phase noise, fully integrated fractional-N frequency synthesizer. The synthesizer is used in receive mode to generate the LO frequency for the down-conversion mixer. It is also used in transmit mode to directly generate the modulated RF carrier.

The fractional-N architecture provides excellent phase noise performance, frequency resolution better than 100 Hz, and low energy consumption. The synthesizer's fast frequency settling allows for very short receiver and transmitter wake up times to reduce system energy consumption.

### 3.2.3 Receiver Architecture

The EFR32MR21 uses a low-IF receiver architecture, consisting of a Low-Noise Amplifier (LNA) followed by an I/Q down-conversion mixer. The I/Q signals are further filtered and amplified before being sampled by the IF analog-to-digital converter (IFADC).

The IF frequency is configurable from 150 kHz to 1371 kHz. The IF can further be configured for high-side or low-side injection, providing flexibility with respect to known interferers at the image frequency.

The Automatic Gain Control (AGC) module adjusts the receiver gain to optimize performance and avoid saturation for excellent selectivity and blocking performance. The 2.4 GHz radio is calibrated at production to improve image rejection performance.

Demodulation is performed in the digital domain. The demodulator performs configurable decimation and channel filtering to allow receive bandwidths ranging from 0.1 to 2530 kHz. High carrier frequency and baud rate offsets are tolerated by active estimation and compensation. Advanced features supporting high quality communication under adverse conditions include forward error correction by block and convolutional coding as well as Direct Sequence Spread Spectrum (DSSS).

A Received Signal Strength Indicator (RSSI) is available for signal quality metrics, for level-based proximity detection, and for RF channel access by Collision Avoidance (CA) or Listen Before Talk (LBT) algorithms. An RSSI capture value is associated with each received frame and the dynamic RSSI measurement can be monitored throughout reception.

### 3.2.4 Transmitter Architecture

The EFR32MR21 uses a direct-conversion transmitter architecture. For constant envelope modulation formats, the modulator controls phase and frequency modulation in the frequency synthesizer. Transmit symbols or chips are optionally shaped by a digital shaping filter. The shaping filter is fully configurable, including the BT product, and can be used to implement Gaussian or Raised Cosine shaping.

Carrier Sense Multiple Access - Collision Avoidance (CSMA-CA) or Listen Before Talk (LBT) algorithms can be automatically timed by the EFR32MR21. These algorithms are typically defined by regulatory standards to improve inter-operability in a given bandwidth between devices that otherwise lack synchronized RF channel access.

### 3.2.5 Packet and State Trace

The EFR32MR21 Frame Controller has a packet and state trace unit that provides valuable information during the development phase. It features:

- · Non-intrusive trace of transmit data, receive data and state information
- Data observability on a single-pin UART data output, or on a two-pin SPI data output
- · Configurable data output bitrate / baudrate
- · Multiplexed transmitted data, received data and state / meta information in a single serial data stream

### 3.2.6 Data Buffering

The EFR32MR21 features an advanced Radio Buffer Controller (BUFC) capable of handling up to 4 buffers of adjustable size from 64 bytes to 4096 bytes. Each buffer can be used for RX, TX or both. The buffer data is located in RAM, enabling zero-copy operations.

# 3.2.7 Radio Controller (RAC)

The Radio Controller controls the top level state of the radio subsystem in the EFR32MR21. It performs the following tasks:

- · Precisely-timed control of enabling and disabling of the receiver and transmitter circuitry
- · Run-time calibration of receiver, transmitter and frequency synthesizer
- Detailed frame transmission timing, including optional LBT or CSMA-CA

# 3.3 General Purpose Input/Output (GPIO)

EFR32MR21 has up to 20 General Purpose Input/Output pins. Each GPIO pin can be individually configured as either an output or input. More advanced configurations including open-drain, open-source, and glitch-filtering can be configured for each individual GPIO pin. The GPIO pins can be overridden by peripheral connections, like SPI communication. Each peripheral connection can be routed to several GPIO pins on the device. The input value of a GPIO pin can be routed through the Peripheral Reflex System to other peripherals. The GPIO subsystem supports asynchronous external pin interrupts.

All of the pins on ports A and port B are EM2 capable. These pins may be used by Low-Energy peripherals in EM2/3 and may also be used as EM2/3 pin wake-ups. Pins on ports C and D are latched/retained in their current state when entering EM2 until EM2 exit upon which internal peripherals could once again drive those pads.

A few GPIOs also have EM4 wake functionality. These pins are listed in 6.2 Alternate Function Table.

# 3.4 Clocking

### 3.4.1 Clock Management Unit (CMU)

The Clock Management Unit controls oscillators and clocks in the EFR32MR21. Individual enabling and disabling of clocks to all peripheral modules is performed by the CMU. The CMU also controls enabling and configuration of the oscillators. A high degree of flexibility allows software to optimize energy consumption in any specific application by minimizing power dissipation in unused peripherals and oscillators.

### 3.4.2 Internal and External Oscillators

The EFR32MR21 supports two crystal oscillators and fully integrates five RC oscillators, listed below.

- A high frequency crystal oscillator (HFXO) with integrated load capacitors, tunable in small steps, provides a precise timing reference for the MCU and RF synthesizer. The HFXO provides excellent RF clocking performance using a 38.4 MHz crystal. The HFXO can also support an external clock source such as a TCXO for applications that require an extremely accurate clock frequency over temperature.
- A 32.768 kHz crystal oscillator (LFXO) provides an accurate timing reference for low energy modes.
- An integrated high frequency RC oscillator (HFRCO) is available for the MCU system, when crystal accuracy is not required. The HFRCO employs fast start-up at minimal energy consumption combined with a wide frequency range, from 1 MHz to 80 MHz.
- An integrated high frequency RC oscillator (HFRCOEM2) runs down to EM2 and is available for timing the general-purpose ADC and the Serial Wire Viewer port with a wide frequency range.
- · An integrated fast start-up RC oscillator (FSRCO) that runs at a fixed 20 MHz
- An integrated low frequency 32.768 kHz RC oscillator (LFRCO) for low power operation where high accuracy is not required.
- An integrated ultra-low frequency 1 kHz RC oscillator (ULFRCO) is available to provide a timing reference at the lowest energy consumption in low energy modes.

### 3.5 Counters/Timers and PWM

### 3.5.1 Timer/Counter (TIMER)

TIMER peripherals keep track of timing, count events, generate PWM outputs and trigger timed actions in other peripherals through the Peripheral Reflex System (PRS). The core of each TIMER is a 16-bit or 32-bit counter with up to 3 compare/capture channels. Each channel is configurable in one of three modes. In capture mode, the counter state is stored in a buffer at a selected input event. In compare mode, the channel output reflects the comparison of the counter to a programmed threshold value. In PWM mode, the TIMER supports generation of pulse-width modulation (PWM) outputs of arbitrary waveforms defined by the sequence of values written to the compare registers. In addition some timers offer dead-time insertion.

See 3.11 Configuration Summary for information on the feature set of each timer.

# 3.5.2 Low Energy Timer (LETIMER)

The unique LETIMER is a 24-bit timer that is available in energy mode EM0 Active, EM1 Sleep, EM2 Deep Sleep, and EM3 Stop. This allows it to be used for timing and output generation when most of the device is powered down, allowing simple tasks to be performed while the power consumption of the system is kept at an absolute minimum. The LETIMER can be used to output a variety of waveforms with minimal software intervention. The LETIMER is connected to the Peripheral Reflex System (PRS), and can be configured to start counting on compare matches from other peripherals such as the Real Time Clock.

### 3.5.3 Real Time Clock with Capture (RTCC)

The Real Time Clock with Capture (RTCC) is a 32-bit counter providing timekeeping down to EM3. The RTCC can be clocked by any of the on-board low-frequency oscillators, and it is capable of providing system wake-up at user defined intervals.

A secondary RTC is used by the RF protocol stack for event scheduling, leaving the primary RTCC block available exclusively for application software.

# 3.5.4 Back-Up Real Time Counter (BURTC)

The Back-Up Real Time Counter (BURTC) is a 32-bit counter providing timekeeping in all energy modes, including EM4. The BURTC can be clocked by any of the on-board low-frequency oscillators, and it is capable of providing system wake-up at user-defined intervals.

# 3.5.5 Watchdog Timer (WDOG)

The watchdog timer can act both as an independent watchdog or as a watchdog synchronous with the CPU clock. It has windowed monitoring capabilities, and can generate a reset or different interrupts depending on the failure mode of the system. The watchdog can also monitor autonomous systems driven by the Peripheral Reflex System (PRS).

# 3.6 Communications and Other Digital Peripherals

### 3.6.1 Universal Synchronous/Asynchronous Receiver/Transmitter (USART)

The Universal Synchronous/Asynchronous Receiver/Transmitter is a flexible serial I/O module. It supports full duplex asynchronous UART communication with hardware flow control as well as RS-485, SPI, MicroWire and 3-wire. It can also interface with devices supporting:

- ISO7816 SmartCards
- IrDA
- I<sup>2</sup>S

# 3.6.2 Peripheral Reflex System (PRS)

The Peripheral Reflex System provides a communication network between different peripheral modules without software involvement. Peripheral modules producing Reflex signals are called producers. The PRS routes Reflex signals from producers to consumer peripherals which in turn perform actions in response. Edge triggers and other functionality such as simple logic operations (AND, OR, NOT) can be applied by the PRS to the signals. The PRS allows peripherals to act autonomously without waking the MCU core, saving power.

### 3.7 Security Features

A dedicated security CPU enables the Secure Element function. It isolates cryptographic functions and data from the host Cortex-M33 core and provides the following security features:

- Secure Boot with Root of Trust and Secure Loader (RTSL)
- · Cryptographic Accelerator
- True Random Number Generator (TRNG)
- Secure Debug with Lock/Unlock

# 3.7.1 Secure Boot with Root of Trust and Secure Loader (RTSL)

The Secure Boot with RTSL authenticates a chain of trusted firmware that begins from an immutable memory (ROM).

It prevents malware injection, prevents rollback, ensures that only authentic firmware is executed, and protects Over The Air updates.

For more information about this feature, see AN1218: Series 2 Secure Boot with RTSL.

### 3.7.2 Cryptographic Accelerator

The Cryptographic Accelerator in Secure Element is an autonomous hardware accelerator with Differential Power Analysis (DPA) countermeasures to protect keys.

It supports AES encryption and decryption with 128/192/256-bit keys, ChaCha20 encryption (Secure Vault only), and Elliptic Curve Cryptography (ECC) to support public key operations and hashes.

Supported block cipher modes of operation for AES include:

- ECB (Electronic Code Book)
- · CTR (Counter Mode)
- · CBC (Cipher Block Chaining)
- · CFB (Cipher Feedback)
- · GCM (Galois Counter Mode)
- CCM (Counter with CBC-MAC)
- · CBC-MAC (Cipher Block Chaining Message Authentication Code)
- GMAC (Galois Message Authentication Code)

The Cryptographic Accelerator accelerates Elliptical Curve Cryptography and supports the NIST (National Institute of Standards and Technology) recommended curves including P-192 and P-256 for ECDH (Elliptic Curve Diffie-Hellman) key derivation and ECDSA (Elliptic Curve Digital Signature Algorithm) sign and verify operations. Secure Vault also supports NIST recommended curves P-384 and P521, as well as the non-NIST Curve25519 for ECDH and Ed25519 for EdDSA (Edwards-curve Digital Signature Algorithm)

Secure Element also supports ECJ-PAKE (Elliptic Curve variant of Password Authenticated Key Exchange by Juggling). Secure Vault additionally supports PBKDF2 (Password-Based Key Derivation Function 2).

Supported hashes include SHA-1, SHA2/224, and SHA-2/256. Secure Vault also supports SHA-2/384, SHA-2/512, and Poly1305.

This implementation provides a fast and energy efficient solution to state of the art cryptographic needs.

**Note:** AES\_ECB, AES\_CBC, AES\_CBCMAC, and SHA-1 are provided for legacy compatibility and are not recommended for cryptographic purposes without thoroughly understanding their potential security weaknesses.

### 3.7.3 True Random Number Generator

The True Random Number Generator module is a non-deterministic random number generator that harvests entropy from a thermal energy source. It includes start-up health tests for the entropy source as required by NIST SP800-90B and AIS-31 as well as online health tests required for NIST SP800-90C.

The TRNG is suitable for periodically generating entropy to seed an approved pseudo random number generator.

# 3.7.4 Secure Debug with Lock/Unlock

For obvious security reasons, it is critical for a product to have its debug interface locked before being released in the field.

Secure Vault also provides a secure debug unlock function that allows authenticated access based on public key cryptography. This functionality is particularly useful for supporting failure analysis while maintaining confidentiality of IP and sensitive end-user data.

For more information about this feature, see AN1190: Series 2 Secure Debug.

# 3.8 Reset Management Unit (RMU)

The RMU is responsible for handling reset of the EFR32MR21. A wide range of reset sources are available, including several power supply monitors, pin reset, software controlled reset, core lockup reset, and watchdog reset.

### 3.9 Core and Memory

### 3.9.1 Processor Core

The ARM Cortex-M processor includes a 32-bit RISC processor integrating the following features and tasks in the system:

- ARM Cortex-M33 RISC processor achieving 1.50 Dhrystone MIPS/MHz
- · ARM TrustZone security technology
- Embedded Trace Macrocell (ETM) for real-time trace and debug
- · 512 kB flash program memory
- · 64 kB RAM data memory
- · Configuration and event handling of all modules
- · 2-pin Serial-Wire debug interface

### 3.9.2 Memory System Controller (MSC)

The Memory System Controller (MSC) is the program memory unit of the microcontroller. The flash memory is readable and writable from both the Cortex-M33 and LDMA. In addition to the main flash array where Program code is normally written the MSC also provides an Information block where additional information such as special user information or flash-lock bits are stored. There is also a read-only page in the information block containing system and device calibration data. Read and write operations are supported in energy modes EM0 Active and EM1 Sleep.

# 3.9.3 Linked Direct Memory Access Controller (LDMA)

The Linked Direct Memory Access (LDMA) controller allows the system to perform memory operations independently of software. This reduces both energy consumption and software workload. The LDMA allows operations to be linked together and staged, enabling sophisticated operations to be implemented.

# 3.10 Memory Map

The EFR32MR21 memory map is shown in the figures below. RAM and flash sizes are for the largest memory configuration.



Figure 3.2. EFR32MR21 Memory Map — Core Peripherals and Code Space

# 3.11 Configuration Summary

The features of the EFR32MR21 are a subset of the feature set described in the device reference manual. The table below describes device specific implementation of the features. Remaining modules support full configuration.

**Table 3.1. Configuration Summary** 

| Module | Lowest Energy Mode | Configuration            |
|--------|--------------------|--------------------------|
| TIMER0 | EM1                | 32-bit, 3-channels, +DTI |
| TIMER1 | EM1                | 16-bit, 3-channels, +DTI |
| TIMER2 | EM1                | 16-bit, 3-channels, +DTI |
| TIMER3 | EM1                | 16-bit, 3-channels, +DTI |
| USART0 | EM1                | +IrDA, +I2S, +SmartCard  |
| USART1 | EM1                | +IrDA, +I2S, +SmartCard  |
| USART2 | EM1                | +IrDA, +I2S, +SmartCard  |

# 4. Electrical Specifications

### 4.1 Electrical Characteristics

All electrical parameters in all tables are specified under the following conditions, unless stated otherwise:

- Typical values are based on T<sub>A</sub> = 25 °C and all supplies at 3.0 V, by production test and/or technology characterization.
- Radio performance numbers are measured in conducted mode, based on Silicon Laboratories reference designs using output power-specific external RF impedance-matching networks for interfacing to a 50 Ω antenna.
- Minimum and maximum values represent the worst conditions across supply voltage, process variation, and operating temperature, unless stated otherwise.

# **Power Supply Pin Dependencies**

Due to on-chip circuitry (e.g., diodes), some EFR32 power supply pins have a dependent relationship with one or more other power supply pins. These internal relationships between the external voltages applied to the various EFR32 supply pins are defined below. Exceeding the below constraints can result in damage to the device and/or increased current draw.

- DVDD ≥ DECOUPLE
- PAVDD ≥ RFVDD
- AVDD, IOVDD: No dependency with each other or any other supply pin. Additional leakage may occur if DVDD remains unpowered
  with power applied to these supplies.

# 4.1.1 Absolute Maximum Ratings

Stresses above those listed below may cause permanent damage to the device. This is a stress rating only and functional operation of the devices at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

**Table 4.1. Absolute Maximum Ratings** 

| Parameter                                            | Symbol                 | Test Condition | Min  | Тур | Max                      | Unit   |
|------------------------------------------------------|------------------------|----------------|------|-----|--------------------------|--------|
| Storage temperature range                            | T <sub>STG</sub>       |                | -50  | _   | +150                     | °C     |
| Junction temperature                                 | T <sub>JMAX</sub>      | -I grade       | _    | _   | +135                     | °C     |
| Voltage on any supply pin                            | V <sub>DDMAX</sub>     |                | -0.3 | _   | 3.8                      | V      |
| Voltage ramp rate on any supply pin                  | V <sub>DDRAMPMAX</sub> |                | _    | _   | 1.0                      | V / µs |
| Voltage on HFXO pins                                 | V <sub>HFXOPIN</sub>   |                | -0.3 | _   | 1.2                      | V      |
| DC voltage on any GPIO pin                           | V <sub>DIGPIN</sub>    |                | -0.3 | _   | V <sub>IOVDD</sub> + 0.3 | V      |
| Input RF level on pins<br>RF2G4_IO1 and<br>RF2G4_IO2 | P <sub>RFMAX2G4</sub>  |                | _    | _   | +10                      | dBm    |
| Absolute voltage on RF pins RF2G4_IOx                | V <sub>MAX2G4</sub>    |                | -0.3 | _   | V <sub>PAVDD</sub>       | V      |
| Total current into VDD power lines                   | I <sub>VDDMAX</sub>    | Source         | _    | _   | 200                      | mA     |
| Total current into VSS ground lines                  | I <sub>VSSMAX</sub>    | Sink           | _    | _   | 200                      | mA     |
| Current per I/O pin                                  | I <sub>IOMAX</sub>     | Sink           | _    | _   | 50                       | mA     |
|                                                      |                        | Source         | _    | _   | 50                       | mA     |
| Current for all I/O pins                             | I <sub>IOALLMAX</sub>  | Sink           | _    | _   | 200                      | mA     |
|                                                      |                        | Source         | _    | _   | 200                      | mA     |

# 4.1.2 General Operating Conditions

This table specifies the general operating temperature range and supply voltage range for all supplies. The minimum and maximum values of all other tables are specifed over this operating range, unless otherwise noted.

**Table 4.2. General Operating Conditions** 

| Parameter                                        | Symbol                    | Test Condition                       | Min  | Тур  | Max                                               | Unit |
|--------------------------------------------------|---------------------------|--------------------------------------|------|------|---------------------------------------------------|------|
| Operating ambient temperature range              | T <sub>A</sub>            | -I temperature grade <sup>1</sup>    | -40  | _    | +125                                              | ° C  |
| DVDD supply voltage                              | V <sub>DVDD</sub>         | EM0/1                                | 1.71 | 3.0  | 3.8                                               | V    |
|                                                  |                           | EM2/3/4 <sup>2</sup>                 | 1.71 | 3.0  | 3.8                                               | V    |
| AVDD supply voltage                              | V <sub>AVDD</sub>         |                                      | 1.71 | 3.0  | 3.8                                               | V    |
| IOVDDx operating supply voltage (All IOVDD pins) | V <sub>IOVDDx</sub>       |                                      | 1.71 | 3.0  | 3.8                                               | V    |
| PAVDD operating supply voltage                   | V <sub>PAVDD</sub>        |                                      | 1.71 | 3.0  | 3.8                                               | V    |
| RFVDD operating supply voltage                   | V <sub>RFVDD</sub>        |                                      | 1.71 | 3.0  | V <sub>PAVDD</sub>                                | V    |
| DECOUPLE output capacitor <sup>3</sup>           | C <sub>DECOUPLE</sub>     |                                      | 0.75 | 1.0  | 2.75                                              | μF   |
| HCLK and Core frequency                          | f <sub>HCLK</sub>         | MODE = WS1, RAMWSEN = 1 <sup>4</sup> | _    | _    | 80                                                | MHz  |
|                                                  |                           | MODE = WS1, RAMWSEN = 0 <sup>4</sup> | _    | _    | 50                                                | MHz  |
|                                                  |                           | MODE = WS0, RAMWSEN = 0 <sup>4</sup> | _    | _    | 3.8<br>3.8<br>3.8<br>3.8<br>3.8<br>VPAVDD<br>2.75 | MHz  |
| PCLK frequency                                   | f <sub>PCLK</sub>         |                                      | _    | _    | 50                                                | MHz  |
| EM01 Group A clock frequency                     | f <sub>EM01</sub> GRPACLK |                                      | _    | _    | 80                                                | MHz  |
| HCLK Radio frequency <sup>5</sup>                | fHCLKRADIO                |                                      | 38   | 38.4 | 40                                                | MHz  |
| N                                                | 1                         |                                      | 1    | 1    | 1                                                 | 1    |

# Note:

- 1. The device may operate continuously at the maximum allowable ambient  $T_A$  rating as long as the absolute maximum  $T_{JMAX}$  is not exceeded. For an application with significant power dissipation, the allowable  $T_A$  may be lower than the maximum  $T_A$  rating.  $T_A = T_{JMAX}$  (THETA $_{JA}$  x PowerDissipation). Refer to the Absolute Maximum Ratings table and the Thermal Characteristics table for  $T_{JMAX}$  and THETA $_{JA}$ .
- 2. The DVDD supply is monitored by the DVDD BOD in EM0/1 and the LE DVDD BOD in EM2/3/4.
- 3. The system designer should consult the characteristic specs of the capacitor used on DECOUPLE to ensure its capacitance value stays within the specified bounds across temperature and DC bias.
- 4. Flash wait states are set by the MODE field in the MSC\_READCTRL register. RAM wait states are enabled by setting the RAMW-SEN bit in the SYSYCFG\_DMEM0RAMCTRL register.
- 5. The recommended radio crystal frequency is 38.4 MHz. Any crystal frequency other than 38.4 MHz is expressly not supported. The minimum and maximum HCLKRADIO frequency in this table represent the design limits, which are much wider than the typical crystal tolerance.

# 4.1.3 Thermal Characteristics

**Table 4.3. Thermal Characteristics** 

| Parameter                                                    | Symbol                     | Test Condition                               | Min | Тур  | Max | Unit |
|--------------------------------------------------------------|----------------------------|----------------------------------------------|-----|------|-----|------|
| Thermal Resistance Junction to Ambient QFN32 (4x4mm) Package |                            | 2-Layer PCB, Natural Convection <sup>1</sup> | _   | 94.3 | _   | °C/W |
|                                                              | TAJA_QFN32_4X4             | 4-Layer PCB, Natural Convection <sup>1</sup> | _   | 35.4 | _   | °C/W |
| Thermal Resistance Junction                                  | TA <sub>JC QFN32 4X4</sub> | 2-Layer PCB, Natural Convection <sup>1</sup> | _   | 36.3 | _   | °C/W |
| to Case QFN32 (4x4mm)<br>Package                             |                            | 4-Layer PCB, Natural Convection <sup>1</sup> | _   | 23.5 | _   | °C/W |

# Note:

<sup>1.</sup> Measured according to JEDEC standard JESD51-2A. Integrated Circuit Thermal Test Method Environmental Conditions - Natural Convection (Still Air).

# 4.1.4 Current Consumption

# 4.1.4.1 MCU Current Consumption at 1.8 V

Unless otherwise indicated, typical conditions are: AVDD = DVDD = RFVDD = PAVDD = 1.8V.  $T_A$  = 25 °C. Minimum and maximum values in this table represent the worst conditions across process variation at  $T_A$  = 25 °C.

Table 4.4. MCU Current Consumption at 1.8 V

| Parameter                                                 | Symbol              | Test Condition                                          | Min | Тур  | Max | Unit   |
|-----------------------------------------------------------|---------------------|---------------------------------------------------------|-----|------|-----|--------|
| Current consumption in EM0 mode with all peripherals dis- | I <sub>ACTIVE</sub> | 80 MHz HFRCO, CPU running<br>Prime from flash           | _   | 50.9 | _   | μΑ/MHz |
| abled <sup>1</sup>                                        |                     | 80 MHz HFRCO, CPU running while loop from flash         | _   | 45.5 | _   | μΑ/MHz |
|                                                           |                     | 80 MHz HFRCO, CPU running<br>CoreMark loop from flash   | _   | 59.7 | _   | μΑ/MHz |
|                                                           |                     | 38.4 MHz crystal, CPU running while loop from flash     | _   | 63.6 | _   | μA/MHz |
|                                                           |                     | 38 MHz HFRCO, CPU running while loop from flash         | _   | 55.5 | _   | μΑ/MHz |
|                                                           |                     | 26 MHz HFRCO, CPU running while loop from flash         | _   | 59.1 | _   | μΑ/MHz |
|                                                           |                     | 16 MHz HFRCO, CPU running while loop from flash         | _   | 67.0 | _   | μΑ/MHz |
|                                                           |                     | 1 MHz HFRCO, CPU running while loop from flash          | _   | 360  | _   | μΑ/MHz |
| Current consumption in EM1                                | I <sub>EM1</sub>    | 80 MHz HFRCO                                            | _   | 28.7 | _   | μA/MHz |
| mode with all peripherals disabled <sup>1</sup>           |                     | 38.4 MHz crystal                                        | _   | 46.7 | _   | μA/MHz |
|                                                           |                     | 38 MHz HFRCO                                            | _   | 38.7 | _   | μA/MHz |
|                                                           |                     | 26 MHz HFRCO                                            | _   | 42.2 | _   | μA/MHz |
|                                                           |                     | 16 MHz HFRCO                                            | _   | 50.0 | _   | μA/MHz |
|                                                           |                     | 1 MHz HFRCO                                             | _   | 343  | _   | μA/MHz |
| Current consumption in EM2 mode                           | I <sub>EM2</sub>    | Full RAM retention and RTC running from LFXO            | _   | 24.9 | _   | μА     |
|                                                           |                     | Full RAM retention and RTC running from LFRCO           | _   | 24.9 | _   | μА     |
|                                                           |                     | 1 bank (16kB) RAM retention and RTC running from LFRCO  | _   | 23.0 | _   | μА     |
| Current consumption in EM3 mode                           | I <sub>EM3</sub>    | Full RAM retention and RTC running from ULFRCO          | _   | 24.7 | _   | μА     |
|                                                           |                     | 1 bank (16kB) RAM retention and RTC running from ULFRCO | _   | 22.7 | _   | μА     |
| Current consumption in EM4                                | I <sub>EM4</sub>    | No BURTC, no LF oscillator                              | _   | 0.15 | _   | μA     |
| mode                                                      |                     | BURTC with LFXO                                         | _   | 0.51 | _   | μA     |
| Current consumption during reset                          | I <sub>RST</sub>    | Hard pin reset held                                     | _   | 120  | _   | μА     |

| Parameter                                             | Symbol           | Test Condition | Min | Тур  | Max | Unit |
|-------------------------------------------------------|------------------|----------------|-----|------|-----|------|
| Current Consumption per retained 16kB RAM bank in EM2 | I <sub>RAM</sub> |                | _   | 0.10 | _   | μA   |

# Note:

1. The typical EM0/EM1 current measurement includes some current consumed by the security core for periodical housekeeping purposes. This does not include current consumed by user-triggered security operations, such as cryptographic calculations.

# 4.1.4.2 MCU Current Consumption at 3.0 V

Unless otherwise indicated, typical conditions are: AVDD = DVDD = RFVDD = PAVDD = 3.0 V.  $T_A$  = 25 °C. Minimum and maximum values in this table represent the worst conditions across process variation at  $T_A$  = 25 °C.

Table 4.5. MCU Current Consumption at 3.0 V

| Parameter                                                 | Symbol              | Test Condition                                           | Min | Тур  | Max  | Unit   |
|-----------------------------------------------------------|---------------------|----------------------------------------------------------|-----|------|------|--------|
| Current consumption in EM0 mode with all peripherals dis- | I <sub>ACTIVE</sub> | 80 MHz HFRCO, CPU running<br>Prime from flash            | _   | 50.9 | _    | μA/MHz |
| abled <sup>1</sup>                                        |                     | 80 MHz HFRCO, CPU running while loop from flash          | _   | 45.6 | 55.5 | μA/MHz |
|                                                           |                     | 80 MHz HFRCO, CPU running<br>CoreMark loop from flash    | _   | 59.8 | _    | μA/MHz |
|                                                           |                     | 38.4 MHz crystal, CPU running while loop from flash      | _   | 63.8 | _    | μA/MHz |
|                                                           |                     | 38 MHz HFRCO, CPU running while loop from flash          | _   | 55.6 | 75.1 | μA/MHz |
|                                                           |                     | 26 MHz HFRCO, CPU running while loop from flash          | _   | 59.1 | _    | μA/MHz |
|                                                           |                     | 16 MHz HFRCO, CPU running while loop from flash          | _   | 67.1 | _    | μA/MHz |
|                                                           |                     | 1 MHz HFRCO, CPU running while loop from flash           | _   | 362  | 1018 | μA/MHz |
| Current consumption in EM1                                | <b>І</b> ЕМ1        | 80 MHz HFRCO                                             | _   | 28.7 | 37.6 | μA/MHz |
| mode with all peripherals disabled <sup>1</sup>           |                     | 38.4 MHz crystal                                         | _   | 46.9 | _    | μA/MHz |
|                                                           |                     | 38 MHz HFRCO                                             | _   | 38.7 | 57.5 | μA/MHz |
|                                                           |                     | 26 MHz HFRCO                                             | _   | 42.2 | _    | μA/MHz |
|                                                           |                     | 16 MHz HFRCO                                             | _   | 50.2 | _    | μA/MHz |
|                                                           |                     | 1 MHz HFRCO                                              | _   | 345  | 994  | μA/MHz |
| Current consumption in EM2 mode                           | I <sub>EM2</sub>    | Full RAM retention and RTC running from LFXO             | _   | 25.0 | _    | μА     |
|                                                           |                     | Full RAM retention and RTC running from LFRCO            | _   | 25.0 | _    | μА     |
|                                                           |                     | 1 bank (16 kB) RAM retention and RTC running from LFRCO  | _   | 23.1 | 70   | μА     |
| Current consumption in EM3 mode                           | I <sub>EM3</sub>    | Full RAM retention and RTC running from ULFRCO           | _   | 24.8 | 70   | μА     |
|                                                           |                     | 1 bank (16 kB) RAM retention and RTC running from ULFRCO | _   | 22.8 | _    | μА     |
| Current consumption in EM4                                | I <sub>EM4</sub>    | No BURTC, no LF oscillator                               | _   | 0.24 | _    | μA     |
| mode                                                      |                     | BURTC with LFXO                                          | _   | 0.56 | _    | μA     |
| Current consumption during reset                          | I <sub>RST</sub>    | Hard pin reset held                                      | _   | 160  | _    | μА     |
| Current consumption per retained 16kB RAM bank in EM2     | I <sub>RAM</sub>    |                                                          | _   | 0.10 | _    | μА     |

| Parameter | Symbol | Test Condition | Min | Тур | Max | Unit |
|-----------|--------|----------------|-----|-----|-----|------|
|-----------|--------|----------------|-----|-----|-----|------|

# Note:

1. The typical EM0/EM1 current measurement includes some current consumed by the security core for periodical housekeeping purposes. This does not include current consumed by user-triggered security operations, such as cryptographic calculations.

# 4.1.4.3 Radio Current Consumption at 1.8 V

RF current consumption measured with MCU in EM1, HCLK = 38.4 MHz, and all MCU peripherals disabled. Unless otherwise indicated, typical conditions are: AVDD = DVDD = IOVDD = RFVDD = PAVDD = 1.8V. Minimum and maximum values in this table represent the worst conditions across process variation at  $T_A = 25$  °C.

Table 4.6. Radio Current Consumption at 1.8 V

| Parameter                            | Symbol                 | Test Condition                                   | Min | Тур  | Max | Unit |
|--------------------------------------|------------------------|--------------------------------------------------|-----|------|-----|------|
| Current consumption in re-           | I <sub>RX_ACTIVE</sub> | 125 kbit/s, 2GFSK, f = 2.4 GHz                   | _   | 9.0  | _   | mA   |
| ceive mode, active packet reception  |                        | 500 kbit/s, 2GFSK, f = 2.4 GHz                   | _   | 9.1  | _   | mA   |
|                                      |                        | 1 Mbit/s, 2GFSK, f = 2.4 GHz                     | _   | 8.8  | _   | mA   |
|                                      |                        | 2 Mbit/s, 2GFSK, f = 2.4 GHz                     | _   | 9.4  | _   | mA   |
|                                      |                        | 802.15.4 receiving frame, f = 2.4 GHz            | _   | 9.4  | _   | mA   |
| Current consumption in re-           | I <sub>RX_LISTEN</sub> | 125 kbit/s, 2GFSK, f = 2.4 GHz                   | _   | 9.0  | _   | mA   |
| ceive mode, listening for packet     |                        | 500 kbit/s, 2GFSK, f = 2.4 GHz                   | _   | 9.0  | _   | mA   |
|                                      |                        | 1 Mbit/s, 2GFSK, f = 2.4 GHz                     | _   | 9.0  | _   | mA   |
|                                      |                        | 2 Mbit/s, 2GFSK, f = 2.4 GHz                     | _   | 9.8  | _   | mA   |
|                                      |                        | 802.15.4, f = 2.4 GHz                            | _   | 9.2  | _   | mA   |
| Current consumption in transmit mode | I <sub>TX</sub>        | f = 2.4 GHz, CW, 0 dBm PA, 0<br>dBm output power | _   | 9.9  | _   | mA   |
|                                      |                        | f = 2.4 GHz, CW, 10 dBm PA, 0 dBm output power   | _   | 16.6 | _   | mA   |
|                                      |                        | f = 2.4 GHz, CW, 10 dBm PA, 10 dBm output power  | _   | 34.9 | _   | mA   |

# 4.1.4.4 Radio Current Consumption at 3.0 V

RF current consumption measured with MCU in EM1, HCLK = 38.4 MHz, and all MCU peripherals disabled. Unless otherwise indicated, typical conditions are: AVDD = DVDD = IOVDD = RFVDD = PAVDD = 3.0V. Minimum and maximum values in this table represent the worst conditions across process variation at  $T_A = 25$  °C.

Table 4.7. Radio Current Consumption at 3.0 V

| Parameter                            | Symbol                 | Test Condition                                                       | Min | Тур   | Max | Unit |
|--------------------------------------|------------------------|----------------------------------------------------------------------|-----|-------|-----|------|
| Current consumption in re-           | I <sub>RX_ACTIVE</sub> | 125 kbit/s, 2GFSK, f = 2.4 GHz                                       | _   | 9.0   | _   | mA   |
| ceive mode, active packet reception  |                        | 500 kbit/s, 2GFSK, f = 2.4 GHz                                       | _   | 9.1   | _   | mA   |
|                                      |                        | 1 Mbit/s, 2GFSK, f = 2.4 GHz                                         | _   | 8.8   | _   | mA   |
|                                      |                        | 2 Mbit/s, 2GFSK, f = 2.4 GHz                                         | _   | 9.4   | _   | mA   |
|                                      |                        | 802.15.4 receiving frame, f = 2.4 GHz                                | _   | 9.5   | _   | mA   |
| Current consumption in re-           | I <sub>RX_LISTEN</sub> | 125 kbit/s, 2GFSK, f = 2.4 GHz                                       | _   | 9.0   | _   | mA   |
| ceive mode, listening for packet     |                        | 500 kbit/s, 2GFSK, f = 2.4 GHz                                       | _   | 9.0   | _   | mA   |
|                                      |                        | 1 Mbit/s, 2GFSK, f = 2.4 GHz                                         | _   | 9.0   | _   | mA   |
|                                      |                        | 2 Mbit/s, 2GFSK, f = 2.4 GHz                                         | _   | 9.8   | _   | mA   |
|                                      |                        | 802.15.4, f = 2.4 GHz                                                | _   | 9.2   | _   | mA   |
| Current consumption in transmit mode | I <sub>TX</sub>        | f = 2.4 GHz, CW, 0 dBm PA, 0<br>dBm output power                     | _   | 10.5  | _   | mA   |
|                                      |                        | f = 2.4 GHz, CW, 10 dBm PA, 0<br>dBm output power                    | _   | 16.7  | _   | mA   |
|                                      |                        | f = 2.4 GHz, CW, 10 dBm PA, 10 dBm output power                      | _   | 35.4  | _   | mA   |
|                                      |                        | f = 2.4 GHz, CW, 20 dBm PA, 10<br>dBm output power, PAVDD = 3.0<br>V | _   | 60.8  | _   | mA   |
|                                      |                        | f = 2.4 GHz, CW, 20 dBm PA, 20<br>dBm output power, PAVDD = 3.3<br>V | _   | 186.5 | _   | mA   |

# 4.1.5 2.4 GHz RF Transceiver Characteristics

### 4.1.5.1 RF Transmitter Characteristics

# 4.1.5.1.1 RF Transmitter General Characteristics for the 2.4 GHz Band

Unless otherwise indicated, typical conditions are:  $T_A$  = 25 °C, PAVDD = 3.0V, AVDD = DVDD = IOVDD = RFVDD = PAVDD. Crystal frequency=38.4 MHz. RF center frequency 2.45 GHz. Antenna port 2.

Table 4.8. RF Transmitter General Characteristics for the 2.4 GHz Band

| Parameter                                                                              | Symbol                | Test Condition                                                                                                    | Min  | Тур   | Max    | Unit |
|----------------------------------------------------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------|------|-------|--------|------|
| RF tuning frequency range                                                              | F <sub>RANGE</sub>    |                                                                                                                   | 2400 | _     | 2483.5 | MHz  |
| Maximum TX power <sup>1</sup>                                                          | POUT <sub>MAX</sub>   | 20 dBm PA, PAVDD = 3.3 V                                                                                          | _    | +20   | _      | dBm  |
| Maximum TX power                                                                       | POUT <sub>MAX10</sub> | 10 dBm PA                                                                                                         | _    | +10   | _      | dBm  |
| Maximum TX power                                                                       | POUT <sub>MAX0</sub>  | 0 dBm PA                                                                                                          | _    | +0    | _      | dBm  |
| Minimum active TX power                                                                | POUT <sub>MIN</sub>   | 20 dBm PA, PAVDD = 3.3 V                                                                                          | _    | -14.1 | _      | dBm  |
|                                                                                        |                       | 10 dBm PA                                                                                                         | _    | -13.3 | _      | dBm  |
|                                                                                        |                       | 0 dBm PA                                                                                                          | _    | -24.9 | _      | dBm  |
| Output power step size                                                                 | POUT <sub>STEP</sub>  | 0 dBm PA,-15 dBm < Output<br>Power < -5 dBm                                                                       | _    | 1.5   | _      | dB   |
|                                                                                        |                       | 0 dBm PA,-5 dBm < Output Pow-<br>er < 0 dBm                                                                       | _    | 0.3   | _      | dB   |
|                                                                                        |                       | 10 dBm PA, -5 dBm < Output power < 0 dBm                                                                          | _    | 1.5   | _      | dB   |
|                                                                                        |                       | 10 dBm PA, 0 dBm < Output pow-<br>er < 10 dBm                                                                     | _    | 0.3   | _      | dB   |
|                                                                                        |                       | 20 dBm PA, 0 dBm < Output Power < 5 dBm                                                                           | _    | 0.7   | _      | dB   |
|                                                                                        |                       | 20 dBm PA, 5 dBm < output pow-<br>er < POUT <sub>MAX</sub>                                                        | _    | 0.5   | _      | dB   |
| Output power variation vs<br>PAVDD supply voltage varia-<br>tion, frequency = 2450 MHz | POUT <sub>VAR_V</sub> | 20 dBm PA P <sub>out</sub> = POUT <sub>MAX</sub> out-<br>put power with PAVDD voltage<br>swept from 3.0V to 3.8V. | _    | 0.9   | _      | dB   |
|                                                                                        |                       | 10 dbm PA output power with PAVDD voltage swept from 1.8 V to 3.0 V                                               | _    | 0.1   | _      | dB   |
|                                                                                        |                       | 0 dBm PA output power with PAVDD voltage swept from 1.8 V to 3.0 V                                                | _    | 0.1   | _      | dB   |
| Output power variation vs<br>temperature, Frequency =<br>2450 MHz                      | POUT <sub>VAR_T</sub> | AVDD = 3.3V supply, 20 dBm PA at P <sub>out</sub> = POUT <sub>MAX</sub> , (-40 to +125 °C)                        | _    | 2.1   | _      | dB   |
|                                                                                        |                       | 10 dBm PA at 10 dBm, (-40 to +125 °C)                                                                             | _    | 1.2   | _      | dB   |
|                                                                                        |                       | 0 dBm PA at 0 dBm, (-40 to +125 °C)                                                                               | _    | 3     | _      | dB   |

| Parameter                                                                         | Symbol                           | Test Condition                                                                                                           | Min | Тур | Max | Unit |
|-----------------------------------------------------------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Output power variation vs RF frequency                                            | POUT <sub>VAR_F</sub>            | 20 dBm PA, POUT <sub>MAX</sub> , PAVDD = 3.3 V.                                                                          | _   | 0.2 | _   | dB   |
|                                                                                   |                                  | 10 dBm PA, 10 dBm                                                                                                        | _   | 0.1 | _   | dB   |
|                                                                                   |                                  | 0 dBm PA, 0 dBm                                                                                                          | _   | 0.2 | _   | dB   |
| Spurious emissions of harmonics in restricted bands per FCC Part 15.205/15.209    | SPUR <sub>HRM_FCC_</sub> R       | Continuous transmission of CW carrier. P <sub>out</sub> = POUT <sub>MAX</sub> . PAVDD = 3.3V. Test Frequency = 2450 MHz. | _   | -47 | _   | dBm  |
|                                                                                   |                                  | Continuous transmission of CW carrier, P <sub>out</sub> = 10 dBm, Test Frequency = 2450 MHz.                             | _   | -47 | _   | dBm  |
| Spurious emissions of harmonics in non-restricted bands per FCC Part 15.247/15.35 | SPUR <sub>HRM</sub> _FCC_<br>NRR | Continuous transmission of CW carrier, P <sub>out</sub> = POUT <sub>MAX</sub> , PAVDD = 3.3V, Test Frequency = 2450 MHz. | _   | -26 | _   | dBc  |
|                                                                                   |                                  | Continuous transmission of CW carrier. Pout = 10 dBm. Test Frequency = 2450 MHz.                                         | _   | -26 | _   | dBc  |

| Parameter                                                                                                                      | Symbol                     | Test Condition                                                                                                                                                                 | Min | Тур | Max | Unit |
|--------------------------------------------------------------------------------------------------------------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Spurious emissions out-of-<br>band (above 2.483 GHz or<br>below 2.4 GHz) in restricted<br>bands, per FCC part<br>15.205/15.209 | SPUR <sub>OOB_FCC_</sub> R | Restricted bands 30-88 MHz,<br>Continuous transmission of CW<br>carrier, 20 dBm PA, P <sub>out</sub> =<br>POUT <sub>MAX</sub> , PAVDD = 3.3V. Test<br>Frequency = 2450 MHz.    | _   | -47 | _   | dBm  |
|                                                                                                                                |                            | Restricted bands 88 - 216 MHz,<br>Continuous transmission of CW<br>carrier, 20 dBm PA, P <sub>out</sub> =<br>POUT <sub>MAX</sub> , PAVDD = 3.3V. Test<br>Frequency = 2450 MHz. | _   | -47 | _   | dBm  |
|                                                                                                                                |                            | Restricted bands 216 - 960 MHz,<br>Continuous transmission of CW<br>carrier, 20 dBm PA P <sub>out</sub> =<br>POUT <sub>MAX</sub> , PAVDD = 3.3V. Test<br>Frequency = 2450 MHz. |     | -47 | _   | dBm  |
|                                                                                                                                |                            | Restricted bands >960 MHz, Continuous transmission of CW carrier, 20 dBm PA, P <sub>out</sub> = POUT <sub>MAX</sub> , PAVDD = 3.3V, Test Frequency = 2450 MHz.                 | _   | -47 | _   | dBm  |
|                                                                                                                                |                            | Restricted bands 30-88 MHz,<br>Continuous transmission of CW<br>carrier, P <sub>out</sub> = 10 dBm, Test Fre-<br>quency = 2450 MHz                                             | _   | -47 | _   | dBm  |
|                                                                                                                                |                            | Restricted bands 88 - 216 MHz,<br>Continuous transmission of CW<br>carrier, P <sub>out</sub> = 10 dBm, Test Fre-<br>quency = 2450 MHz                                          | _   | -47 | _   | dBm  |
|                                                                                                                                |                            | Restricted bands 216 - 960 MHz,<br>Continuous transmission of CW<br>carrier, P <sub>out</sub> = 10 dBm, Test Fre-<br>quency = 2450 MHz                                         | _   | -47 | _   | dBm  |
|                                                                                                                                |                            | Restricted bands > 960 MHz,<br>Continuous transmission of CW<br>carrier, P <sub>out</sub> = 10 dBm, Test Fre-<br>quency = 2450 MHz                                             | _   | -47 | _   | dBm  |
| Spurious emissions per ETSI<br>EN300.440                                                                                       | SPUR <sub>ETSI440</sub>    | 1G-14G, P <sub>out</sub> = 10 dBm, Test Frequency = 2450 MHz                                                                                                                   | _   | -36 | _   | dBm  |
|                                                                                                                                |                            | 47-74 MHz,87.5-108 MHz,<br>174-230 MHz, 470-862 MHz, P <sub>out</sub><br>= 10 dBm, Test Frequency = 2450<br>MHz                                                                | _   | -56 | _   | dBm  |
|                                                                                                                                |                            | 25-1000 MHz, excluding above frequencies. P <sub>out</sub> = 10 dBm, Test Frequency = 2450 MHz                                                                                 | _   | -42 | _   | dBm  |
|                                                                                                                                |                            | 1G-12.75 GHz, excluding bands listed above, P <sub>out</sub> = 10 dBm, Test Frequency = 2450 MHz.                                                                              | _   | -50 | _   | dBm  |

| Parameter                                                                         | Symbol                         | Test Condition                                                                                                                                                                              | Min | Тур | Max | Unit |
|-----------------------------------------------------------------------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Spurious emissions out-of-<br>band in non-restricted bands<br>per FCC Part 15.247 | SPUR <sub>OOB_FCC_</sub><br>NR | Frequencies above 2.483 GHz or<br>below 2.4 GHz, continuous trans-<br>mission CW carrier, 20 dBm PA,<br>P <sub>out</sub> = POUT <sub>MAX</sub> , PAVDD = 3.3<br>V,Test Frequency = 2450 MHz | _   | -26 | _   | dBc  |
|                                                                                   |                                | Frequencies above 2.483 GHz or<br>below 2.4 GHz, continuous trans-<br>mission CW carrier, P <sub>out</sub> = 10<br>dBm, Test Frequency = 2450<br>MHz                                        | _   | -26 | _   | dBc  |
| Spurious emissions out-of-<br>band, per ETSI 300.328                              | SPUR <sub>ETSI328</sub>        | [2400-2BW to 2400-BW],<br>[2483.5+BW to 2483.5+2BW],<br>P <sub>out</sub> = 10 dBm, Test Frequency =<br>2450 MHz                                                                             | _   | -26 | _   | dBm  |
|                                                                                   |                                | [2400-BW to 2400], [2483.5 to 2483.5+BW] P <sub>out</sub> = 10 dBm, Test Frequency = 2450 MHz.                                                                                              | _   | -16 | _   | dB   |

### Note:

### 4.1.5.2 RF Receiver Characteristics

# 4.1.5.2.1 RF Receiver General Characteristics for the 2.4 GHz Band

Unless otherwise indicated, typical conditions are:  $T_A$  = 25 °C, PAVDD = 3.0V, AVDD = DVDD = IOVDD = RFVDD = PAVDD. Crystal frequency=38.4 MHz. RF center frequency 2.45 GHz. Antenna port 2.

Table 4.9. RF Receiver General Characteristics for the 2.4 GHz Band

| Parameter                                              | Symbol                 | Test Condition                            | Min  | Тур   | Max    | Unit |
|--------------------------------------------------------|------------------------|-------------------------------------------|------|-------|--------|------|
| RF tuning frequency range                              | F <sub>RANGE</sub>     |                                           | 2400 | _     | 2483.5 | MHz  |
| Receive mode maximum spurious emission                 | SPUR <sub>RX</sub>     | 30 MHz to 1 GHz                           | _    | -54.8 | _      | dBm  |
|                                                        |                        | 1 GHz to 12 GHz                           | _    | -57.1 | _      | dBm  |
| Max spurious emissions during active receive mode, per | SPUR <sub>RX_FCC</sub> | 216 MHz to 960 MHz, conducted measurement | _    | -54.8 | _      | dBm  |
| FCC Part 15.109(a)                                     |                        | Above 960 MHz, conducted measurement.     | _    | -77.3 | _      | dBm  |

<sup>1.</sup> Supported transmit power levels are determined by the ordering part number (OPN). Transmit power ratings for all devices covered in this data sheet can be found in the Max TX Power column of the Ordering Information Table.

### 4.1.6 Flash Characteristics

Table 4.10. Flash Characteristics

| Parameter                                      | Symbol               | Test Condition                  | Min    | Тур  | Max  | Unit   |
|------------------------------------------------|----------------------|---------------------------------|--------|------|------|--------|
| Flash erase cycles before failure <sup>1</sup> | EC <sub>FLASH</sub>  | T <sub>A</sub> ≤ 125 °C         | 10,000 | _    | _    | cycles |
| Flash data retention <sup>1</sup>              | RET <sub>FLASH</sub> | T <sub>A</sub> ≤ 125 °C         | 10     | _    | _    | years  |
| Program Time                                   | t <sub>PROG</sub>    | one word (32-bits)              | 25     | 31   | 35   | μs     |
|                                                |                      | average per word over 128 words | 8      | 9.5  | 11   | μs     |
| Page Erase Time <sup>2</sup>                   | t <sub>PERASE</sub>  |                                 | 16     | 17.5 | 20   | ms     |
| Mass Erase Time <sup>3 4</sup>                 | t <sub>MERASE</sub>  |                                 | 8      | 9    | 10.2 | ms     |
| Page Erase Current                             | I <sub>ERASE</sub>   | T <sub>A</sub> = 25 °C          | _      | _    | 2.13 | mA     |
| Program Current                                | I <sub>WRITE</sub>   | T <sub>A</sub> = 25 °C          | _      | _    | 2.73 | mA     |
| Mass Erase Current                             | I <sub>MERASE</sub>  | T <sub>A</sub> = 25 °C          | _      | _    | 2.30 | mA     |
| Flash Supply voltage during write or erase     | V <sub>FLASH</sub>   |                                 | 1.71   | _    | 3.8  | V      |

# Note:

- 1. Flash data retention information is published in the Quarterly Quality and Reliability Report.
- 2. Page Erase time is measured from setting the ERASEPAGE bit in the MSC\_WRITECMD register until the BUSY bit in the MSC\_STATUS register is cleared to 0. Internal set-up and hold times are included.
- 3. Mass Erase is issued by the CPU and erases all of User space.
- 4. Mass Erase time is measured from setting the ERASEMAIN0 bit in the MSC\_WRITECMD register until the BUSY bit in the MSC\_STATUS register is cleared to 0. Internal set-up and hold times are included.

# 4.1.7 Energy Mode Wake-up and Entry Times

Unless otherwise specified, these times are measured using the HFRCO at 19 MHz.

Table 4.11. Energy Mode Wake-up and Entry Times

| Parameter             | Symbol               | Test Condition                     | Min | Тур  | Max | Unit  |
|-----------------------|----------------------|------------------------------------|-----|------|-----|-------|
| Wake-up Time from EM1 | t <sub>EM1_WU</sub>  | Code execution from flash          | _   | 3    | _   | HCLKs |
|                       |                      | Code execution from RAM            | _   | 1.42 | _   | μs    |
| Wake-up Time from EM2 | t <sub>EM2_WU</sub>  | Code execution from flash          | _   | 16.6 | _   | μs    |
|                       |                      | Code execution from RAM            | _   | 4.39 | _   | μs    |
|                       |                      | Code execution from flash @ 80 MHz | _   | 13.1 | _   | μs    |
|                       |                      | Code execution from RAM @ 80 MHz   | _   | 3.32 | _   | μs    |
| Wake-up Time from EM3 | t <sub>EM3_WU</sub>  | Code execution from flash          | _   | 16.6 | _   | μs    |
|                       |                      | Code execution from RAM            | _   | 4.39 | _   | μs    |
|                       |                      | Code execution from flash @ 80 MHz | _   | 13.1 | _   | μs    |
|                       |                      | Code execution from RAM @ 80 MHz   | _   | 3.32 | _   | μs    |
| Wake-up Time from EM4 | t <sub>EM4_WU</sub>  | Code execution from Flash          | _   | 15.1 | _   | ms    |
| Entry time to EM1     | t <sub>EM1_ENT</sub> | Code execution from flash          | _   | 1.49 | _   | μs    |
| Entry time to EM2     | t <sub>EM2_ENT</sub> | Code execution from flash          | _   | 59.0 | _   | μs    |
| Entry time to EM3     | t <sub>EM3_ENT</sub> | Code execution from flash          | _   | 59.0 | _   | μs    |
| Entry time to EM4     | t <sub>EM4_ENT</sub> | Code execution from flash          | _   | 68.6 | _   | μs    |

# 4.1.8 Oscillators

# 4.1.8.1 High Frequency Crystal Oscillator

Unless otherwise indicated, typical conditions are: AVDD = DVDD = RFVDD = 3.0 V.  $T_A = 25 ^{\circ}\text{C}$ . Minimum and maximum values in this table represent the worst conditions across process variation, operating supply voltage range, and operating temperature range.

Table 4.12. High Frequency Crystal Oscillator

| Parameter                                            | Symbol                   | Test Condition                                       | Min | Тур  | Max | Unit |
|------------------------------------------------------|--------------------------|------------------------------------------------------|-----|------|-----|------|
| Supported crystal equivalent series resistance (ESR) | ESR <sub>HFXO_38M4</sub> | 38.4 MHz, CL = 10 pF <sup>1</sup>                    | _   | _    | 40  | Ω    |
| Supported range of crystal load capacitance          | C <sub>HFXO_LC</sub>     | 38.4 MHz, ESR = 40 <sup>2</sup>                      | _   | 10   | _   | pF   |
| Supply Current                                       | I <sub>HFXO</sub>        |                                                      | _   | 500  | _   | μA   |
| Startup Time <sup>3</sup>                            | T <sub>STARTUP</sub>     | 38.4 MHz, ESR = 40 $\Omega$ , C <sub>L</sub> = 10 pF | _   | 160  | _   | μs   |
| On-chip tuning cap step size <sup>4</sup>            | SS <sub>HFXO</sub>       |                                                      | _   | 0.04 | _   | pF   |

### Note:

- 1. The crystal should have a maximum ESR less than or equal to this maximum rating.
- 2. It is recommended to use a crystal with a 10 pF load capacitance rating. Only crystals with a 10 pF load cap rating have been characterized for RF use.
- 3. Startup time does not include time implemented by programmable TIMEOUTSTEADY delay.
- 4. The tuning step size is the effective step size when incrementing both of the tuning capacitors by one count. The step size for the each of the individual tuning capacitors is twice this value.

# 4.1.8.2 Low Frequency Crystal Oscillator

Table 4.13. Low Frequency Crystal Oscillator

| Parameter                                                      | Symbol                | Test Condition                                                                                 | Min  | Тур    | Max  | Unit |
|----------------------------------------------------------------|-----------------------|------------------------------------------------------------------------------------------------|------|--------|------|------|
| Crystal Frequency                                              | F <sub>LFXO</sub>     |                                                                                                | _    | 32.768 | _    | kHz  |
| Supported Crystal equivalent series resistance (ESR)           | ESR <sub>LFXO</sub>   | GAIN = 0                                                                                       | _    | _      | 80   | kΩ   |
|                                                                |                       | GAIN = 1 to 3                                                                                  | _    | _      | 100  | kΩ   |
| Supported range of crystal load capacitance <sup>1</sup>       | C <sub>L_LFXO</sub>   | GAIN = 0                                                                                       | 6    | _      | 6    | pF   |
|                                                                |                       | GAIN = 1                                                                                       | 6    | _      | 10   | pF   |
|                                                                |                       | GAIN = 2 (see note <sup>2</sup> )                                                              | 10   | _      | 12.5 | pF   |
|                                                                |                       | GAIN = 3 (see note <sup>2</sup> )                                                              | 12.5 | _      | 18   | pF   |
| Current consumption                                            | I <sub>CL12p5</sub>   | ESR = 70 k $\Omega$ , C <sub>L</sub> = 12.5 pF,<br>GAIN <sup>3</sup> = 2, AGC <sup>4</sup> = 1 | _    | 220    | _    | nA   |
| Startup Time                                                   | T <sub>STARTUP</sub>  | ESR = 70 k $\Omega$ , C <sub>L</sub> = 7 pF, GAIN <sup>3</sup> = 1, AGC <sup>4</sup> = 1       | _    | 45     | _    | ms   |
| On-chip tuning cap step size                                   | SS <sub>LFXO</sub>    |                                                                                                | _    | 0.26   | _    | pF   |
| On-chip tuning capacitor value at minimum setting <sup>5</sup> | C <sub>LFXO_MIN</sub> | CAPTUNE = 0                                                                                    | _    | 4      | _    | pF   |
| On-chip tuning capacitor value at maximum setting <sup>5</sup> | C <sub>LFXO_MAX</sub> | CAPTUNE = 0x4F                                                                                 | _    | 24.5   | _    | pF   |

# Note:

- 1. Total load capacitance seen by the crystal
- 2. Crystals with a load capacitance of greater than 12 pF require external load capacitors.
- 3. In LFXO\_CAL Register
- 4. In LFXO\_CFG Register
- 5. The effective load capacitance seen by the crystal will be  $C_{LFXO}/2$ . This is because each XTAL pin has a tuning cap and the two caps will be seen in series by the crystal

# 4.1.8.3 High Frequency RC Oscillator (HFRCO)

Unless otherwise indicated, typical conditions are: AVDD = DVDD = 3.0 V.  $T_A = 25 ^{\circ}\text{C}$ . Minimum and maximum values in this table represent the worst conditions across process variation, operating supply voltage range, and operating temperature range.

Table 4.14. High Frequency RC Oscillator (HFRCO)

| Parameter                                    | Symbol                    | Test Condition                                                                  | Min | Тур  | Max | Unit   |
|----------------------------------------------|---------------------------|---------------------------------------------------------------------------------|-----|------|-----|--------|
| Frequency Accuracy                           | F <sub>HFRCO_ACC</sub>    | For all production calibrated frequencies                                       | -3  | _    | 3   | %      |
| Current consumption on all                   | I <sub>HFRCO</sub>        | F <sub>HFRCO</sub> = 1 MHz                                                      | _   | 27   | _   | μA     |
| supplies <sup>1</sup>                        |                           | F <sub>HFRCO</sub> = 2 MHz                                                      | _   | 27   | _   | μA     |
|                                              |                           | F <sub>HFRCO</sub> = 4 MHz                                                      | _   | 27   | _   | μA     |
|                                              |                           | F <sub>HFRCO</sub> = 7 MHz                                                      | _   | 63   | _   | μΑ     |
|                                              |                           | F <sub>HFRCO</sub> = 13 MHz                                                     | _   | 82   | _   | μA     |
|                                              |                           | F <sub>HFRCO</sub> = 16 MHz                                                     | _   | 92   | _   | μA     |
|                                              |                           | F <sub>HFRCO</sub> = 19 MHz                                                     | _   | 96   | _   | μΑ     |
|                                              |                           | F <sub>HFRCO</sub> = 26 MHz                                                     | _   | 123  | _   | μA     |
|                                              |                           | F <sub>HFRCO</sub> = 32 MHz                                                     | _   | 148  | _   | μA     |
|                                              |                           | F <sub>HFRCO</sub> = 38 MHz <sup>2</sup>                                        | _   | 181  | _   | μА     |
|                                              |                           | F <sub>HFRCO</sub> = 40 MHz <sup>3</sup>                                        | _   | 185  | _   | μA     |
|                                              |                           | F <sub>HFRCO</sub> = 48 MHz <sup>2</sup>                                        | _   | 219  | _   | μA     |
|                                              |                           | F <sub>HFRCO</sub> = 56 MHz <sup>2</sup>                                        | _   | 242  | _   | μA     |
|                                              |                           | F <sub>HFRCO</sub> = 64 MHz <sup>2</sup>                                        | _   | 284  | _   | μA     |
|                                              |                           | F <sub>HFRCO</sub> = 80 MHz <sup>2</sup>                                        | _   | 310  | _   | μA     |
| Clock Out current for HFRCODPLL <sup>4</sup> | ICLKOUT_HFRCOD<br>PLL     | FORCEEN bit of HFRCO0_CTRL = 1                                                  | _   | 5.0  | _   | μA/MHz |
| Clock Out current for HFRCOEM23 <sup>4</sup> | ICLKOUT_HFRCOE<br>M23     | FORCEEN bit of<br>HFRCOEM23_CTRL = 1                                            | _   | 1.25 | _   | μA/MHz |
| Coarse trim step Size (% of period)          | SS <sub>HFRCO_COARS</sub> | Step size measured at coarse trim mid-scale. (Fine trim also set to mid scale.) | _   | 0.64 | _   | %      |
| Fine trim step Size (% of period)            | SS <sub>HFRCO_FINE</sub>  | Step size measured at fine trim mid-scale. (Coarse trim also set to mid scale.) | _   | 0.1  | _   | %      |
| Period jitter                                | PJ <sub>HFRCO</sub>       | 19 MHz                                                                          | _   | 0.04 | _   | % RMS  |
| Startup Time <sup>5</sup>                    | T <sub>STARTUP</sub>      | FREQRANGE = 0 to 7                                                              |     | 3.2  | _   | μs     |
|                                              |                           | FREQRANGE = 8 to 15                                                             | _   | 1.2  | _   | μs     |

| Parameter                          | Symbol                  | Test Condition | Min  | Тур          | Max  | Unit |
|------------------------------------|-------------------------|----------------|------|--------------|------|------|
| Band Frequency Limits <sup>6</sup> | f <sub>HFRCO_BAND</sub> | FREQRANGE = 0  | 3.71 | _            | 5.24 | MHz  |
|                                    |                         | FREQRANGE = 1  | 4.39 | <del>_</del> | 6.26 | MHz  |
|                                    |                         | FREQRANGE = 2  | 5.25 | _            | 7.55 | MHz  |
|                                    |                         | FREQRANGE = 3  | 6.22 | _            | 9.01 | MHz  |
|                                    |                         | FREQRANGE = 4  | 7.88 | _            | 11.6 | MHz  |
|                                    |                         | FREQRANGE = 5  | 9.9  | _            | 14.6 | MHz  |
|                                    |                         | FREQRANGE = 6  | 11.5 | _            | 17   | MHz  |
|                                    |                         | FREQRANGE = 7  | 14.1 | _            | 20.9 | MHz  |
|                                    |                         | FREQRANGE = 8  | 16.4 | _            | 24.7 | MHz  |
|                                    |                         | FREQRANGE = 9  | 19.8 | _            | 30.4 | MHz  |
|                                    |                         | FREQRANGE = 10 | 22.7 | _            | 34.9 | MHz  |
|                                    |                         | FREQRANGE = 11 | 28.6 | _            | 44.4 | MHz  |
|                                    |                         | FREQRANGE = 12 | 33   | _            | 51   | MHz  |
|                                    |                         | FREQRANGE = 13 | 42.2 | _            | 64.6 | MHz  |
|                                    |                         | FREQRANGE = 14 | 48.8 | _            | 74.8 | MHz  |
|                                    |                         | FREQRANGE = 15 | 57.6 | _            | 87.4 | MHz  |

### Note:

- 1. Does not include additional clock tree current. See specifications for additional current when selected as a clock source for a particular clock multiplexer.
- 2. This frequency is calibrated for the HFRCODPLL (HFRCO0) only.
- 3. This frequency is calibrated for the HFRCOEM23 only.
- 4. When the HFRCO is enabled for characterization using the FORCEEN bit, the total current will be the HFRCO core current plus the specified CLKOUT current. When the HFRCO is enabled on demand, the clock current may be different.
- 5. Hardware delay ensures settling to within ± 0.5%. Hardware also enforces this delay on a band change.
- 6. The frequency band limits represent the lowest and highest frequency which each band can achieve over the operating range.

# 4.1.8.4 Fast Start\_Up RC Oscillator (FSRCO)

Table 4.15. Fast Start\_Up RC Oscillator (FSRCO)

| Parameter       | Symbol             | Test Condition | Min  | Тур | Max  | Unit |
|-----------------|--------------------|----------------|------|-----|------|------|
| FSRCO frequency | F <sub>FSRCO</sub> |                | 17.2 | 20  | 21.2 | MHz  |

# 4.1.8.5 Low Frequency RC Oscillator

Table 4.16. Low Frequency RC Oscillator

| Parameter                     | Symbol               | Test Condition | Min    | Тур    | Max    | Unit |
|-------------------------------|----------------------|----------------|--------|--------|--------|------|
| Nominal oscillation frequency | F <sub>LFRCO</sub>   |                | 31.785 | 32.768 | 33.751 | kHz  |
| Startup time                  | T <sub>STARTUP</sub> |                | _      | 128    | _      | μs   |
| Current consumption           | I <sub>LFRCO</sub>   |                | _      | 177    | _      | nA   |

# 4.1.8.6 Ultra Low Frequency RC Oscillator

Table 4.17. Ultra Low Frequency RC Oscillator

| Parameter             | Symbol              | Test Condition | Min   | Тур | Max   | Unit |
|-----------------------|---------------------|----------------|-------|-----|-------|------|
| Oscillation Frequency | F <sub>ULFRCO</sub> |                | 0.944 | 1.0 | 1.095 | kHz  |

# 4.1.9 GPIO Pins (3V GPIO pins)

Unless otherwise indicated, typical conditions are: AVDD = DVDD = IOVDD = 3.0 V.

Table 4.18. GPIO Pins (3V GPIO pins)

| Parameter                            | Symbol                 | Test Condition                                                                                                          | Min             | Тур | Max            | Unit |
|--------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------|-----|----------------|------|
| Leakage current                      | I <sub>LEAK_IO</sub>   | MODEx = DISABLED, IOVDD = 1.71V                                                                                         | _               | 1.9 | _              | nA   |
|                                      |                        | MODEx = DISABLED, IOVDD = 3.0 V                                                                                         | _               | 2.5 | _              | nA   |
|                                      |                        | PC03, PC04 and PD00 pins.<br>MODEx = DISABLED, IOVDD =<br>3.8 V T <sub>A</sub> = 125 °C                                 | _               | _   | 340            | nA   |
|                                      |                        | All other GPIO pins. MODEx = DISABLED, IOVDD = 3.8 V T <sub>A</sub> = 125 °C                                            | _               | _   | 250            | nA   |
| Input low voltage <sup>1</sup>       | V <sub>IL</sub>        | Any GPIO pin                                                                                                            | _               | _   | 0.3 *<br>IOVDD | V    |
|                                      |                        | RESETn                                                                                                                  | _               | _   | 0.3 * DVDD     | V    |
| Input high voltage <sup>1</sup>      | V <sub>IH</sub>        | Any GPIO pin                                                                                                            | 0.7 *<br>IOVDD  | _   | _              | V    |
|                                      |                        | RESETn                                                                                                                  | 0.7 * DVDD      | _   | _              | V    |
| Hysteresis of input voltage          | V <sub>HYS</sub>       | Any GPIO pin                                                                                                            | 0.05 *<br>IOVDD | _   | _              | V    |
|                                      |                        | RESETn                                                                                                                  | 0.05 *<br>DVDD  | _   | _              | V    |
| Output low voltage                   | V <sub>OL</sub>        | Sinking 20mA, IOVDD = 3.0 V                                                                                             | _               | _   | 0.2 *<br>IOVDD | V    |
|                                      |                        | Sinking 8mA, IOVDD = 1.71 V                                                                                             | _               | _   | 0.4 *<br>IOVDD | V    |
| Output high voltage                  | V <sub>OH</sub>        | Sourcing 20mA, IOVDD = 3.0 V                                                                                            | 0.8 *<br>IOVDD  | _   | _              | V    |
|                                      |                        | Sourcing 8mA, IOVDD = 1.71 V                                                                                            | 0.6 *<br>IOVDD  | _   | _              | V    |
| GPIO rise time                       | T <sub>GPIO_RISE</sub> | IOVDD = 3.0V, $C_{load}$ = 50 pF,<br>SLEWRATE = 4, 10% to 90%                                                           | _               | 6.5 | _              | ns   |
|                                      |                        | IOVDD = 1.7V, C <sub>load</sub> = 50 pF,<br>SLEWRATE = 4, 10% to 90%                                                    | _               | 9.4 | _              | ns   |
| GPIO fall time                       | T <sub>GPIO_FALL</sub> | IOVDD = 3.0V, C <sub>load</sub> = 50 pF,<br>SLEWRATE = 4, 90% to 10%                                                    | _               | 5.7 | _              | ns   |
|                                      |                        | IOVDD = 1.7V, C <sub>load</sub> = 50 pF,<br>SLEWRATE = 4, 90% to 10%                                                    | _               | 9.2 | _              | ns   |
| Pull up/down resistance <sup>2</sup> | R <sub>PULL</sub>      | Any GPIO pin. Pull-up to IOVDD:<br>MODEn = DISABLE DOUT=1.<br>Pull-down to VSS: MODEn =<br>WIREDORPULLDOWN DOUT =<br>0. | 33              | 44  | 55             | kΩ   |
|                                      |                        | RESETn pin. Pull-up to DVDD                                                                                             | 33              | 44  | 55             | kΩ   |

| Parameter                           | Symbol             | Test Condition         | Min | Тур | Max | Unit |
|-------------------------------------|--------------------|------------------------|-----|-----|-----|------|
| Maximum filtered glitch width       | T <sub>GF</sub>    | MODE = INPUT, DOUT = 1 | _   | 26  | _   | ns   |
| RESETn low time to ensure pin reset | T <sub>RESET</sub> |                        | 100 | _   | _   | ns   |

# Note:

- 1. GPIO input thresholds are proportional to the IOVDD pin. RESETn input thresholds are proportional to DVDD.
- 2. GPIO pull-ups connect to IOVDD supply, pull-downs connect to VSS. RESETn pull-up connects to DVDD.

# 4.1.10 Temperature Sensor

Table 4.19. Temperature Sensor

| Parameter                     | Symbol                   | Test Condition | Min | Тур  | Max | Unit |
|-------------------------------|--------------------------|----------------|-----|------|-----|------|
| Temperature sensor range      | T <sub>sense_range</sub> |                | -40 | _    | 125 | °C   |
| Temperature sensor resolution | T <sub>senseRes</sub>    |                | _   | 0.25 | _   | °C   |

### 4.1.11 Brown Out Detectors

### 4.1.11.1 DVDD BOD

BOD thresholds on DVDD in EM0 and EM1 only, unless otherwise noted. Typical conditions are at  $T_A$  = 25 °C. Minimum and maximum values in this table represent the worst conditions across process variation, operating supply voltage range, and operating temperature range.

Table 4.20. DVDD BOD

| Parameter         | Symbol                     | Test Condition                                      | Min  | Тур  | Max  | Unit |
|-------------------|----------------------------|-----------------------------------------------------|------|------|------|------|
| BOD threshold     | V <sub>DVDD_BOD</sub>      | Supply Rising                                       | _    | 1.67 | 1.71 | V    |
|                   |                            | Supply Falling                                      | 1.62 | 1.65 | _    | V    |
| BOD response time | t <sub>DVDD_BOD_DE</sub> - | Supply dropping at 100 mV/µs slew rate <sup>1</sup> | _    | 0.95 | _    | μs   |
| BOD hysteresis    | V <sub>DVDD_BOD_HYS</sub>  |                                                     | _    | 20   | _    | mV   |

### Note:

# 4.1.11.2 LE DVDD BOD

BOD thresholds on DVDD pin for low energy modes EM2 to EM4, unless otherwise noted.

Table 4.21. LE DVDD BOD

| Parameter         | Symbol                             | Test Condition                                    | Min | Тур | Max  | Unit |
|-------------------|------------------------------------|---------------------------------------------------|-----|-----|------|------|
| BOD threshold     | V <sub>DVDD_LE_BOD</sub>           | Supply Falling                                    | 1.5 | _   | 1.71 | V    |
| BOD response time | t <sub>DVDD_LE_BOD_D</sub><br>ELAY | Supply dropping at 2 mV/µs slew rate <sup>1</sup> | _   | 50  | _    | μs   |
| BOD hysteresis    | V <sub>DVDD_LE_BOD_</sub><br>HYST  |                                                   | _   | 20  | _    | mV   |

# Note:

1. If the supply slew rate exceeds the specified slew rate, the BOD may trip later than expected (at a threshold below the minimum specified threshold), or the BOD may not trip at all (e.g., if the supply ramps down and then back up at a very fast rate)

<sup>1.</sup> If the supply slew rate exceeds the specified slew rate, the BOD may trip later than expected (at a threshold below the minimum specified threshold), or the BOD may not trip at all (e.g., if the supply ramps down and then back up at a very fast rate)

# 4.1.11.3 AVDD and VIO BODs

BOD thresholds for AVDD BOD and BOD for VIO supply or supplies. All energy modes.

# Table 4.22. AVDD and VIO BODs

| Parameter         | Symbol                 | Test Condition                                    | Min  | Тур | Max  | Unit |
|-------------------|------------------------|---------------------------------------------------|------|-----|------|------|
| BOD threshold     | V <sub>BOD</sub>       | Supply falling                                    | 1.45 | _   | 1.71 | V    |
| BOD response time | t <sub>BOD_DELAY</sub> | Supply dropping at 2 mV/µs slew rate <sup>1</sup> | _    | 50  | _    | μs   |
| BOD hysteresis    | V <sub>BOD_HYST</sub>  |                                                   | _    | 20  | _    | mV   |

# Note:

<sup>1.</sup> If the supply slew rate exceeds the specified slew rate, the BOD may trip later than expected (at a threshold below the minimum specified threshold), or the BOD may not trip at all (e.g., if the supply ramps down and then back up at a very fast rate)

# 4.1.12 USART SPI Main Timing



Figure 4.1. SPI Main Timing (SMSDELAY = 0)



Figure 4.2. SPI Main Timing (SMSDELAY = 1)

#### 4.1.12.1 USART SPI Main Timing

Timing specifications are for all SPI signals routed to the same DBUS (DBUSAB or DBUSCD). All GPIO set to slew rate = 6.

# Table 4.23. USART SPI Main Timing

| Parameter                      | Symbol               | Test Condition | Min                 | Тур | Max  | Unit |
|--------------------------------|----------------------|----------------|---------------------|-----|------|------|
| SCLK period <sup>1 2 3</sup>   | t <sub>SCLK</sub>    |                | 2*t <sub>PCLK</sub> | _   | _    | ns   |
| CS to MOSI <sup>1 2</sup>      | t <sub>CS_MO</sub>   |                | -24                 | _   | 24.5 | ns   |
| SCLK to MOSI <sup>1 2</sup>    | t <sub>SCLK_MO</sub> |                | -17.5               | _   | 16   | ns   |
| MISO setup time <sup>1 2</sup> | t <sub>SU_MI</sub>   | IOVDD = 1.62 V | 50                  | _   | _    | ns   |
|                                |                      | IOVDD = 3.0 V  | 35                  | _   | _    | ns   |
| MISO hold time <sup>1 2</sup>  | t <sub>H_MI</sub>    |                | -9                  | _   | _    | ns   |

#### Note:

- 1. Applies for both CLKPHA = 0 and CLKPHA = 1.
- 2. Measurement done with 8 pF output loading at 10% and 90% of the I/O supply.
- $3.\,t_{PCLK}$  is one period of the selected PCLK.

#### 4.1.13 USART SPI Secondary Timing



Figure 4.3. SPI Secondary Timing

#### 4.1.13.1 USART SPI Secondary Timing

Timing specifications are for all SPI signals routed to the same DBUS (DBUSAB or DBUSCD). All GPIO set to slew rate = 6.

Table 4.24. USART SPI Secondary Timing

| Parameter                         | Symbol                 | Test Condition | Min                             | Тур | Max                           | Unit |
|-----------------------------------|------------------------|----------------|---------------------------------|-----|-------------------------------|------|
| SCLK period <sup>1 2 3</sup>      | t <sub>SCLK</sub>      |                | 6*t <sub>PCLK</sub>             | _   | _                             | ns   |
| SCLK high time <sup>1 2 3</sup>   | t <sub>SCLK_HI</sub>   |                | 2.5*t <sub>PCLK</sub>           | _   | _                             | ns   |
| SCLK low time <sup>1 2 3</sup>    | t <sub>SCLK_LO</sub>   |                | 2.5*t <sub>PCLK</sub>           | _   | _                             | ns   |
| CS active to MISO <sup>1 2</sup>  | t <sub>CS_ACT_MI</sub> |                | 20                              | _   | 65                            | ns   |
| CS disable to MISO <sup>1 2</sup> | tcs_dis_mi             |                | 19.5                            | _   | 57                            | ns   |
| MOSI setup time <sup>1 2</sup>    | t <sub>SU_MO</sub>     |                | 3                               | _   | _                             | ns   |
| MOSI hold time <sup>1 2 3</sup>   | t <sub>H_MO</sub>      |                | 2                               | _   | _                             | ns   |
| SCLK to MISO <sup>1 2 3</sup>     | t <sub>SCLK_MI</sub>   |                | 16.5 +<br>1.5*t <sub>PCLK</sub> | _   | 38 +<br>2.5*t <sub>PCLK</sub> | ns   |

#### Note:

- 1. Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0).
- 2. Measurement done with 8 pF output loading at 10% and 90% of the I/O supply (figure shows 50%).
- 3. t<sub>PCLK</sub> is one period of the selected PCLK.

# 4.2 Typical Performance Curves

Typical performance curves indicate typical characterized performance under the stated conditions.

#### 4.2.1 Supply Current



Figure 4.4. EM0 Active Mode Typical Supply Current vs. Temperature



Figure 4.5. EM2, EM3, and EM4 Sleep Mode Typical Supply Current vs. Temperature

#### 4.2.2 2.4 GHz Radio



Figure 4.6. 2.4 GHz 20 dBm PA RF Transmitter Output Power



Figure 4.7. 2.4 GHz 802.15.4 RF Receiver Sensitivity



Figure 4.8. 2.4 GHz BLE RF Receiver Sensitivity

### 5. Typical Connection Diagrams

#### 5.1 Power

Typical power supply connections are shown in the following figure.



Figure 5.1. EFR32MR21 Typical Application Circuit: Direct Supply Configuration

#### 5.2 RF Matching Networks

RF Matching Network connections are described in the following sub-sections. For more information on matching networks and recommendations, see AN930.2: EFR32 Series 2 2.4 GHz Matching Guide and AN928.2: EFR32 Series 2 Layout Design Guide.

#### 5.2.1 2.4 GHz 20 dBm Matching Network

The recommended RF matching network circuit diagram for 2.4 GHz applications is shown in Figure 5.2 Typical 20 dBm 2.4 GHz RF impedance-matching network circuit on page 44. Typical component values are shown in Table 5.1 2.4 GHz 20 dBm Component Values on page 44. Please refer to the development board Bill of Materials for specific part recommendation including tolerance, component size, recommended manufacturer, and recommended part number.



Figure 5.2. Typical 20 dBm 2.4 GHz RF impedance-matching network circuit

Table 5.1. 2.4 GHz 20 dBm Component Values

| Designator | Value  |
|------------|--------|
| C1         | 2.3 pF |
| L1         | 2.3 nH |
| C2         | 0.8 pF |
| L2         | 1.1 nH |
| C3         | 0.3 pF |

#### 5.3 Other Connections

Other components or connections may be required to meet the system-level requirements. Application note, AN0002.2: EFM32 and EFR32 Wireless Gecko Series 2 Hardware Design Considerations, contains detailed information on these connections. Application notes can be accessed on the Silicon Labs website (www.silabs.com/32bit-appnotes).

# 6. Pin Definitions

#### 6.1 QFN32 Device Pinout



Figure 6.1. QFN32 Device Pinout

The following table provides package pin connections and general descriptions of pin functionality. For detailed information on the supported features for each GPIO pin, see 6.2 Alternate Function Table and 6.3 Digital Peripheral Connectivity.

Table 6.1. QFN32 Device Pinout

| Pin Name  | Pin(s) | Description                  | Pin Name  | Pin(s) | Description                                                                                              |
|-----------|--------|------------------------------|-----------|--------|----------------------------------------------------------------------------------------------------------|
| PC00      | 1      | GPIO                         | PC01      | 2      | GPIO                                                                                                     |
| PC02      | 3      | GPIO                         | PC03      | 4      | GPIO                                                                                                     |
| PC04      | 5      | GPIO                         | PC05      | 6      | GPIO                                                                                                     |
| HFXTAL_I  | 7      | High Frequency Crystal Input | HFXTAL_O  | 8      | High Frequency Crystal Output                                                                            |
| RESETn    | 9      | Reset Pin                    | RFVDD     | 10     | Radio power supply                                                                                       |
| RFVSS     | 11     | Radio Ground                 | RF2G4_IO2 | 12     | 2.4 GHz RF input/output                                                                                  |
| RF2G4_IO1 | 13     | 2.4 GHz RF input/output      | PAVDD     | 14     | Power Amplifier (PA) power supply                                                                        |
| PB01      | 15     | GPIO                         | PB00      | 16     | GPIO                                                                                                     |
| PA00      | 17     | GPIO                         | PA01      | 18     | GPIO                                                                                                     |
| PA02      | 19     | GPIO                         | PA03      | 20     | GPIO                                                                                                     |
| PA04      | 21     | GPIO                         | PA05      | 22     | GPIO                                                                                                     |
| PA06      | 23     | GPIO                         | DECOUPLE  | 24     | Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. |
| DVDD      | 25     | Digital power supply         | AVDD      | 26     | Analog power supply                                                                                      |
| IOVDD     | 27     | Digital IO power supply.     | PD04      | 28     | GPIO                                                                                                     |
| PD03      | 29     | GPIO                         | PD02      | 30     | GPIO                                                                                                     |
| PD01      | 31     | GPIO                         | PD00      | 32     | GPIO                                                                                                     |

### 6.2 Alternate Function Table

A wide selection of alternate functionality is available for multiplexing to various pins. The following table shows GPIO pins with support for dedicated functions. Note that some functions may not be available on all device variants.

**Table 6.2. GPIO Alternate Function Table** 

| GPIO | Alternate Functions |
|------|---------------------|
| PA01 | GPIO.SWCLK          |
| PA02 | GPIO.SWDIO          |
|      | GPIO.SWV            |
| PA03 | GPIO.TDO            |
|      | GPIO.TRACEDATA0     |
| DAGA | GPIO.TDI            |
| PA04 | GPIO.TRACECLK       |
| PA05 | GPIO.EM4WU0         |
| PB01 | GPIO.EM4WU3         |
| PC00 | GPIO.EM4WU6         |
| PC05 | GPIO.EM4WU7         |
| PD00 | LFXO.LFXTAL_O       |
| PD01 | LFXO.LFXTAL_I       |
|      | LFXO.LF_EXTCLK      |
| PD02 | GPIO.EM4WU9         |

# 6.3 Digital Peripheral Connectivity

Many digital resources are routable and can be connected to numerous GPIO's. The table below indicates which peripherals are available on each GPIO port. Note that some functions may not be available on all device variants.

Table 6.3. DBUS Routing Table

| Peripheral.Resource |           | PORT      |           |           |
|---------------------|-----------|-----------|-----------|-----------|
|                     | PA        | РВ        | PC        | PD        |
| CMU.CLKIN0          |           |           | Available | Available |
| CMU.CLKOUT0         |           |           | Available | Available |
| CMU.CLKOUT1         |           |           | Available | Available |
| CMU.CLKOUT2         | Available | Available |           |           |
| FRC.DCLK            |           |           | Available | Available |
| FRC.DFRAME          |           |           | Available | Available |
| FRC.DOUT            |           |           | Available | Available |
| LETIMER0.OUT0       | Available | Available |           |           |
| LETIMER0.OUT1       | Available | Available |           |           |
| MODEM.ANT0          | Available | Available | Available | Available |
| MODEM.ANT1          | Available | Available | Available | Available |
| MODEM.DCLK          | Available | Available |           |           |
| MODEM.DIN           | Available | Available |           |           |
| MODEM.DOUT          | Available | Available |           |           |
| PRS.ASYNCH0         | Available | Available |           |           |
| PRS.ASYNCH1         | Available | Available |           |           |
| PRS.ASYNCH2         | Available | Available |           |           |
| PRS.ASYNCH3         | Available | Available |           |           |
| PRS.ASYNCH4         | Available | Available |           |           |
| PRS.ASYNCH5         | Available | Available |           |           |
| PRS.ASYNCH6         |           |           | Available | Available |
| PRS.ASYNCH7         |           |           | Available | Available |
| PRS.ASYNCH8         |           |           | Available | Available |
| PRS.ASYNCH9         |           |           | Available | Available |
| PRS.ASYNCH10        |           |           | Available | Available |
| PRS.ASYNCH11        |           |           | Available | Available |
| PRS.SYNCH0          | Available | Available | Available | Available |
| PRS.SYNCH1          | Available | Available | Available | Available |
| PRS.SYNCH2          | Available | Available | Available | Available |
| PRS.SYNCH3          | Available | Available | Available | Available |
| TIMER0.CC0          | Available | Available | Available | Available |

| Peripheral.Resource | PORT      |           |           |           |
|---------------------|-----------|-----------|-----------|-----------|
|                     | PA        | РВ        | PC        | PD        |
| TIMER0.CC1          | Available | Available | Available | Available |
| TIMER0.CC2          | Available | Available | Available | Available |
| TIMER0.CDTI0        | Available | Available | Available | Available |
| TIMER0.CDTI1        | Available | Available | Available | Available |
| TIMER0.CDTI2        | Available | Available | Available | Available |
| TIMER1.CC0          | Available | Available | Available | Available |
| TIMER1.CC1          | Available | Available | Available | Available |
| TIMER1.CC2          | Available | Available | Available | Available |
| TIMER1.CDTI0        | Available | Available | Available | Available |
| TIMER1.CDTI1        | Available | Available | Available | Available |
| TIMER1.CDTI2        | Available | Available | Available | Available |
| TIMER2.CC0          | Available | Available |           |           |
| TIMER2.CC1          | Available | Available |           |           |
| TIMER2.CC2          | Available | Available |           |           |
| TIMER2.CDTI0        | Available | Available |           |           |
| TIMER2.CDTI1        | Available | Available |           |           |
| TIMER2.CDTI2        | Available | Available |           |           |
| TIMER3.CC0          |           |           | Available | Available |
| TIMER3.CC1          |           |           | Available | Available |
| TIMER3.CC2          |           |           | Available | Available |
| TIMER3.CDTI0        |           |           | Available | Available |
| TIMER3.CDTI1        |           |           | Available | Available |
| TIMER3.CDTI2        |           |           | Available | Available |
| USARTO.CLK          | Available | Available | Available | Available |
| USART0.CS           | Available | Available | Available | Available |
| USARTO.CTS          | Available | Available | Available | Available |
| USART0.RTS          | Available | Available | Available | Available |
| USART0.RX           | Available | Available | Available | Available |
| USART0.TX           | Available | Available | Available | Available |
| USART1.CLK          | Available | Available |           |           |
| USART1.CS           | Available | Available |           |           |
| USART1.CTS          | Available | Available |           |           |
| USART1.RTS          | Available | Available |           |           |
| USART1.RX           | Available | Available |           |           |
| USART1.TX           | Available | Available |           |           |
| USART2.CLK          |           |           | Available | Available |

| Peripheral.Resource | PORT |    |           |           |
|---------------------|------|----|-----------|-----------|
|                     | PA   | РВ | PC        | PD        |
| USART2.CS           |      |    | Available | Available |
| USART2.CTS          |      |    | Available | Available |
| USART2.RTS          |      |    | Available | Available |
| USART2.RX           |      |    | Available | Available |
| USART2.TX           |      |    | Available | Available |

# 7. QFN32 Package Specifications

# 7.1 QFN32 Package Dimensions



Figure 7.1. QFN32 Package Drawing

Table 7.1. QFN32 Package Dimensions

| Dimension | Min      | Тур      | Max   |  |
|-----------|----------|----------|-------|--|
| A         | 0.80     | 0.85     | 0.90  |  |
| A1        | 0.00     | 0.02     | 0.05  |  |
| A3        |          | 0.20 REF |       |  |
| b         | 0.15     | 0.20     | 0.25  |  |
| D         | 3.90     | 4.00     | 4.10  |  |
| Е         | 3.90     | 4.00     | 4.10  |  |
| D2        | 2.60     | 2.70     | 2.80  |  |
| E2        | 2.60     | 2.70     | 2.80  |  |
| е         | 0.40 BSC |          |       |  |
| L         | 0.20     | 0.30     | 0.40  |  |
| К         | 0.20     | _        | _     |  |
| R         | 0.075    | _        | 0.125 |  |
| aaa       |          | 0.10     |       |  |
| bbb       |          | 0.07     |       |  |
| ccc       | 0.10     |          |       |  |
| ddd       | 0.05     |          |       |  |
| eee       | 0.08     |          |       |  |
| fff       |          | 0.10     |       |  |
|           |          |          |       |  |

#### Note:

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.
- 3. This drawing conforms to the JEDEC Solid State Outline MO-220, Variation VKKD-4.
- 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

# 7.2 QFN32 PCB Land Pattern



Figure 7.2. QFN32 PCB Land Pattern Drawing

Table 7.2. QFN32 PCB Land Pattern Dimensions

| Dimension | Тур  |
|-----------|------|
| L         | 0.76 |
| W         | 0.22 |
| е         | 0.40 |
| S         | 3.21 |
| S1        | 3.21 |
| L1        | 2.80 |
| W1        | 2.80 |

#### Note:

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. This Land Pattern Design is based on the IPC-7351 guidelines.
- 3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be  $60 \mu m$  minimum, all the way around the pad.
- 4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 5. The stencil thickness should be 0.101 mm (4 mils).
- 6. The ratio of stencil aperture to land pad size can be 1:1 for all perimeter pads.
- 7. A 2x2 array of 1.10 mm x 1.10 mm openings on a 1.30 mm pitch can be used for the center ground pad.
- 8. A No-Clean, Type-3 solder paste is recommended.
- 9. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.
- 10. Above notes and stencil design are shared as recommendations only. A customer or user may find it necessary to use different parameters and fine tune their SMT process as required for their application and tooling.

#### 7.3 QFN32 Package Marking



Figure 7.3. QFN32 Package Marking

The package marking consists of:

- FFFF The product family codes.
  - 1. Family Code (M)
  - 2. R (RCP)
  - 3. Series (2)
  - 4. Device Configuration (1)
- PPPPP The product option codes.
  - 1-2. MCU Feature Codes
  - 3-4. Radio Feature Codes
  - 5. Flash (H = 512k)
  - 6. Temperature grade (I = -40 to 125 °C)
- TTTTTT A trace or manufacturing code. The first letter is the device revision.
- YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.

# 8. Revision History

#### **Revision 1.0**

May, 2023

- Electrical performance specifications updated with final limits.
- Supply current errata for EM2/EM3 current rolled into specification tables.

#### Revision 0.2

April, 2023

- Added Matter Thread RCP to Supported Protocols list.
- Updated links to antenna matching and layout application notes.

#### Revision 0.1

February, 2022

· Initial release.





**IoT Portfolio** www.silabs.com/IoT



**SW/HW** www.silabs.com/simplicity



**Quality** www.silabs.com/quality



**Support & Community** www.silabs.com/community

#### Disclaimer

Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice to the product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Without prior notification, Silicon Labs may update product firmware during the manufacturing process for security or reliability reasons. Such changes will not alter the specifications or the performance of the product. Silicon Labs shall have no liability for the consequences of use of the information supplied in this document. This document does not imply or expressly grant any license to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any FDA Class III devices, applications for which FDA premarket approval is required or Life Support Systems without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. Silicon Labs disclaims all express and implied warranties and shall not be responsible or liable for any injuries or damages related to use of a Silicon Labs p

#### **Trademark Information**

Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, SiLabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga Logo®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Redpine Signals®, WiSeConnect, n-Link, ThreadArch®, EZLink®, EZRadio®, EZRadio®, Cecko®, Gecko®, Gecko OS, Gecko OS Studio, Precision32®, Simplicity Studio®, Telegesis, the Telegesis Logo®, USBXpress®, Zentri, the Zentri logo and Zentri DMS, Z-Wave®, and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. Wi-Fi is a registered trademark of the Wi-Fi Alliance. All other products or brand names mentioned herein are trademarks of their respective holders.



Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA

www.silabs.com