

# **MOSFET** - Power, Single **N-Channel, STD Gate,** SO8FL

80 V, 1.43 mΩ, 253 A

## NTMFWS1D5N08X

#### **Features**

- Low Q<sub>RR</sub>, Soft Recovery Body Diode
- Low R<sub>DS(on)</sub> to Minimize Conduction Losses
- Low Q<sub>G</sub> and Capacitance to Minimize Driver Losses
- These Devices are Pb-Free, Halogen-Free/BFR-Free and are RoHS Compliant

#### **Applications**

- Synchronous Rectification (SR) in DC-DC and AC-DC
- Primary Switch in Isolated DC-DC Converter
- Motor Drives

#### **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C unless otherwise noted)

| Parameter                                                         |                         | Symbol                            | Value          | Unit |
|-------------------------------------------------------------------|-------------------------|-----------------------------------|----------------|------|
| Drain-to-Source Voltage                                           |                         | $V_{DSS}$                         | 80             | V    |
| Gate-to-Source Voltage                                            |                         | $V_{GS}$                          | ±20            | ٧    |
| Continuous Drain Current                                          | T <sub>C</sub> = 25°C   | I <sub>D</sub>                    | 253            | Α    |
| (Note 1)                                                          | T <sub>C</sub> = 100°C  |                                   | 179            |      |
| Power Dissipation (Note 1)                                        | T <sub>C</sub> = 25°C   | $P_{D}$                           | 194            | W    |
| Pulsed Drain Current                                              | T <sub>C</sub> = 25°C,  | I <sub>DM</sub>                   | 1071           | Α    |
| Pulsed Source Current<br>(Body Diode)                             | t <sub>p</sub> = 100 μs | I <sub>SM</sub>                   | 1071           |      |
| Operating Junction and Storage Temperature Range                  |                         | T <sub>J</sub> , T <sub>stg</sub> | -55 to<br>+175 | °C   |
| Source Current (Body Diode)                                       |                         | I <sub>S</sub>                    | 303            | Α    |
| Single Pulse Avalanche Energy (I <sub>PK</sub> = 67 A) (Note 3)   |                         | E <sub>AS</sub>                   | 225            | mJ   |
| Lead Temperature for Soldering Purposes (1/8" from case for 10 s) |                         | TL                                | 260            | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. The entire application environment impacts the thermal resistance values shown. They are not constants and are only valid for the particular conditions noted.
- 2. Actual continuous current will be limited by thermal & electromechanical application board design.
- 3.  $E_{AS}$  of 225 mJ is based on started  $T_J = 25^{\circ}C$ ,  $I_{AS} = 67$  A,  $V_{DD} = 64$  V, V<sub>GS</sub> = 10 V, 100% avalanche tested

| V <sub>(BR)DSS</sub> | R <sub>DS(ON)</sub> MAX | I <sub>D</sub> MAX |
|----------------------|-------------------------|--------------------|
| 80 V                 | 1.43 m $\Omega$ @ 10 V  | 253 A              |



**N-CHANNEL MOSFET** 



CASE 507BA



1D5N08 = Specific Device Code = Assembly Location

Υ = Year W = Work Week ZZ = Lot Traceability

#### ORDERING INFORMATION

See detailed ordering, marking and shipping information on page 5 of this data sheet.

#### THERMAL CHARACTERISTICS

| Parameter                                            | Symbol          | Value | Unit |
|------------------------------------------------------|-----------------|-------|------|
| Thermal Resistance, Junction-to-Case                 | $R_{	heta JC}$  | 0.77  | °C/W |
| Thermal Resistance, Junction-to-Ambient (Notes 4, 5) | $R_{\theta JA}$ | 39    |      |

<sup>4.</sup> Surface–mounted on FR4 board using a 1 in², 1 oz. Cu pad. 5.  $R_{\theta JA}$  is determined by the user's board design.

### **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise specified)

| Parameter                                                    | Symbol                             | Test Condition                                                                      | Min | Тур   | Max  | Unit  |
|--------------------------------------------------------------|------------------------------------|-------------------------------------------------------------------------------------|-----|-------|------|-------|
| OFF CHARACTERISTICS                                          | •                                  |                                                                                     |     |       | •    |       |
| Drain-to-Source Breakdown Voltage                            | V <sub>(BR)DSS</sub>               | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 1 mA                                        | 80  |       |      | V     |
| Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | $\Delta V_{(BR)DSS}/$ $\Delta T_J$ | I <sub>D</sub> = 1 mA, Referenced to 25°C                                           |     | 32    |      | mV/°C |
| Zero Gate Voltage Drain Current                              | I <sub>DSS</sub>                   | V <sub>DS</sub> = 80 V, T <sub>J</sub> = 25°C                                       |     |       | 1    | μΑ    |
|                                                              |                                    | V <sub>DS</sub> = 80 V, T <sub>J</sub> = 125°C                                      |     |       | 250  |       |
| Gate-to-Source Leakage Current                               | I <sub>GSS</sub>                   | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = 20 V                                       |     |       | 100  | nA    |
| ON CHARACTERISTICS                                           |                                    |                                                                                     |     |       |      |       |
| Drain-to-Source On Resistance                                | R <sub>DS(on)</sub>                | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 50 A                                       |     | 1.24  | 1.43 | mΩ    |
|                                                              |                                    | $V_{GS} = 6 \text{ V}, I_D = 33 \text{ A}$                                          |     | 1.9   | 2.5  |       |
| Gate Threshold Voltage                                       | V <sub>GS(TH)</sub>                | $V_{GS} = V_{DS}, I_D = 330 \mu A$                                                  | 2.4 |       | 3.6  | V     |
| Gate Threshold Voltage Temperature Coefficient               | $\Delta V_{GS(TH)}/$ $\Delta T_J$  | $V_{GS} = V_{DS}, I_D = 330 \mu\text{A}$                                            |     | -7.32 |      | mV/°C |
| Forward Transconductance                                     | 9 <sub>FS</sub>                    | V <sub>DS</sub> = 5 V, I <sub>D</sub> = 50 A                                        |     | 176   |      | S     |
| CHARGES, CAPACITANCES & GATE RE                              | SISTANCE                           |                                                                                     |     |       |      |       |
| Input Capacitance                                            | C <sub>ISS</sub>                   |                                                                                     |     | 5880  |      | pF    |
| Output Capacitance                                           | C <sub>OSS</sub>                   | V 0VV 40V £ 4 MU-                                                                   |     | 1690  |      |       |
| Reverse Transfer Capacitance                                 | C <sub>RSS</sub>                   | $V_{GS} = 0 \text{ V}, V_{DS} = 40 \text{ V}, f = 1 \text{ MHz}$                    |     | 25    |      |       |
| Output Charge                                                | Q <sub>OSS</sub>                   |                                                                                     |     | 121   |      | nC    |
| Total Gate Charge                                            | Q <sub>G(TOT)</sub>                | V <sub>GS</sub> = 6 V, V <sub>DD</sub> = 40 V; I <sub>D</sub> = 50 A                |     | 51    |      |       |
| Total Gate Charge                                            | Q <sub>G(TOT)</sub>                |                                                                                     |     | 83    |      |       |
| Threshold Gate Charge                                        | Q <sub>G(TH)</sub>                 |                                                                                     |     | 18    |      |       |
| Gate-to-Source Charge                                        | $Q_{GS}$                           | $V_{GS} = 10 \text{ V}, V_{DD} = 40 \text{ V}; I_D = 50 \text{ A}$                  |     | 27    |      |       |
| Gate-to-Drain Charge                                         | $Q_{GD}$                           |                                                                                     |     | 13    |      |       |
| Gate Plateau Voltage                                         | V <sub>GP</sub>                    |                                                                                     |     | 4.6   |      | V     |
| Gate Resistance                                              | R <sub>G</sub>                     | f = 1 MHz                                                                           |     | 0.6   |      | Ω     |
| SWITCHING CHARACTERISTICS                                    |                                    |                                                                                     |     |       |      |       |
| Turn-On Delay Time                                           | t <sub>d(ON)</sub>                 |                                                                                     |     | 18    |      | ns    |
| Rise Time                                                    | t <sub>r</sub>                     | Resistive Load,                                                                     |     | 62    |      |       |
| Turn-Off Delay Time                                          | t <sub>d(OFF)</sub>                | $V_{GS}$ = 0/10 V, $V_{DD}$ = 40 V, $I_{D}$ = 50 A, $R_{G}$ = 2.5 $\Omega$          |     | 31    |      |       |
| Fall Time                                                    | t <sub>f</sub>                     |                                                                                     |     | 82    |      |       |
| SOURCE-TO-DRAIN DIODE CHARACTE                               | RISTICS                            |                                                                                     |     |       |      |       |
| Forward Diode Voltage                                        | $V_{SD}$                           | $V_{SD}$ $V_{GS} = 0 \text{ V, } I_{S} = 50 \text{ A, } T_{J} = 25^{\circ}\text{C}$ |     | 0.81  | 1.2  | V     |
|                                                              |                                    | $V_{GS} = 0 \text{ V}, I_S = 50 \text{ A}, T_J = 125^{\circ}\text{C}$               |     | 0.66  |      |       |
| Reverse Recovery Time                                        | t <sub>RR</sub>                    |                                                                                     |     | 32    |      | ns    |
| Charge Time                                                  | t <sub>a</sub>                     | $V_{GS} = 0 \text{ V}, I_{S} = 50 \text{ A},$                                       |     | 19    |      |       |
| Discharge Time                                               | t <sub>b</sub>                     | $dI/dt = 1000 \text{ A/}\mu\text{s}, V_{DD} = 40 \text{ V}$                         |     | 13    |      |       |
| Reverse Recovery Charge                                      | Q <sub>RR</sub>                    |                                                                                     |     | 224   |      | nC    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

#### **TYPICAL CHARACTERISTICS**



V<sub>DS</sub>=5V 700 600 Drain Current (A) 500 T<sub>J=</sub>-55°C T<sub>J</sub>=25°C 400 T<sub>J</sub>=175°C 300 ف 200 100 0 3 4 8 V<sub>GS</sub>, Gate to Source Voltage (V)

Figure 1. On-Region Characteristics

Figure 2. Transfer Characteristics





Figure 3. On-Resistance vs. Gate Voltage

Figure 4. On-Resistance vs. Drain Current





Figure 5. Normalized On-Resistance vs. Junction Temperature

Figure 6. Drain Leakage Current vs. Drain Voltage

#### **TYPICAL CHARACTERISTICS**



Figure 7. Capacitance Characteristics



Figure 8. Gate Charge Characteristics



Figure 9. Resistive Switching Time Variation vs. Gate Resistance



Figure 10. Diode Forward Characteristics



Figure 11. Safe Operating Area (SOA)



Figure 12. Avalanche Current vs. Pulse Time (UIS)

#### **TYPICAL CHARACTERISTICS**



Figure 13. Gate Threshold Voltage vs. Junction Temperature

Figure 14. Maximum Current vs. Case Temperature



Figure 15. Transient Thermal Response

#### **DEVICE ORDERING INFORMATION**

| Device           | Marking | Package            | Shipping <sup>†</sup> |
|------------------|---------|--------------------|-----------------------|
| NTMFWS1D5N08XT1G | 1D5N08  | DFNW5<br>(Pb-Free) | 1500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



PIN 1

IDENTIFIER



#### DFNW5 4.90x5.90x1.00, 1.27P CASE 507BA ISSUE C

Α

В

**DATE 19 SEP 2024** 

## NOTES:

- DIMENSIONING AND TOLERANCING CONFORM TO ASME Y14.5M-2018.
- 2. ALL DIMENSIONS ARE IN MILLIMETERS.
- DIMENSIONS D1 AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS.
- THIS PACKAGE CONTAINS WETTABLE FLANK DESIGN FEATURES
  TO AID IN FILLET FORMATION ON THE LEADS DURING MOUNTING.





**DETAIL** 

SCALE 2:1

MILLIMETERS DIM MIN NOM MAX Α 0.90 1.00 1.10 A1 0.00 \_\_\_ 0.05 0.33 0.51 b 0.41 0.33 0.23 0.28 С D 5.00 5.15 5.30 D1 4.70 4.90 5.10 3.80 4.00 4.20 6.00 6.15 6.30 5.70 5.90 6.10 3.45 3.65 3.85 3.80 3.00 3 40 1.27 BSC 1.20 1.35 1.50 L 0.51 0.57 0.71 0.15 REF 12 12° θ 0. 6.



TOP VIEW





RECOMMENDED MOUNTING FOOTPRINT\*

\*FOR ADDITIONAL INFORMATION ON OUR Pb-FREE
STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD
THE ONSEMI SOLDERING AND MOUNTING TECHNIQUES
REFERENCE MANUAL, SOLDERRM/D.

# GENERIC MARKING DIAGRAM\*



XXXXXX = Specific Device Code

A = Assembly Location Y = Year

W = Work Week
ZZ = Lot Traceability

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " =", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON26450H                 | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | DFNW5 4.90x5.90x1.00, 1.27P |                                                                                                                                                                                     | PAGE 1 OF 1 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales