# **DDR4 SDRAM SODIMM** #### **MTA4ATF51264HZ – 4GB** #### **Features** - DDR4 functionality and operations supported as defined in the component data sheet - 260-pin, small-outline dual in-line memory module (SODIMM) - Fast data transfer rates: PC4-3200, PC4-2666, or PC4-2400 - 4GB (512 Meg x 64) - $V_{DD} = 1.20 V (NOM)$ - $V_{pp} = 2.5V (NOM)$ - $V_{DDSPD} = 2.5V (NOM)$ - Nominal and dynamic on-die termination (ODT) for data, strobe, and mask signals - Low-power auto self refresh (LPASR) - Data bus inversion (DBI) for data bus - On-die V<sub>REFDO</sub> generation and calibration - Single-rank - On-board I<sup>2</sup>C serial presence-detect (SPD) EEPROM - 8 internal banks; 2 groups of 4 banks each - Fixed burst chop (BC) of 4 and burst length (BL) of 8 via the mode register set (MRS) - Selectable BC4 or BL8 on-the-fly (OTF) - Gold edge contacts - Halogen-free - Fly-by topology - · Terminated control command and address bus #### Figure 1: 260-Pin SODIMM (R/C C) Module Height: 30mm (1.181 in) ### **Options** # Marking Z - Operating temperature - Commercial (0°C ≤ $T_{OPER}$ ≤ 95°C) None - Package - 260-pin DIMM (halogen-free) - Frequency/CAS latency - -0.62ns @ CL = 22 (DDR4-3200) -3G2 - -0.75ns @ CL = 19 (DDR4-2666) -2G6 - -0.83ns @ CL = 17 (DDR4-2400) -2G3 #### **Table 1: Key Timing Parameters** | | | | Data Rate (MT/s) CL = | | | | | | | | | | | |----------------|------|---------------|-----------------------|------|---------------|---------------|---------------|---------------|---------------|---------------|------------------------|-----------------------|-----------------------| | Speed<br>Grade | PC4- | 24 | 22 | 21 | 20\<br>19 | 18\<br>17 | 16\<br>15 | 14\<br>13 | 12\<br>11 | 10\<br>9 | <sup>t</sup> RCD<br>ns | <sup>t</sup> RP<br>ns | <sup>t</sup> RC<br>ns | | -3G2 | 3200 | 3200,<br>2933 | 3200,<br>2933 | 2933 | 2666\<br>2666 | 2400\<br>2400 | 2133\<br>2133 | 1866\<br>1866 | 1600\<br>1600 | 1333\<br>- | 13.75 | 13.75 | 45.75 | | -2G9 | 2933 | - | 2933 | 2933 | 2666\<br>2666 | 2400\<br>2400 | 2133\<br>2133 | 1866\<br>1866 | 1600\<br>1600 | 1333\<br>- | 14.32<br>(13.75) | 14.32<br>(13.75) | 46.32<br>(45.75) | | -2G6 | 2666 | - | - | - | 2666\<br>2666 | 2400\<br>2400 | 2133\<br>2133 | 1866\<br>1866 | 1600\<br>1600 | 1333\<br>- | 14.25<br>(13.75) | 14.25<br>(13.75) | 46.25<br>(45.75) | | -2G3 | 2400 | - | - | - | - | 2400\<br>2400 | 2133\<br>2133 | 1866\<br>1866 | 1600\<br>1600 | 1333\<br>- | 14.16<br>(13.75) | 14.16<br>(13.75) | 46.16<br>(45.75) | | -2G1 | 2133 | - | - | - | - | - | 2133\<br>2133 | 1866\<br>1866 | 1600\<br>1600 | 1333\<br>1333 | 14.06<br>(13.5) | 14.06<br>(13.5) | 47.06<br>(46.5) | Notes: 1. Down-bin timing, refer to component data sheet Speed Bin Tables for details. #### **Table 2: Addressing** | Parameter | 4GB | |-------------------------------|-----------------------------| | Row address | 64K A[15:0] | | Column address | 1K A[9:0] | | Device bank group address | 2 BG0 | | Device bank address per group | 4 BA[1:0] | | Device configuration | 8Gb (512 Meg x 16), 8 banks | | Module rank address | CS0_n | #### Table 3: Part Numbers and Timing Parameters - 4GB Modules Base device: MT40A512M16, 18Gb DDR4 SDRAM | Part Number <sup>2</sup> | Module<br>Density | Configuration | Module<br>Bandwidth | Memory<br>Clock/Data<br>Rate | Clock Cycles<br>(CL- <sup>t</sup> RCD- <sup>t</sup> RP) | |--------------------------|-------------------|---------------|---------------------|------------------------------|---------------------------------------------------------| | MTA4ATF51264HZ-3G2 | 4GB | 512 Meg x 64 | 25.6 GB/s | 0.62ns/3200 MT/s | 22-22-22 | | MTA4ATF51264HZ-2G6 | 4GB | 512 Meg x 64 | 21.3 GB/s | 0.75ns/2666 MT/s | 19-19-19 | | MTA4ATF51264HZ-2G3 | 4GB | 512 Meg x 64 | 19.2 GB/s | 0.83ns/2400 MT/s | 17-17-17 | Notes: 1. The data sheet for the base device can be found on micron.com. 2. All part numbers end with a two-place code (not shown) that designates component and PCB revisions. Consult factory for current revision codes. Example: MTA4ATF51264HZ-3G2R1. # **Important Notes and Warnings** Micron Technology, Inc. ("Micron") reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions. This document supersedes and replaces all information supplied prior to the publication hereof. You may not rely on any information set forth in this document if you obtain the product described herein from any unauthorized distributor or other source not authorized by Micron. Automotive Applications. Products are not designed or intended for use in automotive applications unless specifically designated by Micron as automotive-grade by their respective data sheets. Distributor and customer/distributor shall assume the sole risk and liability for and shall indemnify and hold Micron harmless against all claims, costs, damages, and expenses and reasonable attorneys' fees arising out of, directly or indirectly, any claim of product liability, personal injury, death, or property damage resulting directly or indirectly from any use of non-automotive-grade products in automotive applications. Customer/distributor shall ensure that the terms and conditions of sale between customer/distributor and any customer of distributor/customer (1) state that Micron products are not designed or intended for use in automotive applications unless specifically designated by Micron as automotive-grade by their respective data sheets and (2) require such customer of distributor/customer to indemnify and hold Micron harmless against all claims, costs, damages, and expenses and reasonable attorneys' fees arising out of, directly or indirectly, any claim of product liability, personal injury, death, or property damage resulting from any use of non-automotive-grade products in automotive applications. Critical Applications. Products are not authorized for use in applications in which failure of the Micron component could result, directly or indirectly in death, personal injury, or severe property or environmental damage ("Critical Applications"). Customer must protect against death, personal injury, and severe property and environmental damage by incorporating safety design measures into customer's applications to ensure that failure of the Micron component will not result in such harms. Should customer or distributor purchase, use, or sell any Micron component for any critical application, customer and distributor shall indemnify and hold harmless Micron and its subsidiaries, subcontractors, and affiliates and the directors, officers, and employees of each against all claims, costs, damages, and expenses and reasonable attorneys' fees arising out of, directly or indirectly, any claim of product liability, personal injury, or death arising in any way out of such critical application, whether or not Micron or its subsidiaries, subcontractors, or affiliates were negligent in the design, manufacture, or warning of the Micron product. Customer Responsibility. Customers are responsible for the design, manufacture, and operation of their systems, applications, and products using Micron products. ALL SEMICONDUCTOR PRODUCTS HAVE INHERENT FAILURE RATES AND LIMITED USEFUL LIVES. IT IS THE CUSTOMER'S SOLE RESPONSIBILITY TO DETERMINE WHETHER THE MICRON PRODUCT IS SUITABLE AND FIT FOR THE CUSTOMER'S SYSTEM, APPLICATION, OR PRODUCT. Customers must ensure that adequate design, manufacturing, and operating safeguards are included in customer's applications and products to eliminate the risk that personal injury, death, or severe property or environmental damages will result from failure of any semiconductor component. Limited Warranty. In no event shall Micron be liable for any indirect, incidental, punitive, special or consequential damages (including without limitation lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort, warranty, breach of contract or other legal theory, unless explicitly stated in a written agreement executed by Micron's duly authorized representative. # **Pin Assignments** The pin assignment table below is a comprehensive list of all possible pin assignments for DDR4 SODIMM modules. See the Functional Block Diagram located in the module MPN data sheet addendum for pins specific to the module. **Table 1: Pin Assignments** | | 260-Pin DDR4 SODIMM Front | | | | | | | 260-Pin DDR4 SODIMM Back | | | | | | | | |-----|---------------------------|-----|------------------|-----|---------------------|-----|------------------|--------------------------|------------------|-----|--------------------|-----|--------------------|-----|------------------| | Pin | Symbol | 1 | V <sub>SS</sub> | 67 | DQ29 | 133 | A1 | 199 | DM5_n/<br>DBI5_n | 2 | V <sub>SS</sub> | 68 | V <sub>SS</sub> | 134 | EVENT_n,<br>NF | 200 | DQS5_t | | 3 | DQ5 | 69 | V <sub>SS</sub> | 135 | $V_{DD}$ | 201 | V <sub>SS</sub> | 4 | DQ4 | 70 | DQ24 | 136 | $V_{DD}$ | 202 | V <sub>SS</sub> | | 5 | V <sub>SS</sub> | 71 | DQ25 | 137 | CK0_t | 203 | DQ46 | 6 | V <sub>SS</sub> | 72 | V <sub>SS</sub> | 138 | CK1_t/NF | 204 | DQ47 | | 7 | DQ1 | 73 | $V_{SS}$ | 139 | CK0_c | 205 | $V_{SS}$ | 8 | DQ0 | 74 | DQS3_c | 140 | CK1_c/NF | 206 | $V_{SS}$ | | 9 | V <sub>SS</sub> | 75 | DM3_n/<br>DBI3_n | 141 | $V_{DD}$ | 207 | DQ42 | 10 | V <sub>SS</sub> | 76 | DQS3_t | 142 | $V_{DD}$ | 208 | DQ43 | | 11 | DQS0_c | 77 | V <sub>SS</sub> | 143 | PARITY | 209 | V <sub>SS</sub> | 12 | DM0_n/<br>DBI0_n | 78 | V <sub>SS</sub> | 144 | A0 | 210 | V <sub>SS</sub> | | 13 | DQS0_t | 79 | DQ30 | 145 | BA1 | 211 | DQ52 | 14 | $V_{SS}$ | 80 | DQ31 | 146 | A10/AP | 212 | DQ53 | | 15 | $V_{SS}$ | 81 | $V_{SS}$ | 147 | $V_{DD}$ | 213 | $V_{SS}$ | 16 | DQ6 | 82 | $V_{SS}$ | 148 | $V_{DD}$ | 214 | $V_{SS}$ | | 17 | DQ7 | 83 | DQ26 | 149 | CS0_n | 215 | DQ49 | 18 | $V_{SS}$ | 84 | DQ27 | 150 | BA0 | 216 | DQ48 | | 19 | V <sub>SS</sub> | 85 | V <sub>SS</sub> | 151 | WE_n/<br>A14 | 217 | V <sub>SS</sub> | 20 | DQ2 | 86 | V <sub>SS</sub> | 152 | RAS_n/<br>A16 | 218 | V <sub>SS</sub> | | 21 | DQ3 | 87 | CB5/NC | 153 | $V_{DD}$ | 219 | DQS6_c | 22 | V <sub>SS</sub> | 88 | CB4/NC | 154 | $V_{DD}$ | 220 | DM6_n/D<br>BI6_n | | 23 | V <sub>SS</sub> | 89 | V <sub>SS</sub> | 155 | ODT0 | 221 | DQS6_t | 24 | DQ12 | 90 | V <sub>SS</sub> | 156 | CAS_n/<br>A15 | 222 | V <sub>SS</sub> | | 25 | DQ13 | 91 | CB1/NC | 157 | CS1_n/<br>NC | 223 | V <sub>SS</sub> | 26 | V <sub>SS</sub> | 92 | CB0/NC | 158 | A13 | 224 | DQ54 | | 27 | V <sub>SS</sub> | 93 | V <sub>SS</sub> | 159 | $V_{DD}$ | 225 | DQ55 | 28 | DQ8 | 94 | V <sub>SS</sub> | 160 | V <sub>DD</sub> | 226 | V <sub>SS</sub> | | 29 | DQ9 | 95 | DQS8_c/<br>NC | 161 | ODT1/<br>NC | 227 | V <sub>SS</sub> | 30 | V <sub>SS</sub> | 96 | DM8_n/D<br>BI_n/NC | 162 | C0/<br>CS2_n/NC | 228 | DQ50 | | 31 | V <sub>SS</sub> | 97 | DQS8_t/<br>NC | 163 | $V_{DD}$ | 229 | DQ51 | 32 | DQS1_c | 98 | V <sub>SS</sub> | 164 | V <sub>REFCA</sub> | 230 | V <sub>SS</sub> | | 33 | DM1_n/<br>DBI_n | 99 | V <sub>SS</sub> | 165 | C1,<br>CS3_n,<br>NC | 231 | V <sub>SS</sub> | 34 | DQS1_t | 100 | CB6/NC | 166 | SA2 | 232 | DQ60 | | 35 | V <sub>SS</sub> | 101 | CB2/NC | 167 | V <sub>SS</sub> | 233 | DQ61 | 36 | V <sub>SS</sub> | 102 | V <sub>SS</sub> | 168 | V <sub>SS</sub> | 234 | V <sub>SS</sub> | | 37 | DQ15 | 103 | $V_{SS}$ | 169 | DQ37 | 235 | $V_{SS}$ | 38 | DQ14 | 104 | CB7/NC | 170 | DQ36 | 236 | DQ57 | | 39 | V <sub>SS</sub> | 105 | CB3/NC | 171 | $V_{SS}$ | 237 | DQ56 | 40 | $V_{SS}$ | 106 | $V_{SS}$ | 172 | $V_{SS}$ | 238 | $V_{SS}$ | | 41 | DQ10 | 107 | V <sub>SS</sub> | 173 | DQ33 | 239 | V <sub>SS</sub> | 42 | DQ11 | 108 | RESET_n | 174 | DQ32 | 240 | DQS7_c | | 43 | V <sub>SS</sub> | 109 | CKE0 | 175 | V <sub>SS</sub> | 241 | DM7_n/<br>DBI7_n | 44 | V <sub>SS</sub> | 110 | CKE1/<br>NC | 176 | V <sub>SS</sub> | 242 | DQS7_t | | 45 | DQ21 | 111 | $V_{DD}$ | 177 | DQS4_c | 243 | V <sub>SS</sub> | 46 | DQ20 | 112 | $V_{DD}$ | 178 | DM4_n/D<br>BI4_n | 244 | V <sub>SS</sub> | | 47 | V <sub>SS</sub> | 113 | BG1 | 179 | DQS4_t | 245 | DQ62 | 48 | V <sub>SS</sub> | 114 | ACT_n | 180 | V <sub>SS</sub> | 246 | DQ63 | | 49 | DQ17 | 115 | BG0 | 181 | V <sub>SS</sub> | 247 | V <sub>SS</sub> | 50 | DQ16 | 116 | ALERT_n | 182 | DQ39 | 248 | V <sub>SS</sub> | # 4GB (x64, SR) 260-Pin DDR4 SODIMM Pin Assignments ### **Table 1: Pin Assignments (Continued)** | | 260-Pin DDR4 SODIMM Front | | | | | | | | | 260 | -Pin DDR4 | SODI | MM Back | | | |-----|---------------------------|-----|----------|-----|-----------------|-----|-----------------|-----|------------------|-----|-----------|------|-----------------|-----|-----------------| | Pin | Symbol | 51 | $V_{SS}$ | 117 | $V_{DD}$ | 183 | DQ38 | 249 | DQ58 | 52 | $V_{SS}$ | 118 | $V_{DD}$ | 184 | $V_{SS}$ | 250 | DQ59 | | 53 | DQS2_c | 119 | A12 | 185 | V <sub>SS</sub> | 251 | V <sub>SS</sub> | 54 | DM2_n/<br>DBI2_n | 120 | A11 | 186 | DQ35 | 252 | V <sub>SS</sub> | | 55 | DQS2_t | 121 | A9 | 187 | DQ34 | 253 | SCL | 56 | V <sub>SS</sub> | 122 | A7 | 188 | V <sub>SS</sub> | 254 | SDA | | 57 | V <sub>SS</sub> | 123 | $V_{DD}$ | 189 | $V_{SS}$ | 255 | $V_{DDSPD}$ | 58 | DQ22 | 124 | $V_{DD}$ | 190 | DQ45 | 256 | SA0 | | 59 | DQ23 | 125 | A8 | 191 | DQ44 | 257 | $V_{PP}$ | 60 | V <sub>SS</sub> | 126 | A5 | 192 | $V_{SS}$ | 258 | V <sub>TT</sub> | | 61 | $V_{SS}$ | 127 | A6 | 193 | $V_{SS}$ | 259 | $V_{PP}$ | 62 | DQ18 | 128 | A4 | 194 | DQ41 | 260 | SA1 | | 63 | DQ19 | 129 | $V_{DD}$ | 195 | DQ40 | - | - | 64 | V <sub>SS</sub> | 130 | $V_{DD}$ | 196 | V <sub>SS</sub> | - | _ | | 65 | V <sub>SS</sub> | 131 | A3 | 197 | V <sub>SS</sub> | - | _ | 66 | DQ28 | 132 | A2 | 198 | DQS5_c | - | _ | # **Pin Descriptions** The pin description table below is a comprehensive list of all possible pins for DDR4 modules. All pins listed may not be supported on this module. See the Functional Block Diagram located in the module MPN data sheet addendum for pins specific to the module. **Table 2: Pin Descriptions** | Symbol | Туре | Description | |--------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Ax | Input | <b>Address inputs:</b> Provide the row address for ACTIVATE commands and the column address for READ/WRITE commands in order to select one location out of the memory array in the respective bank (A10/AP, A12/BC_n, WE_n/A14, CAS_n/A15, and RAS_n/A16 have additional functions; see individual entries in this table). The address inputs also provide the op-code during the MODE REGISTER SET command. A17 is only defined for x4 SDRAM. | | A10/AP | Input | <b>Auto precharge:</b> A10 is sampled during READ and WRITE commands to determine whether an auto precharge should be performed on the accessed bank after a READ or WRITE operation (HIGH = auto precharge; LOW = no auto precharge). A10 is sampled during a PRECHARGE command to determine whether the precharge applies to one bank (A10 LOW) or all banks (A10 HIGH). If only one bank is to be precharged, the bank is selected by the bank group and bank addresses. | | A12/BC_n | Input | <b>Burst chop:</b> A12/BC_n is sampled during READ and WRITE commands to determine if burst chop (on-the-fly) will be performed (HIGH = no burst chop; LOW = burst chopped). See Command Truth Table in the DDR4 component data sheet. | | ACT_n | Input | <b>Command input:</b> ACT_n defines the ACTIVATE command being entered along with CS_n. The input into RAS_n/A16, CAS_n/A15, and WE_n/A14 are considered as row address A16, A15, and A14. See Command Truth Table. | | BAx | Input | <b>Bank address inputs:</b> Define the bank (with a bank group) to which an ACTIVATE, READ, WRITE, or PRECHARGE command is being applied. Also determine which mode register is to be accessed during a MODE REGISTER SET command. | | BGx | Input | <b>Bank group address inputs:</b> Define the bank group to which a REFRESH, ACTIVATE, READ, WRITE, or PRECHARGE command is being applied. Also determine which mode register is to be accessed during a MODE REGISTER SET command. BG[1:0] are used in the x4 and x8 configurations. x16-based SDRAM only has BG0. | | C0, C1, C2<br>(RDIMM/LRDIMM<br>only) | Input | Chip ID: These inputs are used only when devices are stacked; that is, 2H, 4H, and 8H stacks for x4 and x8 configurations using through-silicon vias (TSVs). These pins are not used in the x16 configuration. Some DDR4 modules support a traditional DDP package, which uses CS1_n, CKE1, and ODT1 to control the second die. All other stack configurations, such as a 4H or 8H, are assumed to be single-load (initiator/target) type configurations where C0, C1, and C2 are used as chip ID selects in conjunction with a single CS_n, CKE, and ODT. Chip ID is considered part of the command code. | | CKx_t<br>CKx_c | Input | <b>Clock:</b> Differential clock inputs. All address, command, and control input signals are sampled on the crossing of the positive edge of CK_t and the negative edge of CK_c. | | CKEx | Input | <b>Clock enable:</b> CKE HIGH activates and CKE LOW deactivates the internal clock signals, device input buffers, and output drivers. Taking CKE LOW provides PRECHARGE POWER-DOWN and SELF REFRESH operations (all banks idle), or active power-down (row active in any bank). CKE is asynchronous for self refresh exit. After V <sub>REFCA</sub> has become stable during the power-on and initialization sequence, it must be maintained during all operations (including SELF REFRESH). CKE must be maintained HIGH throughout read and write accesses. Input buffers (excluding CK_t, CK_c, ODT, RESET_n, and CKE) are disabled during power-down. Input buffers (excluding CKE and RESET_n) are disabled during self refresh. | | CSx_n | Input | <b>Chip select:</b> All commands are masked when CS_n is registered HIGH. CS_n provides external rank selection on systems with multiple ranks. CS_n is considered part of the command code (CS2_n and CS3_n are not used on UDIMMs). | ### **Table 2: Pin Descriptions (Continued)** | Symbol | Туре | Description | |--------------------------------------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ODTx | Input | <b>On-die termination:</b> ODT (registered HIGH) enables termination resistance internal to the DDR4 SDRAM. When enabled, ODT ( $R_{TT}$ ) is applied only to each DQ, DQS_t, DQS_c, DM_n/DBI_n/TDQS_t, and TDQS_c signal for x4 and x8 configurations (when the TDQS function is enabled via the mode register). For the x16 configuration, $R_{TT}$ is applied to each DQ, DQSU_t, DQSU_c, DQSL_t, DQSL_c, UDM_n, and LDM_n signal. The ODT pin will be ignored if the mode registers are programmed to disable $R_{TT}$ . | | PARITY | Input | <b>Parity for command and address:</b> This function can be enabled or disabled via the mode register. When enabled in MR5, the DRAM calculates parity with ACT_n, RAS_n/A16, CAS_n/A15, WE_n/A14, BG[1:0], BA[1:0], A[16:0]. Input parity should be maintained at the rising edge of the clock and at the same time as command and address with CS_n LOW. | | RAS_n/A16<br>CAS_n/A15<br>WE_n/A14 | Input | <b>Command inputs:</b> RAS_n/A16, CAS_n/A15, and WE_n/A14 (along with CS_n) define the command and/or address being entered and have multiple functions. For example, for activation with ACT_n LOW, these are addresses like A16, A15, and A14, but for a non-activation command with ACT_n HIGH, these are command pins for READ, WRITE, and other commands defined in Command Truth Table. | | RESET_n | CMOS Input | <b>Active LOW asynchronous reset:</b> Reset is active when RESET_n is LOW and inactive when RESET_n is HIGH. RESET_n must be HIGH during normal operation. | | SAx | Input | <b>Serial address inputs:</b> Used to configure the temperature sensor/SPD EEPROM address range on the I <sup>2</sup> C bus. | | SCL | Input | <b>Serial clock for temperature sensor/SPD EEPROM:</b> Used to synchronize communication to and from the temperature sensor/SPD EEPROM on the I <sup>2</sup> C bus. | | DQx, CBx | I/O | <b>Data input/output and check bit input/output:</b> Bidirectional data bus. DQ represents DQ[3:0], DQ[7:0], and DQ[15:0] for the x4, x8, and x16 configurations, respectively. If cyclic redundancy checksum (CRC) is enabled via the mode register, the CRC code is added at the end of the data burst. Any one or all of DQ0, DQ1, DQ2, or DQ3 may be used for monitoring of internal $V_{REF}$ level during test via mode register setting MR[4] A[4] = HIGH; training times change when enabled. | | DM_n/DBI_n/<br>TDQS_t (DMU_n,<br>DBIU_n), (DML_n/<br>DBII_n) | I/O | Input data mask and data bus inversion: DM_n is an input mask signal for write data. Input data is masked when DM_n is sampled LOW coincident with that input data during a write access. DM_n is sampled on both edges of DQS. DM is multiplexed with the DBI function by the mode register A10, A11, and A12 settings in MR5. For a x8 device, the function of DM or TDQS is enabled by the mode register A11 setting in MR1. DBI_n is an input/output identifying whether to store/output the true or inverted data. If DBI_n is LOW, the data will be stored/output after inversion inside the DDR4 device and not inverted if DBI_n is HIGH. TDQS is only supported in x8 SDRAM configurations (TDQS is not valid for UDIMMs). | | SDA | I/O | <b>Serial Data:</b> Bidirectional signal used to transfer data in or out of the EEPROM or EEPROM/TS combo device. | | DQS_t DQS_c DQSU_t DQSU_c DQSL_t DQSL_t | I/O | <b>Data strobe:</b> Output with read data, input with write data. Edge-aligned with read data, centered-aligned with write data. For x16 configurations, DQSL corresponds to the data on DQ[7:0], and DQSU corresponds to the data on DQ[15:8]. For the x4 and x8 configurations, DQS corresponds to the data on DQ[3:0] and DQ[7:0], respectively. DDR4 SDRAM supports a differential data strobe only and does not support a single-ended data strobe. | | ALERT_n | Output | <b>Alert output:</b> Possesses functions such as CRC error flag and command and address parity error flag as output signal. If a CRC error occurs, ALERT_n goes LOW for the period time interval and returns HIGH. If an error occurs during a command address parity check, ALERT_n goes LOW until the on-going DRAM internal recovery transaction is complete. During connectivity test mode, this pin functions as an input. Use of this signal is system-dependent. If not connected as signal, ALERT_n pin must be connected to V <sub>DD</sub> on DIMMs. | | EVENT_n | Output | <b>Temperature event:</b> The EVENT_n pin is asserted by the temperature sensor when critical temperature thresholds have been exceeded. This pin has no function (NF) on modules without temperature sensors. | # 4GB (x64, SR) 260-Pin DDR4 SODIMM Pin Descriptions ### **Table 2: Pin Descriptions (Continued)** | Symbol | Туре | Description | |---------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TDQS_t<br>TDQS_c<br>(x8 DRAM-based<br>RDIMM only) | Output | <b>Termination data strobe:</b> When enabled via the mode register, the DRAM device enables the same R <sub>TT</sub> termination resistance on TDQS_t and TDQS_c that is applied to DQS_t and DQS_c. When the TDQS function is disabled via the mode register, the DM/TDQS_t pin provides the data mask (DM) function, and the TDQS_c pin is not used. The TDQS function must be disabled in the mode register for both the x4 and x16 configurations. The DM function is supported only in x8 and x16 configurations. DM, DBI, and TDQS are a shared pin and are enabled/disabled by mode register settings. For more information about TDQS, see the DDR4 DRAM component data sheet (TDQS_t and TDQS_c are not valid for UDIMMs). | | V <sub>DD</sub> | Supply | Module power supply: 1.2V (TYP). | | V <sub>PP</sub> | Supply | DRAM activating power supply: 2.5V -0.125V/+0.250V. | | V <sub>REFCA</sub> | Supply | Reference voltage for control, command, and address pins. | | V <sub>SS</sub> | Supply | Ground. | | V <sub>TT</sub> | Supply | Power supply for termination of address, command, and control V <sub>DD</sub> /2. | | V <sub>DDSPD</sub> | Supply | Power supply used to power the I <sup>2</sup> C bus for SPD. | | RFU | - | Reserved for future use. | | NC | _ | No connect: No internal electrical connection is present. | | NF | _ | No function: May have internal connection present, but has no function. | # **DQ Map** **Table 3: Component-to-Module DQ Map** | Component<br>Reference<br>Number | Component<br>DQ | Module DQ | Module Pin<br>Number | Component<br>Reference<br>Number | Component<br>DQ | Module DQ | Module Pin<br>Number | |----------------------------------|-----------------|-----------|----------------------|----------------------------------|-----------------|-----------|----------------------| | U1 | 00 | 3 | 21 | U2 | 00 | 19 | 63 | | | 01 | 1 | 7 | | 01 | 17 | 49 | | | 02 | 2 | 20 | | 02 | 18 | 62 | | | 03 | 0 | 8 | | 03 | 16 | 50 | | | 04 | 7 | 17 | | 04 | 23 | 59 | | | 05 | 5 | 3 | | 05 | 21 | 45 | | | 06 | 6 | 16 | | 06 | 22 | 58 | | | 07 | 4 | 4 | | 07 | 20 | 46 | | | 08 | 10 | 41 | | 08 | 26 | 83 | | | 09 | 8 | 28 | | 09 | 24 | 70 | | | 10 | 11 | 42 | | 10 | 27 | 84 | | | 11 | 9 | 29 | | 11 | 25 | 71 | | | 12 | 14 | 38 | | 12 | 30 | 79 | | | 13 | 13 | 25 | | 13 | 29 | 67 | | | 14 | 15 | 37 | | 14 | 31 | 80 | | | 15 | 12 | 24 | | 15 | 28 | 66 | | U4 | 00 | 35 | 186 | U5 | 00 | 51 | 229 | | | 01 | 33 | 173 | | 01 | 49 | 215 | | | 02 | 34 | 187 | | 02 | 50 | 228 | | | 03 | 32 | 174 | | 03 | 48 | 216 | | | 04 | 39 | 182 | | 04 | 55 | 225 | | | 05 | 37 | 169 | | 05 | 53 | 212 | | | 06 | 38 | 183 | | 06 | 54 | 224 | | | 07 | 36 | 170 | | 07 | 52 | 211 | | | 08 | 42 | 207 | | 08 | 58 | 249 | | | 09 | 40 | 195 | | 09 | 56 | 237 | | | 10 | 43 | 208 | | 10 | 59 | 250 | | | 11 | 41 | 194 | | 11 | 57 | 236 | | | 12 | 46 | 203 | | 12 | 62 | 245 | | | 13 | 45 | 190 | 1 | 13 | 61 | 233 | | | 14 | 47 | 204 | | 14 | 63 | 246 | | | 15 | 44 | 191 | | 15 | 60 | 232 | # **Functional Block Diagram** **Figure 1: Functional Block Diagram** Note: 1. The ZQ ball on each DDR4 component is connected to an external 240 $\Omega$ ±1% resistor that is tied to ground. It is used for the calibration of the component's ODT and output driver. # **General Description** High-speed DDR4 SDRAM modules use DDR4 SDRAM devices with two or four internal memory bank groups. DDR4 SDRAM modules utilizing 4- and 8-bit-wide DDR4 SDRAM devices have four internal bank groups consisting of four memory banks each, providing a total of 16 banks. 16-bit-wide DDR4 SDRAM devices have two internal bank groups consisting of four memory banks each, providing a total of eight banks. DDR4 SDRAM modules benefit from the DDR4 SDRAM's use of an 8*n*-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single READ or WRITE operation for the DDR4 SDRAM effectively consists of a single 8*n*-bit-wide, four-clock data transfer at the internal DRAM core and eight corresponding *n*-bit-wide, one-half-clock-cycle data transfers at the I/O pins. DDR4 modules use two sets of differential signals: DQS\_t and DQS\_c to capture data and CK\_t and CK\_c to capture commands, addresses, and control signals. Differential clocks and data strobes ensure exceptional noise immunity for these signals and provide precise crossing points to capture input signals. ### **Fly-By Topology** DDR4 modules use faster clock speeds than earlier DDR technologies, making signal quality more important than ever. For improved signal quality, the clock, control, command, and address buses have been routed in a fly-by topology, where each clock, control, command, and address pin on each DRAM is connected to a single trace and terminated (rather than a tree structure, where the termination is off the module near the connector). Inherent to fly-by topology, the timing skew between the clock and DQS signals can be accounted for by using the write-leveling feature of DDR4. ### **Module Manufacturing Location** Micron Technology manufactures modules at sites worldwide. Customers may receive modules from any of the manufacturing locations listed below. **Table 4: DRAM Module Manufacturing Locations** | Manufacturing Site Location | Country of Origin Specified on Label | |-----------------------------|--------------------------------------| | Boise, USA | USA | | Aguadilla, Puerto Rico | Puerto Rico | | Xian, China | China | | Singapore | Singapore | # **Address Mapping to DRAM** ### **Address Mirroring** To achieve optimum routing of the address bus on DDR4 multirank modules, the address bus will be wired as shown in the table below, or mirrored. For quad-rank modules, ranks 1 and 3 are mirrored, and ranks 0 and 2 are non-mirrored. Highlighted address pins have no secondary functions allowing for normal operation when cross-wired. Data is still read from the same address it was written. However, LOAD MODE operations require a specific address. This requires the controller to accommodate for a rank that is mirrored. Systems may reference DDR4 SPD to determine whether the module has mirroring implemented or not. See the JEDEC DDR4 SPD specification for more details. **Table 5: Address Mirroring** | Edge Connector Pin | DRAM Pin, Non-Mirrored | DRAM Pin, Mirrored | |--------------------|------------------------|--------------------| | A0 | A0 | A0 | | A1 | A1 | A1 | | A2 | A2 | A2 | | A3 | A3 | A4 | | A4 | A4 | A3 | | A5 | A5 | A6 | | A6 | A6 | A5 | | A7 | A7 | A8 | | A8 | A8 | A7 | | A9 | A9 | A9 | | A10 | A10 | A10 | | A11 | A11 | A13 | | A13 | A13 | A11 | | A12 | A12 | A12 | | A14 | A14 | A14 | | A15 | A15 | A15 | | A16 | A16 | A16 | | A17 | A17 | A17 | | BA0 | BA0 | BA1 | | BA1 | BA1 | BA0 | | BG0 | BG0 | BG1 | | BG1 | BG1 | BG0 | # **SPD EEPROM Operation** DDR4 SDRAM modules incorporate serial presence detect (SPD). The SPD data is stored in a 512-byte JEDEC JC-42.4-compliant EEPROM that is segregated into four 128-byte, write-protectable blocks. The SPD content is aligned with these blocks as shown in the table below. | Block | Range | | Description | |-------|-------------------|-----------|-----------------------------------| | 0 | 0–127 | 000h–07Fh | Configuration and DRAM parameters | | 1 | 128–255 | 080h–0FFh | Module-specific parameters | | 2 | 256–319 | 100h–13Fh | Reserved; all bytes coded as 00h | | | 320–383 140h–17Fh | | Manufacturing information | | 3 | 384–511 | 180h–1FFh | End-user programmable | The first 384 bytes are programmed by Micron to comply with JEDEC standard JC-45, "Appendix X: Serial Presence Detect (SPD) for DDR4 SDRAM Modules." The remaining 128 bytes of storage are available for use by the customer. The EEPROM resides on a two-wire $I^2C$ serial interface and is not integrated with the memory bus in any way. It operates as a slave device in the $I^2C$ bus protocol, with all operations synchronized by the serial clock. Transfer rates of up to 1 MHz are achievable at 2.5V (NOM). Micron implements reversible software write protection on DDR4 SDRAM-based modules. This prevents the lower 384 bytes (bytes 0–383) from being inadvertently programmed or corrupted. The upper 128 bytes remain available for customer use and unprotected. # **Electrical Specifications** Stresses greater than those listed may cause permanent damage to the module. This is a stress rating only, and functional operation of the module at these or any other conditions outside those indicated in each device's data sheet is not implied. Exposure to absolute maximum rating conditions for extended periods may adversely affect reliability. **Table 6: Absolute Maximum Ratings** | Symbol | Parameter | Min | Мах | Units | Notes | |------------------------------------|------------------------------------------------------------|------|-----|-------|-------| | V <sub>DD</sub> | V <sub>DD</sub> supply voltage relative to V <sub>SS</sub> | -0.4 | 1.5 | V | 1 | | V <sub>DDQ</sub> | $V_{DDQ}$ supply voltage relative to $V_{SS}$ | -0.4 | 1.5 | V | 1 | | V <sub>PP</sub> | Voltage on V <sub>PP</sub> pin relative to V <sub>SS</sub> | -0.4 | 3.0 | V | 2 | | V <sub>IN</sub> , V <sub>OUT</sub> | Voltage on any pin relative to V <sub>SS</sub> | -0.4 | 1.5 | V | | **Table 7: Operating Conditions** | Symbol | Parameter | Min | Nom | Max | Units | Notes | |------------------------|----------------------------------------------------------------------------------------------------------------|----------------------------------|-----------------------|----------------------------------|-------|-------| | V <sub>DD</sub> | V <sub>DD</sub> supply voltage | 1.14 | 1.2 | 1.26 | V | 1 | | V <sub>PP</sub> | DRAM activating power supply | 2.375 | 2.5 | 2.75 | V | 2 | | V <sub>REFCA(DC)</sub> | Input reference voltage command/<br>address bus | 0.49 × V <sub>DD</sub> | 0.5 × V <sub>DD</sub> | 0.51 × V <sub>DD</sub> | V | 3 | | I <sub>VTT</sub> | Termination reference current from $V_{TT}$ | -500 | _ | 500 | mA | | | V <sub>TT</sub> | Termination reference voltage (DC) – command/address bus | 0.49 × V <sub>DD</sub> -<br>20mV | 0.5 × V <sub>DD</sub> | 0.51 × V <sub>DD</sub> +<br>20mV | V | 4 | | I <sub>IN</sub> | Input leakage current; any input excluding ZQ;<br>0V < V <sub>IN</sub> < 1.1V | -2.0 | _ | 2.0 | μА | 5 | | I <sub>ZQ</sub> | Input leakage current; ZQ | -50.0 | _ | 10.0 | μА | 5, 6 | | l <sub>OZpd</sub> | Output leakage current; $V_{OUT} = V_{DD}$ ; DQ is High-Z | - | - | 10.0 | μΑ | 5 | | I <sub>OZpu</sub> | Output leakage current; V <sub>OUT</sub> = V <sub>SS</sub> ; DQ is High-Z; ODT is disabled with ODT input HIGH | -50.0 | - | - | μА | 5 | | I <sub>VREFCA</sub> | $V_{REFCA}$ leakage; $V_{REFCA} = V_{DD}/2$ (after DRAM is initialized) | -2.0 | - | 2.0 | μА | 5 | Notes: 1. $V_{DDO}$ tracks with $V_{DD}$ ; $V_{DDO}$ and $V_{DD}$ are tied together. - 2. $V_{PP}$ must be greater than or equal to $V_{DD}$ at all times. - 3. $V_{REFCA}$ must not be greater than 0.6 x $V_{DD}$ . When $V_{DD}$ is less than 500mV, $V_{REF}$ may be less than or equal to 300mV. - 4. V<sub>TT</sub> termination voltages in excess of the specification limit adversely affect the voltage margins of command and address signals and reduce timing margins. - 5. Multiply by the number of DRAM die on the module. - 6. Tied to ground. Not connected to edge connector. ### 4GB (x64, SR) 260-Pin DDR4 SODIMM Electrical Specifications 7. Multiply by the number of module ranks and then times the number of die per package. #### **Table 8: Thermal Characteristics** | Symbol | Parameter/Condition | Value | Units | Notes | |-------------------|----------------------------------------------------------|------------|---------|------------| | T <sub>C</sub> | Commercial operating case temperature | 0 to 85 | °C | 1, 2, 3 | | T <sub>C</sub> | | >85 to 95 | °C | 1, 2, 3, 4 | | T <sub>OPER</sub> | Normal operating temperature range | 0 to 85 | °C | 5, 7 | | T <sub>OPER</sub> | Extended temperature operating range (optional) | >85 to 95 | °C | 5, 7 | | T <sub>STG</sub> | Non-operating storage temperature | –55 to 100 | °C | 6 | | RH <sub>STG</sub> | Non-operating Storage Relative Humidity (non-condensing) | 5 to 95 | % | | | NA | Change Rate of Storage Temperature | 20 | °C/hour | | - Notes: 1. Maximum operating case temperature; T<sub>C</sub> is measured in the center of the package. - 2. A thermal solution must be designed to ensure the DRAM device does not exceed the maximum T<sub>C</sub> during operation. - 3. Device functionality is not guaranteed if the DRAM device exceeds the maximum $T_C$ during operation. - 4. If $T_C$ exceeds 85°C, the DRAM must be refreshed externally at 2X refresh, which is a 3.9 $\mu$ s interval refresh rate. - 5. The refresh rate must double when $85^{\circ}\text{C} < \text{T}_{\text{OPER}} \le 95^{\circ}\text{C}$ . - 6. Storage temperature is defined as the temperature of the top/center of the DRAM and does not reflect the storage temperatures of shipping trays. - 7. For additional information, refer to technical note TN-00-08: "Thermal Applications" available at micron.com. # **DRAM Operating Conditions** Recommended AC operating conditions are given in the DDR4 component data sheets. Component specifications are available at micron.com. Module speed grades correlate with component speed grades, as shown below. #### **Table 9: Module and Component Speed Grades** DDR4 components may exceed the listed module speed grades; module may not be available in all listed speed grades | Module Speed Grade | Component Speed Grade | |--------------------|-----------------------| | -3G2 | -062E | | -2G9 | -068 | | -2G6 | -075 | | -2G3 | -083 | | -2G1 | -093E | ### **Design Considerations** #### **Simulations** Micron memory modules are designed to optimize signal integrity through carefully designed terminations, controlled board impedances, routing topologies, trace length matching, and decoupling. However, good signal integrity starts at the system level. Micron encourages designers to simulate the signal characteristics of the system's memory bus to ensure adequate signal integrity of the entire memory system. #### Power Operating voltages are specified at the edge connector of the module, not at the DRAM. Designers must account for any system voltage drops at anticipated power levels to ensure the required supply voltage is maintained. #### I<sub>DD</sub>, I<sub>PP</sub>, and I<sub>DDO</sub> Specifications $I_{DD}$ and $I_{PP}$ values are only for the DDR4 SDRAM and are calculated from values in the supporting component data sheet. $I_{PP}$ and $I_{DDQ}$ currents are not included in $I_{DD}$ currents. $I_{DD}$ and $I_{DDQ}$ currents are not included in $I_{PP}$ currents. Micron does not specify $I_{DDQ}$ currents. In DRAM module application, $I_{DDQ}$ cannot be measured separately because $V_{DD}$ and $V_{DDQ}$ use a merged power layer in the module PCB. Certain $I_{DD}/I_{PP}$ conditions must be derated for optional modes of operation, such as CA parity, DBI, write CRC, additive latency, geardown, CAL, 2X and 4X REF, and DLL disabled. Refer to the base device data sheet $I_{DD}$ and $I_{PP}$ specification tables for derating values for the applicable die revision. # **I<sub>DD</sub> Specifications** ### Table 10: DDR4 I<sub>DD</sub> Specifications and Conditions – 4GB (Die Revision B) | Parameter | Symbol | 2666 | 2400 | Units | |-----------------------------------------------------------------------|--------------------|------|------|-------| | One bank ACTIVATE-PRECHARGE current | I <sub>DD0</sub> | 340 | 320 | mA | | One bank ACTIVATE-PRECHARGE, Word Line Boost, I <sub>PP</sub> current | I <sub>PP0</sub> | 16 | 16 | mA | | One bank ACTIVATE-READ-PRECHARGE current | I <sub>DD1</sub> | 420 | 400 | mA | | Precharge standby current | I <sub>DD2N</sub> | 140 | 136 | mA | | Precharge standby ODT current | I <sub>DD2NT</sub> | 300 | 300 | mA | | Precharge power-down current | I <sub>DD2P</sub> | 100 | 100 | mA | | Precharge quiet standby current | I <sub>DD2Q</sub> | 120 | 120 | mA | | Active standby current | I <sub>DD3N</sub> | 200 | 188 | mA | | Active standby I <sub>PP</sub> current | I <sub>PP3N</sub> | 12 | 12 | mA | | Active power-down current | I <sub>DD3P</sub> | 172 | 164 | mA | | Burst read current | I <sub>DD4R</sub> | 1052 | 972 | mA | | Burst write current | I <sub>DD4W</sub> | 976 | 912 | mA | | Burst refresh current (1x REF) | I <sub>DD5R</sub> | 244 | 236 | mA | | Burst refresh I <sub>PP</sub> current (1x REF) | I <sub>PP5R</sub> | 20 | 20 | mA | | Self refresh current: Normal temperature range (0°C to 85°C) | I <sub>DD6N</sub> | 120 | 120 | mA | | Self refresh current: Extended temperature range (0°C to 95°C) | I <sub>DD6E</sub> | 140 | 140 | mA | | Self refresh current: Reduced temperature range (0°C to 45°C) | I <sub>DD6R</sub> | 80 | 80 | mA | | Auto self refresh current (25°C) | I <sub>DD6A</sub> | 34.4 | 34.4 | mA | | Auto self refresh current (45°C) | I <sub>DD6A</sub> | 80 | 80 | mA | | Auto self refresh current (75°C) | I <sub>DD6A</sub> | 120 | 120 | mA | | Auto self refresh I <sub>PP</sub> current | I <sub>PP6X</sub> | 20 | 20 | mA | | Bank interleave read current | I <sub>DD7</sub> | 1036 | 996 | mA | | Bank interleave read I <sub>PP</sub> current | I <sub>PP7</sub> | 60 | 60 | mA | | Maximum power-down current | I <sub>DD8</sub> | 100 | 100 | mA | ## Table 11: DDR4 I<sub>DD</sub> Specifications and Conditions – 4GB (Die Revision D) | Parameter | Symbol | 3200 | 2666 | Units | |-----------------------------------------------------------------------|--------------------|------|------|-------| | One bank ACTIVATE-PRECHARGE current | I <sub>DD0</sub> | 380 | 340 | mA | | One bank ACTIVATE-PRECHARGE, Word Line Boost, I <sub>PP</sub> current | I <sub>PP0</sub> | 16 | 16 | mA | | One bank ACTIVATE-READ-PRECHARGE current | I <sub>DD1</sub> | 460 | 420 | mA | | Precharge standby current | I <sub>DD2N</sub> | 148 | 140 | mA | | Precharge standby ODT current | I <sub>DD2NT</sub> | 324 | 300 | mA | | Precharge power-down current | I <sub>DD2P</sub> | 100 | 100 | mA | | Precharge quiet standby current | I <sub>DD2Q</sub> | 120 | 120 | mA | | Active standby current | I <sub>DD3N</sub> | 244 | 220 | mA | | Active standby I <sub>PP</sub> current | I <sub>PP3N</sub> | 12 | 12 | mA | | Active power-down current | I <sub>DD3P</sub> | 188 | 172 | mA | | Burst read current | I <sub>DD4R</sub> | 1208 | 1052 | mA | | Burst write current | I <sub>DD4W</sub> | 1160 | 1020 | mA | | Burst refresh current (1x REF) | I <sub>DD5R</sub> | 288 | 268 | mA | | Burst refresh I <sub>PP</sub> current (1x REF) | I <sub>PP5R</sub> | 20 | 20 | mA | | Self refresh current: Normal temperature range (0°C to 85°C) | I <sub>DD6N</sub> | 124 | 124 | mA | | Self refresh current: Extended temperature range (0°C to 95°C) | I <sub>DD6E</sub> | 144 | 144 | mA | | Self refresh current: Reduced temperature range (0°C to 45°C) | I <sub>DD6R</sub> | 84 | 84 | mA | | Auto self refresh current (25°C) | I <sub>DD6A</sub> | 34.4 | 34.4 | mA | | Auto self refresh current (45°C) | I <sub>DD6A</sub> | 84 | 84 | mA | | Auto self refresh current (75°C) | I <sub>DD6A</sub> | 124 | 124 | mA | | Auto self refresh I <sub>PP</sub> current | I <sub>PP6X</sub> | 20 | 20 | mA | | Bank interleave read current | I <sub>DD7</sub> | 1116 | 1036 | mA | | Bank interleave read I <sub>PP</sub> current | I <sub>PP7</sub> | 80 | 80 | mA | | Maximum power-down current | I <sub>DD8</sub> | 100 | 100 | mA | ## Table 12: DDR4 I<sub>DD</sub> Specifications and Conditions – 4GB (Die Revision E) | Parameter | Symbol | 3200 | 2666 | 2400 | Units | |-----------------------------------------------------------------------|--------------------|------|------|------|-------| | One bank ACTIVATE-PRECHARGE current | I <sub>DD0</sub> | 216 | 200 | 192 | mA | | One bank ACTIVATE-PRECHARGE, Word Line Boost, I <sub>PP</sub> current | I <sub>PP0</sub> | 16 | 16 | 16 | mA | | One bank ACTIVATE-READ-PRECHARGE current | I <sub>DD1</sub> | 320 | 304 | 296 | mA | | Precharge standby current | I <sub>DD2N</sub> | 132 | 124 | 120 | mA | | Precharge standby ODT current | I <sub>DD2NT</sub> | 220 | 196 | 184 | mA | | Precharge power-down current | I <sub>DD2P</sub> | 88 | 88 | 88 | mA | | Precharge quiet standby current | I <sub>DD2Q</sub> | 104 | 104 | 104 | mA | | Active standby current | I <sub>DD3N</sub> | 176 | 160 | 152 | mA | | Active standby I <sub>PP</sub> current | I <sub>PP3N</sub> | 12 | 12 | 12 | mA | | Active power-down current | I <sub>DD3P</sub> | 136 | 128 | 124 | mA | | Burst read current | I <sub>DD4R</sub> | 1248 | 1092 | 1012 | mA | | Burst write current | I <sub>DD4W</sub> | 1000 | 864 | 796 | mA | | Burst refresh current (1x REF) | I <sub>DD5R</sub> | 200 | 192 | 188 | mA | | Burst refresh I <sub>PP</sub> current (1x REF) | I <sub>PP5R</sub> | 20 | 20 | 20 | mA | | Self refresh current: Normal temperature range (0°C to 85°C) | I <sub>DD6N</sub> | 136 | 136 | 136 | mA | | Self refresh current: Extended temperature range (0°C to 95°C) | I <sub>DD6E</sub> | 232 | 232 | 232 | mA | | Self refresh current: Reduced temperature range (0°C to 45°C) | I <sub>DD6R</sub> | 84 | 84 | 84 | mA | | Auto self refresh current (25°C) | I <sub>DD6A</sub> | 34.4 | 34.4 | 34.4 | mA | | Auto self refresh current (45°C) | I <sub>DD6A</sub> | 84 | 84 | 84 | mA | | Auto self refresh current (75°C) | I <sub>DD6A</sub> | 124 | 124 | 124 | mA | | Auto self refresh current (95°C) | I <sub>DD6A</sub> | 232 | 232 | 232 | mA | | Auto self refresh I <sub>PP</sub> current | I <sub>PP6X</sub> | 20 | 20 | 20 | mA | | Bank interleave read current | I <sub>DD7</sub> | 1080 | 1008 | 972 | mA | | Bank interleave read I <sub>PP</sub> current | I <sub>PP7</sub> | 72 | 72 | 72 | mA | | Maximum power-down current | I <sub>DD8</sub> | 72 | 72 | 72 | mA | ## Table 13: DDR4 I<sub>DD</sub> Specifications and Conditions – 4GB (Die Revision J) | Parameter | Symbol | 3200 | 2666 | Units | |-----------------------------------------------------------------------|--------------------|------|------|-------| | One bank ACTIVATE-PRECHARGE current | I <sub>DD0</sub> | 208 | 192 | mA | | One bank ACTIVATE-PRECHARGE, Word Line Boost, I <sub>PP</sub> current | I <sub>PP0</sub> | 16 | 16 | mA | | One bank ACTIVATE-READ-PRECHARGE current | I <sub>DD1</sub> | 304 | 288 | mA | | Precharge standby current | I <sub>DD2N</sub> | 124 | 120 | mA | | Precharge standby ODT current | I <sub>DD2NT</sub> | 212 | 188 | mA | | Precharge power-down current | I <sub>DD2P</sub> | 88 | 88 | mA | | Precharge quiet standby current | I <sub>DD2Q</sub> | 104 | 104 | mA | | Active standby current | I <sub>DD3N</sub> | 176 | 160 | mA | | Active standby I <sub>PP</sub> current | I <sub>PP3N</sub> | 12 | 12 | mA | | Active power-down current | I <sub>DD3P</sub> | 136 | 128 | mA | | Burst read current | I <sub>DD4R</sub> | 1184 | 1040 | mA | | Burst write current | I <sub>DD4W</sub> | 952 | 820 | mA | | Burst refresh current (1x REF) | I <sub>DD5R</sub> | 188 | 180 | mA | | Burst refresh I <sub>PP</sub> current (1x REF) | I <sub>PP5R</sub> | 20 | 20 | mA | | Self refresh current: Normal temperature range (0°C to 85°C) | I <sub>DD6N</sub> | 128 | 128 | mA | | Self refresh current: Extended temperature range (0°C to 95°C) | I <sub>DD6E</sub> | 220 | 220 | mA | | Self refresh current: Reduced temperature range (0°C to 45°C) | I <sub>DD6R</sub> | 80 | 80 | mA | | Auto self refresh current (25°C) | I <sub>DD6A</sub> | 32.8 | 32.8 | mA | | Auto self refresh current (45°C) | I <sub>DD6A</sub> | 80 | 80 | mA | | Auto self refresh current (75°C) | I <sub>DD6A</sub> | 120 | 120 | mA | | Auto self refresh current (95°C) | I <sub>DD6A</sub> | 220 | 220 | mA | | Auto self refresh I <sub>PP</sub> current | I <sub>PP6X</sub> | 20 | 20 | mA | | Bank interleave read current | I <sub>DD7</sub> | 1028 | 960 | mA | | Bank interleave read I <sub>PP</sub> current | I <sub>PP7</sub> | 60 | 60 | mA | | Maximum power-down current | I <sub>DD8</sub> | 72 | 72 | mA | ## Table 14: DDR4 I<sub>DD</sub> Specifications and Conditions – 4GB (Die Revision R) | Parameter | Symbol | 3200 | 2666 | Units | |-----------------------------------------------------------------------|--------------------|------|------|-------| | One bank ACTIVATE-PRECHARGE current | I <sub>DD0</sub> | 236 | 220 | mA | | One bank ACTIVATE-PRECHARGE, Word Line Boost, I <sub>PP</sub> current | I <sub>PP0</sub> | 20 | 20 | mA | | One bank ACTIVATE-READ-PRECHARGE current | I <sub>DD1</sub> | 276 | 260 | mA | | Precharge standby current | I <sub>DD2N</sub> | 152 | 144 | mA | | Precharge standby ODT current | I <sub>DD2NT</sub> | 184 | 168 | mA | | Precharge power-down current | I <sub>DD2P</sub> | 120 | 120 | mA | | Precharge quiet standby current | I <sub>DD2Q</sub> | 136 | 136 | mA | | Active standby current | I <sub>DD3N</sub> | 176 | 160 | mA | | Active standby I <sub>PP</sub> current | I <sub>PP3N</sub> | 12 | 12 | mA | | Active power-down current | I <sub>DD3P</sub> | 136 | 128 | mA | | Burst read current | I <sub>DD4R</sub> | 692 | 604 | mA | | Burst write current | I <sub>DD4W</sub> | 552 | 476 | mA | | Distributed refresh current (1x REF) | I <sub>DD5R</sub> | 188 | 180 | mA | | Distributed refresh I <sub>PP</sub> current (1x REF) | I <sub>PP5R</sub> | 20 | 20 | mA | | Self refresh current: Normal temperature range (0°C to 85°C) | I <sub>DD6N</sub> | 128 | 128 | mA | | Self refresh current: Extended temperature range (0°C to 95°C) | I <sub>DD6E</sub> | 208 | 208 | mA | | Self refresh current: Reduced temperature range (0°C to 45°C) | I <sub>DD6R</sub> | 76 | 76 | mA | | Auto self refresh current (25°C) | I <sub>DD6A</sub> | 32 | 32 | mA | | Auto self refresh current (45°C) | I <sub>DD6A</sub> | 76 | 76 | mA | | Auto self refresh current (75°C) | I <sub>DD6A</sub> | 116 | 116 | mA | | Auto self refresh current (95°C) | I <sub>DD6A</sub> | 208 | 208 | mA | | Auto self refresh I <sub>PP</sub> current | I <sub>PP6X</sub> | 20 | 20 | mA | | Bank interleave read current | I <sub>DD7</sub> | 900 | 784 | mA | | Bank interleave read I <sub>PP</sub> current | I <sub>PP7</sub> | 52 | 52 | mA | | Maximum power-down current | I <sub>DD8</sub> | 96 | 96 | mA | # **SPD EEPROM Operating Conditions** For the latest SPD data, refer to Micron's SPD page: micron.com/spd. #### **Table 15: SPD EEPROM DC Operating Conditions** | Parameter/Condition | Symbol | Min | Тур | Max | Units | |------------------------------------------------------------------------------|-----------------|--------------------------|-----|--------------------------|-------| | Supply voltage | $V_{DDSPD}$ | 1.7 | 2.5 | 3.6 | V | | Input low voltage: logic 0; All inputs | V <sub>IL</sub> | -0.5 | - | V <sub>DDSPD</sub> × 0.3 | V | | Input high voltage: logic 1; All inputs | V <sub>IH</sub> | V <sub>DDSPD</sub> × 0.7 | _ | V <sub>DDSPD</sub> + 0.5 | V | | Output low voltage: 3mA sink current V <sub>DDSPD</sub> > 2V | V <sub>OL</sub> | - | _ | 0.4 | V | | Input leakage current: (SCL, SDA) $V_{IN} = V_{DDSPD}$ or $V_{SSSPD}$ | I <sub>LI</sub> | - | - | ±5 | μА | | Output leakage current: $V_{OUT} = V_{DDSPD}$ or $V_{SSSPD}$ , SDA in High-Z | I <sub>LO</sub> | _ | - | ±5 | μА | Notes: 1. Table is provided as a general reference. Consult JEDEC JC-42.4 EE1004 device specifications for complete details. - 2. Operation at ${}^{t}SCL > 100 \text{ kHz may require } V_{DDSPD} \le 2.2$ . - 3. All voltages referenced to V<sub>DDSPD</sub>. #### **Table 16: SPD EEPROM AC Operating Conditions** | Parameter/Condition | Symbol | Min | Мах | Units | |-------------------------------------------------------------|----------------------|-----|------|-------| | Clock frequency | <sup>t</sup> SCL | 10 | 1000 | kHz | | Clock pulse width HIGH time | <sup>t</sup> HIGH | 260 | _ | ns | | Clock pulse width LOW time | <sup>t</sup> LOW | 500 | _ | ns | | Detect clock LOW timeout | <sup>t</sup> TIMEOUT | 25 | 35 | ms | | SDA rise time | <sup>t</sup> R | _ | 120 | ns | | SDA fall time | <sup>t</sup> F | _ | 120 | ns | | Data-in setup time | <sup>t</sup> SU:DAT | 50 | _ | ns | | Data-in hold time | tHD:DI | 0 | _ | ns | | Data out hold time | tHD:DAT | 0 | 350 | ns | | Start condition setup time | <sup>t</sup> SU:STA | 260 | _ | ns | | Start condition hold time | <sup>t</sup> HD:STA | 260 | _ | ns | | Stop condition setup time | <sup>t</sup> SU:STO | 260 | _ | ns | | Time the bus must be free before a new transition can start | <sup>t</sup> BUF | 500 | - | ns | | Write time | <sup>t</sup> W | _ | 5 | ms | | Warm power cycle time off | <sup>t</sup> POFF | 1 | - | ms | | Time from power-on to first command | <sup>t</sup> INIT | 10 | - | ms | Notes: 1. Table is provided as a general reference. Consult JEDEC JC-42.4 EE1004 device specifications for complete details. 2. Operation at ${}^{t}SCL > 100 \text{ kHz may require } V_{DDSPD} \le 2.2$ . ## **Module Dimensions** #### Figure 2: 260-Pin DDR4 SODIMM - Notes: 1. All dimensions are in millimeters (inches); MAX/MIN or typical (TYP) where noted. - 2. Tolerance on all dimensions 0.15mm unless otherwise specified. - 3. The dimensional diagram is for reference only. - 4. Passive components may be present on the secondary side of this module that are not shown in the dimensional drawing.