## Operational Amplifier, Railto-Rail, Low Voltage, Single and Dual The LMV931 Single and LMV932 Dual are CMOS low-voltage operational amplifiers which can operate on single-sided power supplies (1.8 V to 5.0 V) with rail-to-rail input and output swing. Both devices come in small state-of-the-art packages and require very low quiescent current making them ideal for battery-operated, portable applications such as notebook computers and hand-held instruments. Rail-to-Rail operation provides improved signal-to-noise performance plus the small packages allow for closer placement to signal sources thereby reducing noise pickup. The single LMV931 is offered in space saving SC70–5 package. The dual LMV932 is in either a Micro8 or SOIC package. These small packages are very beneficial for crowded PCB's. ### **Features** - Performance Specified on Single-Sided Power Supply: 1.8 V, 2.7 V, and 5 V - Small Packages: LMV931 in a SC-70 LMV932 in a Micro8 or SOIC-8 - No Output Crossover Distortion - Extended Industrial Temperature Range: -40°C to +125°C - Low Quiescent Current 210 μA, Max Per Channel - No Output Phase-Reversal from Overdriven Input - These are Pb-Free Devices ### **Typical Applications** - Notebook Computers, Portable Battery-Operated Instruments, PDA's - Active Filters, Low-Side Current Monitoring Figure 1. Output Voltage Swing vs. Supply Voltage ### ON Semiconductor® http://onsemi.com ### MARKING DIAGRAMS ### LMV931 (Single) SC-70 CASE 419A TSOP-5 CASE 483 M = Date Code ■ = Pb-Free Package (\*Note: Microdot may be in either location) ### LMV932 (Dual) Micro8<sup>™</sup> CASE 846A SOIC-8 CASE 751 A = Assembly Location Y = Year L = Wafer Lot W = Work Week Pb-Free Package (Note: Microdot may be in either location) ### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 14 of this data sheet. ### **PIN CONNECTIONS** ### **MAXIMUM RATINGS** | Symbol | Rating | | Value | Unit | |-------------------|------------------------------------------------------------------|----------------------------------|-------------------|------| | Vs | Supply Voltage (Operating Range V <sub>S</sub> = 1.8 V to 5.5 V) | | 5.5 | V | | $V_{IDR}$ | Input Differential Voltage | | ± Supply Voltage | V | | V <sub>ICR</sub> | Input Common Mode Voltage Range | -0.5 to (V <sub>CC</sub> ) + 0.5 | V | | | | Maximum Input Current | 10 | mA | | | t <sub>So</sub> | Output Short Circuit (Note 1) | Continuous | | | | $T_J$ | Maximum Junction Temperature (Operating Range -40°C to | 85°C) | 150 | °C | | $\theta_{\sf JA}$ | Thermal Resistance: | SC-70<br>TSOP-5<br>Micro8 | 280<br>333<br>238 | °C/W | | T <sub>stg</sub> | Storage Temperature | | -65 to 150 | °C | | | Mounting Temperature (Infrared or Convection ≤ 30 sec) | | 260 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. ESD data available upon request. Continuous short-circuit operation to ground at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C. Output currents in excess of 45 mA over long term may adversely affect reliability. Shorting output to either V<sub>CC</sub> or V<sub>EE</sub> will adversely affect reliability. 1.8 V DC ELECTRICAL CHARACTERISTICS (Note 2) Unless otherwise noted, all min/max limits are guaranteed for $T_A$ = 25°C, $V_S$ = 1.8 V, $V_{CM}$ = $V_S/2$ , $V_O$ = $V_S/2$ and $R_L$ > 1 M $\Omega$ . Typical specifications represent the most likely parametric norm. | Parameter | | | Min | Тур | Max | Unit | |---------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------|--------------------------|----------------|--------------------------|-------| | Input Offset Voltage | V <sub>IO</sub> | LMV931 (Single) (-40°C to +125°C) | | 1 | 6 | mV | | | | LMV932 (Dual) (-40°C to +125°C) | | 1 | 7.5 | | | Input Offset Voltage<br>Average Drift | TCV <sub>IO</sub> | | | 5.5 | | μV/°C | | Input Bias Current | I <sub>B</sub> | -40°C to +125°C | | < 1 | | nA | | Input Offset Current | I <sub>IO</sub> | -40°C to +125°C | | < 1 | | nA | | Supply Current | I <sub>CC</sub> | In Active Mode | | 75 | 185 | μΑ | | (per Channel) | | -40°C to +125°C | | | 205 | | | Common Mode | CMRR | $0 \text{ V} \le \text{V}_{\text{CM}} \le 0.6 \text{ V}, 1.4 \text{ V} \le \text{V}_{\text{CM}} \le 1.8 \text{ V}$ | 50 | 70 | | dB | | Rejection Ratio | | – 40°C to +125°C | 50 | | | | | | | $-0.2 \text{ V} \le \text{ V}_{\text{CM}} \le 0 \text{ V}, 1.8 \text{ V} \le \text{ V}_{\text{CM}} \le 2 \text{ V}$ | 50 | 70 | | | | Power Supply | PSRR | $1.8 \text{ V} \le \text{V}^+ \le 5 \text{ V}, \text{V}_{\text{CM}} = 0.5 \text{ V}$ | 50 | 70 | | dB | | Rejection Ratio | | -40°C to +125°C | 50 | | | | | Input Common-Mode<br>Voltage Range | Vсм | For CMRR ≥ 50 dB and T <sub>A</sub> = 25°C | V <sub>EE</sub><br>- 0.2 | -0.2<br>to 2.1 | V <sub>CC</sub><br>+ 0.2 | V | | | | For CMRR ≥ 50 dB and T <sub>A</sub> = - 40°C to +85°C | V <sub>EE</sub> | | V <sub>CC</sub> | | | | | For CMRR $\geq 50$ dB and T <sub>A</sub> = $-40^{\circ}$ C to $+125^{\circ}$ C | V <sub>EE</sub><br>+ 0.2 | | V <sub>CC</sub><br>- 0.2 | | | Large Signal Voltage | A <sub>V</sub> | $R_L$ = 600 $\Omega$ to 0.9 V, $V_O$ = 0.2 V to 1.6 V, $V_{CM}$ = 0.5 V | 77 | 101 | | dB | | Gain LMV931<br>(Single) | | -40°C to +125°C | 73 | | | | | | | $R_L$ = 2 k $\Omega$ to 0.9V, $V_O$ = 0.2 V to 1.6 V, $V_{CM}$ = 0.5 V | 80 | 105 | | | | | | -40°C to +125°C | 75 | | | | | Large Signal Voltage | | $R_L$ = 600 $\Omega$ to 0.9 V, $V_O$ = 0.2 V to 1.6 V, $V_{CM}$ = 0.5 V | 75 | 90 | | | | Gain LMV932 (Dual) | | -40°C to +125°C | 72 | | | | | | | $R_L$ = 2 k $\Omega$ to 0.9 V, $V_O$ = 0.2 V to 1.6 V,V $_{CM}$ = 0.5 V | 78 | 100 | | | | | | -40°C to +125°C | 75 | | | | | Output Swing | V <sub>OH</sub> | $R_L$ = 600 $\Omega$ to 0.9V, $V_{IN}$ = $\pm$ 100 mV | 1.65 | 1.72 | | V | | | | -40°C to +125°C | 1.63 | | | | | | V <sub>OL</sub> | $R_L$ = 600 $\Omega$ to 0.9V, $V_{IN}$ = $\pm$ 100 mV | | 0.077 | 0.105 | | | | | -40°C to +125°C | | | 0.12 | | | | V <sub>OH</sub> | $R_L$ = 2 k $\Omega$ to 0.9V, $V_{IN}$ = $\pm$ 100 mV | 1.75 | 1.77 | | | | | | -40°C to +125°C | 1.74 | | | | | | V <sub>OL</sub> | $R_L$ = 2 k $\Omega$ to 0.9 V, $V_{IN}$ = $\pm100$ mV | | 0.24 | 0.035 | | | | | -40°C to +125°C | | | 0.04 | | | Output Short Circuit | I <sub>O</sub> | Sourcing, Vo = 0 V, V <sub>IN</sub> = +100 mV | 4.0 | 30 | | mA | | Current | | -40°C to +125°C | 3.3 | | | | | | | Sinking, Vo = 1.8V, V <sub>IN</sub> = -100 mV | 7.0 | 60 | | | | | | -40°C to +125°C | 5.0 | | | | <sup>2.</sup> Guaranteed by design and/or characterization. 1.8 V AC ELECTRICAL CHARACTERISTICS Unless otherwise specified, all limits are guaranteed for $T_A = 25$ °C, $V_S = 1.8$ V, $V_{CM} = V_S/2$ , $V_0 = V_S/2$ and $R_L > 1$ M $\Omega$ . Typical specifications represent the most likely parametric norm. Min/Max specifications are guaranteed by testing, characterization, or statistical analysis. | Parameter | Symbol | Condition | Min | Тур | Max | Unit | |----------------------------------|----------------|------------------------------------------------------------------|-----|-------|-----|--------------------| | Slew Rate | SR | (Note 3) | | 0.35 | | V/μS | | Gain Bandwidth<br>Product | GBWP | | | 1.4 | | MHz | | Phase Margin | Θm | | | 67 | | ٥ | | Gain Margin | Gm | | | 7 | | dB | | Input-Referred<br>Voltage Noise | e <sub>n</sub> | f = 50 kHz, V <sub>CM</sub> = 0.5 V | | 60 | | nV/√ <del>Hz</del> | | Total Harmonic<br>Distortion | THD | f = 1 kHz, $A_V$ = +1, $R_L$ = 600 $\Omega$ , $V_O$ = 1 $V_{PP}$ | | 0.023 | | % | | Amplifier-to-Amplifier Isolation | | (Note 4) | | 123 | | dB | <sup>3.</sup> Connected as voltage follower with input step from $V_{EE}$ to $V_{CC}$ . Number specified is the slower of the positive and negative slew rates. 4. Input referred, $R_L = 100 \text{ k}\Omega$ connected to $V_S/2$ . Each amp excited in turn with 1 kHz to produce $V_O = 3 \text{ V}_{PP}$ . (For Supply Voltages < 3 V, 2.7 V DC ELECTRICAL CHARACTERISTICS (Note 5) Unless otherwise noted, all min/max limits are guaranteed for $T_A$ = 25°C, $V_S$ = 2.7 V, $V_{CM}$ = $V_S/2$ , $V_O$ = $V_S/2$ and $R_L$ > 1 M $\Omega$ . Typical specifications represent the most likely parametric norm. | Parameter | Symbol | Condition | Min | Тур | Max | Unit | |---------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------|--------------------------|-------| | Input Offset Voltage | V <sub>IO</sub> | LMV931 (Single) (-40°C to +125°C) | | 1 | 6 | mV | | | | LMV932 (Dual) (-40°C to +125°C) | | 1 | 7.5 | | | Input Offset Voltage<br>Average Drift | TCV <sub>IO</sub> | | | 5.5 | | μV/°C | | Input Bias Current | Ι <sub>Β</sub> | -40°C to +125°C | | < 1 | | nA | | Input Offset Current | I <sub>IO</sub> | -40°C to +125°C | | < 1 | | nA | | Supply Current (per | I <sub>CC</sub> | In Active Mode | | 80 | 190 | μΑ | | Channel) | | −40°C to +125°C | | | 210 | | | Common Mode | CMRR | $0~\text{V} \leq \text{V}_{\text{CM}} \leq 1.5~\text{V}, 2.3~\text{V} \leq \text{V}_{\text{CM}} \leq 2.7~\text{V}$ | 50 | 70 | | dB | | Rejection Ratio | | −40°C to +125°C | 50 | | | | | | | $-0.2 \text{ V} \leq \text{V}_{\text{CM}} \leq 0 \text{ V}, 2.7 \text{ V} \leq \text{V}_{\text{CM}} \leq 2.9 \text{ V}$ | 50 | 70 | | | | Power Supply | PSRR | $1.8~V \leq V^{+} \leq 5~V, V_{CM} = 0.5~V$ | 50 | 70 | | dB | | Rejection Ratio | | -40°C to +125°C | 50 | | | | | Input Common-Mode<br>Voltage Range | VcM | For CMRR $\geq$ 50 dB and T <sub>A</sub> = 25°C | V <sub>EE</sub><br>- 0.2 | -0.2<br>to 3.0 | V <sub>CC</sub><br>+ 0.2 | V | | | | For CMRR $\geq$ 50 dB and T <sub>A</sub> = -40°C to +85°C | V <sub>EE</sub> | | V <sub>CC</sub> | | | | | For CMRR $\geq$ 50 dB and $T_A = -40^{\circ}C$ to $+125^{\circ}C$ | V <sub>EE</sub><br>+ 0.2 | | V <sub>CC</sub><br>- 0.2 | | | Large Signal Voltage | A <sub>V</sub> | $R_L$ = 600 $\Omega$ to 1.35 V, $V_O$ = 0.2 V to 2.5 V | 87 | 104 | | dB | | Gain LMV931<br>(Single) | | −40°C to +125°C | 86 | | | | | | | $R_L$ = 2 k $\Omega$ to 1.35 V, $V_O$ = 0.2 V to 2.5 V | 92 | 110 | | | | | | −40°C to +125°C | 91 | | | | | Large Signal Voltage | A <sub>V</sub> | $R_L$ = 600 $\Omega$ to 1.35 V, $V_O$ = 0.2 V to 2.5 V | 78 | 90 | | | | Gain LMV932 (Dual) | | −40°C to +125°C | 75 | | | | | | | $R_L$ = 2 k $\Omega$ to 1.35 V, $V_O$ = 0.2 V to 2.5 V | 81 | 100 | | | | | | −40°C to +125°C | 78 | | | | | Output Swing | V <sub>OH</sub> | $R_L$ = 600 $\Omega$ to 1.35 V, $V_{IN}$ = $\pm100$ mV | 2.55 | 2.62 | | V | | | | −40°C to +125°C | 2.53 | | | | | | V <sub>OL</sub> | $R_L$ = 600 $\Omega$ to 1.35 V, $V_{IN}$ = $\pm100$ mV | | 0.083 | 0.11 | | | | | −40°C to +125°C | | | 0.13 | | | | V <sub>OH</sub> | $R_L$ = 2 k $\Omega$ to 1.35 V, $V_{IN}$ = $\pm$ 100 mV | 2.65 | 2.675 | | | | | | -40°C to +125°C | 2.64 | | | | | | V <sub>OL</sub> | $R_L$ = 2 k $\Omega$ to 1.35 V, $V_{IN}$ = $\pm$ 100 mV | | 0.025 | 0.04 | | | | | -40°C to +125°C | | | 0.045 | | | Output Short Circuit | I <sub>O</sub> | Sourcing, Vo = 0 V, $V_{IN} = \pm 100 \text{ mV}$ | 20 | 65 | | mA | | Current | | -40°C to +125°C | 15 | | | | | | | Sinking, Vo = 0 V, $V_{IN} = -100 \text{ mV}$ | 18 | 75 | | | | | | -40°C to +125°C | 12 | | | | <sup>5.</sup> Guaranteed by design and/or characterization. **2.7 V AC ELECTRICAL CHARACTERISTICS** Unless otherwise specified, all limits are guaranteed for $T_A = 25$ °C, $V_S = 2.7$ V, $V_{CM} = V_S/2$ , $V_O = V_S/2$ and $R_L > 1$ M $\Omega$ . Typical specifications represent the most likely parametric norm. Min/Max specifications are guaranteed by testing, characterization, or statistical analysis. | Parameter | Symbol | Condition | Min | Тур | Max | Unit | |----------------------------------|----------------|--------------------------------------------------------------------|-----|-------|-----|--------------------| | Slew Rate | SR | (Note 6) | | 0.4 | | V/uS | | Gain Bandwidth<br>Product | GBWP | | | 1.4 | | MHz | | Phase Margin | Θm | | | 70 | | 0 | | Gain Margin | Gm | | | 7.5 | | dB | | Input-Referred<br>Voltage Noise | e <sub>n</sub> | f = 50 kHz, V <sub>CM</sub> = 1.0 V | | 57 | | nV/√ <del>Hz</del> | | Total Harmonic<br>Distortion | THD | $f$ = 1 kHz, $A_V$ = +1, $R_L$ = 600 $\Omega$ , $V_O$ = 1 $V_{PP}$ | | 0.022 | | % | | Amplifier-to-Amplifier Isolation | | (Note 7) | | 123 | | dB | <sup>6.</sup> Connected as voltage follower with input step from $V_{EE}$ to $V_{CC}$ . Number specified is the slower of the positive and negative slew rates. 7. Input referred, $R_L = 100 \text{ k}\Omega$ connected to $V_S/2$ . Each amp excited in turn with 1 kHz to produce $V_O = 3 \text{ V}_{PP}$ . (For Supply Voltages < 3 V, **5 V DC ELECTRICAL CHARACTERISTICS** (Note 8) Unless otherwise noted, all min/max limits are guaranteed for $T_A$ = 25°C, $V_S$ = 5 V, $V_{CM}$ = $V_S$ /2, $V_O$ = $V_S$ /2 and $R_L$ > 1 M $\Omega$ . Typical specifications represent the most likely parametric norm. | Parameter Symbol Condition | | Condition | Min | Тур | Max | Unit | | |---------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------|--------------------------|-------|--| | Input Offset Voltage | V <sub>IO</sub> | LMV931 (Single) (-40°C to +125°C) | | 1 | 6 | mV | | | | | LMV932 (Dual) (-40°C to +125°C) | | 1 | 7.5 | | | | Input Offset Voltage<br>Average Drift | TCV <sub>IO</sub> | | | 5.5 | | μV/°C | | | Input Bias Current | Ι <sub>Β</sub> | -40°C to +125°C | | < 1 | | nA | | | Input Offset Current | I <sub>IO</sub> | −40°C to +125°C | | < 1 | | nA | | | Supply Current (per | I <sub>CC</sub> | In Active Mode | | 95 | 210 | μΑ | | | Channel) | | −40°C to +125°C | | | 230 | | | | Common-Mode | CMRR | 0 V $\leq$ V <sub>CM</sub> $\leq$ 3.8 V, 4.6 V $\leq$ V <sub>CM</sub> $\leq$ 5.0 V | 50 | 70 | | dB | | | Rejection Ratio | | −40°C to +125°C | 50 | | | | | | | | $-0.2 \text{ V} \leq \text{V}_{\text{CM}} \leq 0 \text{ V}, 5.0 \text{ V} \leq \text{V}_{\text{CM}} \leq 5.2 \text{V}$ | 50 | 70 | | | | | Power Supply | PSRR | $1.8 \text{ V} \leq \text{V}^+ \leq 5 \text{ V}, \text{V}_{\text{CM}} = 0.5 \text{ V}$ | 50 | 70 | | dB | | | Rejection Ratio | | −40°C to +125°C | 50 | | | | | | Input Common–Mode<br>Voltage Range | Vсм | For CMRR $\geq 50$ dB and $T_A = 25^{\circ}C$ | V <sub>EE</sub><br>- 0.2 | -0.2<br>to 5.3 | V <sub>CC</sub><br>+ 0.2 | V | | | | | For CMRR $\geq$ 50 dB and T <sub>A</sub> = $-40^{\circ}$ C to $+85^{\circ}$ C | V <sub>EE</sub> | | V <sub>CC</sub> | | | | | | For CMRR $\geq$ 50 dB and T <sub>A</sub> = $-40^{\circ}$ C to $+125^{\circ}$ C | V <sub>EE</sub><br>+ 0.3 | | V <sub>CC</sub><br>- 0.3 | | | | Large Signal Voltage | A <sub>V</sub> | $R_L$ = 600 $\Omega$ to 2.5 V, $V_O$ = 0.2 V to 4.8 V | 88 | 102 | | dB | | | Gain LMV931<br>(Single) | | −40°C to +125°C | 87 | | | | | | | | $R_L$ = 2 k $\Omega$ to 2.5 V, $V_O$ = 0.2 V to 4.8 V | 94 | 113 | | | | | | | −40°C to +125°C | 93 | | | | | | Large Signal Voltage | A <sub>V</sub> | $R_L$ = 600 $\Omega$ to 2.5 V, $V_O$ = 0.2 V to 4.8 V | 81 | 90 | | | | | Gain LMV932 (Dual) | | −40°C to +125°C | 78 | | | | | | | | $R_L$ = 2 k $\Omega$ to 2.5 V, $V_O$ = 0.2 V to 4.8 V | 85 | 100 | | | | | | | −40°C to +125°C | 82 | | | | | | Output Swing | V <sub>OH</sub> | $R_L$ = 600 $\Omega$ to 2.5 V, $V_{IN}$ = $\pm$ 100 mV | 4.855 | 4.89 | | V | | | | | −40°C to +125°C | 4.835 | | | | | | | V <sub>OL</sub> | $R_L$ = 600 $\Omega$ to 2.5 V, $V_{IN}$ = $\pm$ 100 mV | | 0.12 | 0.16 | | | | | | −40°C to +125°C | | | 0.18 | | | | | V <sub>OH</sub> | $R_L$ = 2 k $\Omega$ to 2.5 V, $V_{IN}$ = $\pm$ 100 mV | 4.945 | 4.967 | | | | | | | −40°C to +125°C | 4.935 | | | | | | | V <sub>OL</sub> | $R_L$ = 2 k $\Omega$ to 2.5 V, $V_{IN}$ = $\pm100$ mV | | 0.037 | 0.065 | | | | | | -40°C to +125°C | | | 0.075 | | | | Output Short-Circuit | I <sub>O</sub> | Sourcing, Vo = 0 V, $V_{IN}$ = +100 mV | 55 | 65 | | mA | | | Current | | -40°C to +125°C | 45 | | | | | | | | Sinking, Vo = 5 V, $V_{IN} = -100 \text{ mV}$ | 58 | 80 | | | | | | | −40°C to +125°C | 45 | | | | | <sup>8.</sup> Guaranteed by design and/or characterization. **5 V AC ELECTRICAL CHARACTERISTICS** Unless otherwise specified, all limits are guaranteed for $T_A$ = 25°C, $V_S$ = 5 V, $V_{CM}$ = $V_S/2$ , $V_O$ = $V_S/2$ and $R_L$ > 1 $M\Omega$ . Typical specifications represent the most likely parametric norm. | Parameter | Symbol | Condition | Min | Тур | Max | Unit | |--------------------------------------|----------------|------------------------------------------------------------------|-----|-------|-----|--------------------| | Slew Rate | SR | (Note 9) | | 0.48 | | V/uS | | Gain Bandwidth<br>Product | GBWP | | | 1.5 | | MHz | | Phase Margin | Θm | | | 65 | | 0 | | Gain Margin | Gm | | | 8 | | dB | | Input-Referred<br>Voltage Noise | e <sub>n</sub> | f = 50 kHz, V <sub>CM</sub> = 2 V | | 50 | | nV/√ <del>Hz</del> | | Total Harmonic<br>Distortion | THD | f = 1 kHz, $A_V$ = +1, $R_L$ = 600 $\Omega$ , $V_O$ = 1 $V_{PP}$ | | 0.022 | | % | | Amplifier-to-<br>Amplifier Isolation | | (Note 10) | | 123 | | dB | <sup>9.</sup> Connected as voltage follower with input step from $V_{EE}$ to $V_{CC}$ . Number specified is the slower of the positive and negative slew rates. 10. Input referred, $R_L$ = 100 k $\Omega$ connected to $V_S/2$ . Each amp excited in turn with 1 kHz to produce $V_O$ = 3 $V_{PP}$ . (For Supply Voltages < 3 V, $V_O$ = $V_{CC}$ ). ### TYPICAL CHARACTERISTICS ### TYPICAL CHARACTERISTICS Figure 8. Open Loop Gain and Phase Figure 9. Frequency Response vs. CL Figure 10. Frequency Response vs. CL Figure 11. Gain and Phase vs. Temp Figure 12. Gain and Phase vs. Temp ### **TYPICAL CHARACTERISTICS** Figure 15. Input Voltage Noise vs. Frequency Figure 16. THD vs. Frequency Figure 17. Slew Rate vs. Supply Voltage ### **TYPICAL CHARACTERISTICS** Figure 18. Small Signal Transient Response Figure 19. Small Signal Transient Response Figure 20. Small Signal Transient Response Figure 21. Large Signal Transient Response Figure 22. Large Signal Transient Response Figure 23. Large Signal Transient Response ### **TYPICAL CHARACTERISTICS** $(T_A = 25^{\circ}C \text{ and } V_S = 5 \text{ V unless otherwise specified})$ 110 100 SHORT-CIRCUIT CURRENT (mA) 90 V<sub>S</sub> = 5 V 80 70 $V_{S} = 2.7 V$ 60 50 40 30 20 V<sub>S</sub> = 1.8 V 10 -20 -40 60 80 100 120 TEMPERATURE (°C) Figure 24. Short-Circuit vs. Temperature (Sinking) Figure 25. Short-Circuit vs. Temperature (Sourcing) Figure 26. Offset Voltage vs. Common Mode Range $V_{DD}$ Figure 27. Offset Voltage vs. Common Mode Range Vos (mV) Figure 28. Offset Voltage vs. Common Mode Range ### APPLICATION INFORMATION Figure 29. Voltage Reference Figure 31. Comparator with Hysteresis Figure 30. Wien Bridge Oscillator Given: $f_0$ = center frequency $A(f_0)$ = gain at center frequency Choose value $f_o$ , $\frac{C}{Q}$ Then: $R3 = \frac{Q}{\pi f_O C}$ $R1 = \frac{R3}{2 \, A(f_O)}$ $R2 = \frac{R1 \, R3}{4Q^2 \, R1 \, - R3}$ For less than 10% error from operational amplifier, $((Q_O f_O)/BW) < 0.1$ where $f_O$ and BW are expressed in Hz. If source impedance varies, filter may be preceded with voltage follower buffer to stabilize filter parameters. Figure 32. Multiple Feedback Bandpass Filter ### **ORDERING INFORMATION** | Order Number | Number of<br>Channels | Number of Pins | Package Type | Shipping <sup>†</sup> | |--------------|-----------------------|----------------|---------------------|-----------------------| | LMV931SQ3T2G | Single | 5 | SC70-5<br>(Pb-Free) | 3000 / Tape & Reel | | LMV931SN3T1G | Single | 5 | TSOP-5<br>(Pb-Free) | 3000 / Tape & Reel | | LMV932DMR2G* | Dual | 8 | Micro8<br>(Pb-Free) | 4000 / Tape & Reel | | LMV932DR2G | Dual | 8 | SOIC-8<br>(Pb-Free) | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. Micro8 is a trademark of International Rectifier. <sup>\*</sup>Consult Sales. ### SC-88A (SC-70-5/SOT-353) CASE 419A-02 **ISSUE L** **DATE 17 JAN 2013** - TIES: DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: INCH. 419A-01 OBSOLETE. NEW STANDARD 3. - 419A-02. DIMENSIONS A AND B DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. | | INC | HES | MILLIN | IETERS | | |-----|-------|-------|----------|--------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.071 | 0.087 | 1.80 | 2.20 | | | В | 0.045 | 0.053 | 1.15 | 1.35 | | | С | 0.031 | 0.043 | 0.80 | 1.10 | | | D | 0.004 | 0.012 | 0.10 | 0.30 | | | G | 0.026 | BSC | 0.65 BSC | | | | Н | | 0.004 | | 0.10 | | | J | 0.004 | 0.010 | 0.10 | 0.25 | | | K | 0.004 | 0.012 | 0.10 | 0.30 | | | N | 0.008 | REF | 0.20 | REF | | | S | 0.079 | 0.087 | 2 00 | 2 20 | | ### **GENERIC MARKING DIAGRAM\*** XXX = Specific Device Code = Date Code = Pb-Free Package (Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. # -B-S D 5 PL 0.2 (0.008) M B M **SOLDER FOOTPRINT** 0.50 0.0197 | - | | <u> </u> | - + | _ | |----------|-------|----------------------|------------|------------------------------------------------| | L<br> | | | | 0.65<br>0.025 | | 0.40 | - - | | | 0.65<br>0.025 | | | _ | <u>1.9</u><br>0.0748 | SCALE 20:1 | $\left(\frac{\text{mm}}{\text{inches}}\right)$ | | STYLE 1: | Sī | ΓYLE 2: | STYLE 3: | | | STYLE 1: | STYLE 2: | STYLE 3: | STYLE 4: | STYLE 5: PIN 1. CATHODE 2. COMMON ANODE 3. CATHODE 2 4. CATHODE 3 | |--------------|--------------|----------------|-----------------|-------------------------------------------------------------------| | PIN 1. BASE | PIN 1. ANODE | PIN 1. ANODE 1 | PIN 1. SOURCE 1 | | | 2. EMITTER | 2. EMITTER | 2. N/C | 2. DRAIN 1/2 | | | 3. BASE | 3. BASE | 3. ANODE 2 | 3. SOURCE 1 | | | 4. COLLECTOR | 4. COLLECTOR | 4. CATHODE 2 | 4. GATE 1 | | | | | | | | | 5. COLLECTOR | 5. CATHODE | 5. CATHODE 1 | 5. GATE 2 | 5. CATHODE 4 | |-----------------------------------------------------------|------------------------------|--------------------------------|----------------------------|--------------------------------------------| | STYLE 6: | STYLE 7: | STYLE 8: | STYLE 9: | Note: Please refer to datasheet for | | PIN 1. EMITTER 2<br>2. BASE 2 | PIN 1. BASE<br>2. EMITTER | PIN 1. CATHODE<br>2. COLLECTOR | PIN 1. ANODE<br>2. CATHODE | style callout. If style type is not called | | 3. EMITTER 1 | 3. BASE | 3. N/C | 3. ANODE | out in the datasheet refer to the device | | <ol> <li>COLLECTOR</li> <li>COLLECTOR 2/BASE 1</li> </ol> | 4. COLLECTOR<br>5. COLLECTOR | 4. BASE<br>5. EMITTER | 4. ANODE<br>5. ANODE | datasheet pinout or pin assignment. | | DOCUMENT NUMBER: | 98ASB42984B Electronic versions are uncontrolled except when accessed directly from the Document Report Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------| | DESCRIPTION: | SC-88A (SC-70-5/SOT-353) | | PAGE 1 OF 1 | ON Semiconductor and at a trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. S TSOP-5 **CASE 483 ISSUE N** **DATE 12 AUG 2020** ### NOTES: - DIMENSIONING AND TOLERANCING PER ASME - CONTROLLING DIMENSION: MILLIMETERS. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL. - MINIMUM I HICKNESS OF BASE MAI EHIAL. DIMENSIONS A AND B DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE. DIMENSION A. OPTIONAL CONSTRUCTION: AN ADDITIONAL - TRIMMED LEAD IS ALLOWED IN THIS LOCATION. TRIMMED LEAD NOT TO EXTEND MORE THAN 0.2 FROM BODY. | | MILLIMETERS | | | |-----|-------------|------|--| | DIM | MIN MAX | | | | Α | 2.85 | 3.15 | | | В | 1.35 | 1.65 | | | C | 0.90 | 1.10 | | | D | 0.25 | 0.50 | | | G | 0.95 BSC | | | | Н | 0.01 0.10 | | | | J | 0.10 | 0.26 | | | K | 0.20 | 0.60 | | | М | 0° 10° | | | | S | 2.50 | 3.00 | | ### **SOLDERING FOOTPRINT\*** <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ### **GENERIC MARKING DIAGRAM\*** XXX = Specific Device Code XXX = Specific Device Code = Assembly Location = Date Code = Year = Pb-Free Package = Work Week W = Pb-Free Package (Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. | DOCUMENT NUMBER: | 98ARB18753C | Electronic versions are uncontrolled except when accessed directly from the Document Reposi<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | TSOP-5 | | PAGE 1 OF 1 | ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the SOIC-8 NB CASE 751-07 **ISSUE AK** **DATE 16 FEB 2011** - NOTES: 1. DIMENSIONING AND TOLERANCING PER - ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. - DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. - MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE - DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. - 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07. | | MILLIMETERS | | INCHES | | |-----|-------------|------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.80 | 5.00 | 0.189 | 0.197 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | С | 1.35 | 1.75 | 0.053 | 0.069 | | D | 0.33 | 0.51 | 0.013 | 0.020 | | G | 1.27 BSC | | 0.050 BSC | | | Н | 0.10 | 0.25 | 0.004 | 0.010 | | 7 | 0.19 | 0.25 | 0.007 | 0.010 | | K | 0.40 | 1.27 | 0.016 | 0.050 | | M | 0 ° | 8 ° | 0 ° | 8 ° | | N | 0.25 | 0.50 | 0.010 | 0.020 | | S | 5.80 | 6.20 | 0.228 | 0.244 | ### **SOLDERING FOOTPRINT\*** <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ### **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location = Wafer Lot = Year = Work Week = Pb-Free Package XXXXXX = Specific Device Code = Assembly Location Α = Year ww = Work Week = Pb-Free Package XXXXXX AYWW Discrete H $\mathbb{H}$ AYWW **Discrete** (Pb-Free) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. ### **STYLES ON PAGE 2** | DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repo<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOIC-8 NB | | PAGE 1 OF 2 | ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the ### SOIC-8 NB CASE 751-07 ISSUE AK ### **DATE 16 FEB 2011** | STYLE 1: PIN 1. EMITTER 2. COLLECTOR 3. COLLECTOR 4. EMITTER 5. EMITTER 6. BASE 7. BASE 8. EMITTER | STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 5. BASE, #2 6. EMITTER, #2 7. BASE, #1 8. EMITTER, #1 | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. GATE, #1 8. SOURCE, #1 | STYLE 4: PIN 1. ANODE 2. ANODE 3. ANODE 4. ANODE 5. ANODE 6. ANODE 7. ANODE 8. COMMON CATHODE | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN 4. DRAIN 5. GATE 6. GATE 7. SOURCE 8. SOURCE | 7. BASE, #1 8. EMITTER, #1 STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE | STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd | STYLE 8:<br>PIN 1. COLLECTOR, DIE #1<br>2. BASE, #1<br>3. BASE, #2 | | STYLE 9: PIN 1. EMITTER, COMMON 2. COLLECTOR, DIE #1 3. COLLECTOR, DIE #2 4. EMITTER, COMMON 5. EMITTER, COMMON 6. BASE, DIE #2 7. BASE, DIE #1 8. EMITTER, COMMON | STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND 6. BIAS 2 7. INPUT 8. GROUND | STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. DRAIN 2 7. DRAIN 1 8. DRAIN 1 | STYLE 12: PIN 1. SOURCE 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN | | STYLE 13: PIN 1. N.C. 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN | STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN | STYLE 15: PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 4. ANODE 1 5. CATHODE, COMMON 6. CATHODE, COMMON 7. CATHODE, COMMON 8. CATHODE, COMMON | STYLE 16: PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2 4. BASE, DIE #2 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 7. COLLECTOR, DIE #1 8. COLLECTOR, DIE #1 | | STYLE 17: PIN 1. VCC 2. V2OUT 3. V1OUT 4. TXE 5. RXE 6. VEE 7. GND 8. ACC | STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE | STYLE 19: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1 | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN | | 5. RXE 6. VEE 7. GND 8. ACC STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3. CATHODE 3 4. CATHODE 4 5. CATHODE 5 6. COMMON ANODE 7. COMMON ANODE 8. CATHODE 6 | STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND | STYLE 23: PIN 1. LINE 1 IN 2. COMMON ANODE/GND 3. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 7. COMMON ANODE/GND 8. LINE 1 OUT | STYLE 24: PIN 1. BASE 2. EMITTER 3. COLLECTOR/ANODE 4. COLLECTOR/ANODE 5. CATHODE 6. CATHODE 7. COLLECTOR/ANODE 8. COLLECTOR/ANODE | | STYLE 25: PIN 1. VIN 2. N/C 3. REXT 4. GND 5. IOUT 6. IOUT 7. IOUT 8. IOUT | STYLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC | STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN | STYLE 28: PIN 1. SW_TO_GND 2. DASIC_OFF 3. DASIC_SW_DET 4. GND 5. V_MON 6. VBULK 7. VBULK 8. VIN | | STYLE 29: PIN 1. BASE, DIE #1 2. EMITTER, #1 3. BASE, #2 4. EMITTER, #2 5. COLLECTOR, #2 6. COLLECTOR, #2 7. COLLECTOR, #1 8. COLLECTOR, #1 | STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 2 5. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 8. GATE 1 | | | | DOCUMENT NUMBER: | 98ASB42564B | Printed versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOIC-8 NB | | PAGE 2 OF 2 | ON Semiconductor and IN are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ### Micro8 CASE 846A-02 ISSUE K **DATE 16 JUL 2020** # B B F A1 DETAIL A BX b BOOK (0.003) (B) AS NOTE 3 END VIEW TOP VIEW ### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009. - 2. CONTROLLING DIMENSION: MILLIMETERS - DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.10 mm IN EXCESS OF MAXIMUM MATERIAL CONDITION. - 4. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 mm PER SIDE. DIMENSION E DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 mm PER SIDE. DIMENSIONS D AND E ARE DETERMINED AT DATUM F. - 5. DATUMS A AND B ARE TO BE DETERMINED AT DATUM F. - 6. A1 IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY. | DIM | MILLIMETERS | | | |------|-------------|------|------| | וווע | MIN. | N□M. | MAX. | | Α | - | - | 1.10 | | A1 | 0.05 | 0.08 | 0.15 | | b | 0.25 | 0.33 | 0.40 | | С | 0.13 | 0.18 | 0.23 | | D | 2.90 | 3.00 | 3.10 | | Е | 2.90 | 3.00 | 3.10 | | е | 0.65 BSC | | | | HE | 4.75 | 4.90 | 5.05 | | L | 0.40 | 0.55 | 0.70 | # GENERIC MARKING DIAGRAM\* XXXX = Specific Device Code A = Assembly Location Y = Year W = Work Week Pb-Free Package (Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. | RECUMI | MFNDFD | |----------|-----------| | MOUNTING | FOOTPRINT | \* For additional information on our Pb-Free strategy and soldering details, please download the DN Seniconductor Soldering and Mounting Techniques Reference Manual, SDL DERRIVID. | STYLE 1: | STYLE 2: | STYLE 3: | |--------------------------|-----------------|-----------------| | PIN 1. SOURCE | PIN 1. SOURCE 1 | PIN 1. N-SOURCE | | <ol><li>SOURCE</li></ol> | 2. GATE 1 | 2. N-GATE | | <ol><li>SOURCE</li></ol> | 3. SOURCE 2 | 3. P-SOURCE | | <ol><li>GATE</li></ol> | 4. GATE 2 | 4. P-GATE | | <ol><li>DRAIN</li></ol> | 5. DRAIN 2 | 5. P-DRAIN | | <ol><li>DRAIN</li></ol> | 6. DRAIN 2 | 6. P-DRAIN | | <ol><li>DRAIN</li></ol> | 7. DRAIN 1 | 7. N-DRAIN | | 8. DRAIN | 8. DRAIN 1 | 8. N-DRAIN | | DOCUMENT NUMBER: | 98ASB14087C | Electronic versions are uncontrolled except when accessed directly from the Document Reposit<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | MICRO8 | | PAGE 1 OF 1 | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ### **PUBLICATION ORDERING INFORMATION** LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com onsemi Website: www.onsemi.com **TECHNICAL SUPPORT** North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative $\Diamond$